

# Single Supply, 24-Bit, Sigma-Delta ADC with  $\pm 10$  V and 0 mA to 20 mA Inputs

# Data Sheet **[AD4112](https://www.analog.com/AD4112?doc=AD4112.pdf)**

# <span id="page-0-0"></span>**FEATURES**

**Tested for robustness per: IEC61000-4-2, IEC61000-4-3, IEC61000-4-4, IEC61000-4-5, IEC61000-4-6, CISPR 11 24-bit ADC with integrated analog front end Fast and flexible output rate: 1.25 SPS to 31.25 kSPS Channel scan data rate of 6.21 kSPS per channel (161 µs settling) 16 noise free bits at 1 kSPS per channel 85 dB rejection of 50 Hz and 60 Hz at 20 SPS per channel ±10 V inputs, 4 differential or 8 single-ended Pin absolute maximum rating ±50 V Absolute input pin voltage up to ±20 V ≥1 MΩ impedance ±0.06% accuracy at 25°C 0 mA to 20 mA inputs, 4 single-ended Pin absolute maximum rating ±50 mA Input range from −0.5 mA to +24 mA 60 Ω impedance ±0.08% accuracy at 25°C On-chip 2.5 V reference ±0.12% accuracy at 25°C, ±5 ppm/°C (typical) drift Internal or external clock Power supplies AVDD = 3.0 V to 5.5 V IOVDD = 2 V to 5.5 V Total IDD = 3.9 mA Temperature range: −40°C to +105°C 3-wire or 4-wire serial digital interface (Schmitt trigger on SCLK) SPI, QSPI, MICROWIRE, and DSP compatible APPLICATIONS**

<span id="page-0-1"></span>**Process control PLC and DCS modules Instrumentation and measurement**

## <span id="page-0-2"></span>**GENERAL DESCRIPTION**

The AD4112 is a low power, low noise, 24-bit, sigma-delta ( $\Sigma$ - $\Delta$ ) analog-to-digital converter (ADC) that integrates an analog front end (AFE) for fully differential or single-ended, high impedance (≥1 MΩ) bipolar, ±10 V voltage inputs, and 0 mA to 20 mA current inputs.

The AD4112 also integrates key analog and digital signal conditioning blocks to configure eight individual setups for each analog input channel in use. The AD4112 features a maximum channel scan rate of 6.21 kSPS (161 µs) for fully settled data.

The embedded 2.5 V, low drift (5 ppm/°C), band gap internal reference (with output reference buffer) reduces the external component count.

The digital filter allows flexible settings, including simultaneous 50 Hz and 60 Hz rejection at a 27.27 SPS output data rate. The user can select between the different filter settings depending on the demands of each channel in the application. The automatic channel sequencer enables the ADC to switch through each enabled channel.

The precision performance of the AD4112 is achieved by integrating the proprietary iPassives™ technology from Analog Devices, Inc. The AD4112 is factory calibrated to achieve a high degree of specified accuracy.

The AD4112 operates with a single power supply, making it easy to use in galvanically isolated applications. The specified operating temperature range is −40°C to +105°C. The AD4112 is housed in a 40-lead, 6 mm  $\times$  6 mm LFCSP package.

#### **Rev. B [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=AD4112.pdf&product=AD4112&rev=B)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

# **TABLE OF CONTENTS**





# <span id="page-2-0"></span>**REVISION HISTORY**



### **2/2019—Rev. 0 to Rev. A**



#### **8/2018—Revision 0: Initial Version**

# <span id="page-3-0"></span>FUNCTIONAL BLOCK DIAGRAM



# <span id="page-4-0"></span>**SPECIFICATIONS**

 $AVDD = 3.0 V$  to 5.5 V,  $IOVDD = 2 V$  to 5.5 V,  $AVSS = 0 V$ ,  $DGND = 0 V$ ,  $VBIAS - 0 V$ ,  $REF + 2.5 V$ ,  $REF - 2.5 V$ , internal master clock (MCLK) = 2 MHz,  $T_A = T_{MIN}$  to  $T_{MAX}$  (−40°C to +105°C), unless otherwise noted.





<span id="page-6-0"></span>Data Sheet **[AD4112](https://www.analog.com/AD4112?doc=AD4112.pdf)** 



<sup>1</sup> The full specification is guaranteed for a differential input signal of ±10 V. The device is functional up to a differential input signal of ±V<sub>REF</sub> × 10. However, the specified absolute (pin) voltage must not be exceeded for the proper function.

<sup>2</sup> Following a system zero-scale calibration, the offset error is in the order of the noise for the programmed output data rate selected.

<sup>3</sup> The gain calibration register is overwritten by performing an internal full-scale calibration. Alternatively, a system full-scale calibration reduces the gain error to the order of the noise for the programmed output data rate for the channel that is calibrated.

<sup>4</sup> Specification is not production tested but is supported by characterization data at the initial product release.

<sup>5</sup> This maximum specification is only possible if IINx− is biased so that the current through the resistor is less than 24 mA. It is not possible with IINx− connected to 0 V.

 $6$  This specification shows the impedance seen between current input pins. The current is measured across a 50 Ω sense resistor.

<sup>7</sup> This specification includes moisture sensitivity level (MSL) preconditioning effects.

<sup>8</sup> This specification is with no load on the REFOUT pin and the digital output pins.

# <span id="page-7-0"></span>**TIMING CHARACTERISTICS**

IOVDD = 2 V to 5.5 V, DGND = 0 V, Input Logic 0 = 0 V, Input Logic 1 = IOVDD, capacitive load (CLOAD) = 20 pF, unless otherwise noted.



<sup>1</sup> Sample tested during initial release to ensure compliance.

<sup>2</sup> Se[e Figure 2 a](#page-8-0)n[d Figure 3.](#page-8-1) 

<sup>3</sup> This parameter is defined as the time required for the output to cross the V<sub>OL</sub> or V<sub>OH</sub> limits.

<sup>4</sup> The SCLK active edge is the falling edge of SCLK.

<sup>5</sup> DOUT/RDY returns high after a read of the data register. In single-conversion mode and continuous conversion mode, the same data can be read again, if required, while DOUT/RDY is high. However, care must be taken to ensure that subsequent reads do not occur close to the next output update. If the continuous read feature is enabled, the digital word can be read only once.

# <span id="page-8-1"></span><span id="page-8-0"></span>**Timing Diagrams**



# <span id="page-9-0"></span>ABSOLUTE MAXIMUM RATINGS

 $T_A = 25$ °C, unless otherwise noted.

#### **Table 3.**



<sup>1</sup> The absolute maximum current input current, current input voltage, and IINx− voltage must all be within the specified limits.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### <span id="page-9-1"></span>**THERMAL RESISTANCE**

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

θJA is specified for a device soldered on a JEDEC test board for surface-mount packages.

#### **Table 4. Thermal Resistance**



<sup>1</sup> Thermal impedance simulated values are based on JEDEC 2S2P thermal test board with 16 thermal vias. See JEDEC JESD51.

#### <span id="page-9-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

 $\overline{\phantom{0}}$ 

# <span id="page-10-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

16465-004

#### **Table 5. Pin Function Descriptions**



<span id="page-11-0"></span>

 $^{\rm 1}$  Note that, throughout this data sheet, the dual function pin mnemonics are referenced by the relevant function only.

<sup>2</sup> AI means analog input, AO means analog output, P means power supply, N/A means not applicable, DI means digital input, DO means digital output, and DI/O means bidirectional digital input/output.

<span id="page-12-0"></span>

Figure 5. Noise (Voltage Input, Output Data Rate = 1.25 SPS)



Figure 6. Noise (Voltage Input, Output Data Rate = 2.5 kSPS)



Figure 7. Noise (Voltage Input, Output Data Rate = 31.25 kSPS)



Figure 8. Histogram (Voltage Input, Output Data Rate = 1.25 SPS)



Figure 9. Histogram (Voltage Input, Output Data Rate = 2.5 kSPS)



Figure 10. Histogram (Voltage Input, Output Data Rate = 31.25 kSPS)

# [AD4112](https://www.analog.com/AD4112?doc=AD4112.pdf) Data Sheet



Figure 11. Noise (Current Input, Output Data Rate = 1.25 SPS)







Figure 13. Noise (Current Input, Output Data Rate = 31.25 kSPS)



Figure 14. Histogram (Current Input, Output Data Rate = 1.25 SPS)



Figure 15. Histogram (Current Input, Output Data Rate = 31.25 SPS)



Figure 16. Histogram (Current Input, Output Data Rate = 31.25 kSPS)



Figure 17. Common-Mode Rejection Ratio (CMRR) vs. VIN Frequency  $(V_{IN} = 0.1 V, 10 Hz$  to 70 Hz, Output)



Figure 18. Power Supply Rejection Ratio (PSRR) vs. VIN Frequency



Figure 19. Integral Nonlinearity (INL) vs. Input (Current Input)



Figure 20. Integral Nonlinearity (INL) vs. Input Range (Voltage Input)



Figure 21. Internal Oscillator Frequency/Accuracy Distribution Histogram



Figure 22. Internal Oscillator Frequency vs. Temperature



Figure 23. Offset Error Distribution Histogram (Voltage Input)



Figure 24. Offset Error Drift Distribution Histogram (Voltage Input)



Figure 25. Gain Error Distribution Histogram (Voltage Input)



Figure 26. Gain Error Drift Distribution Histogram (Voltage Input)



Figure 27. Offset Error Distribution Histogram (Current Input)



Figure 28. Offset Error Drift Distribution Histogram (Current Input)

# Data Sheet **[AD4112](https://www.analog.com/AD4112?doc=AD4112.pdf)**



Figure 29. Gain Error Distribution Histogram (Current Input)



Figure 30. Gain Error Drift Distribution Histogram (Current Input)

# <span id="page-17-0"></span>NOISE PERFORMANCE AND RESOLUTION

[Table 6](#page-17-1) to [Table 9](#page-18-1) show the rms noise, peak-to-peak noise, effective resolution, and the noise free (peak-to-peak) resolution of the AD4112 for various ODRs. These values are typical and are measured with an external 2.5 V reference and with the ADC continuously converting on multiple channels. The values i[n Table 6 a](#page-17-1)nd [Table 8 a](#page-18-0)re generated for the  $\pm 10$  V

voltage input range, with a differential input voltage of 0 V. The values i[n Table 7 a](#page-17-2)n[d Table 9 a](#page-18-1)re generated for the 0 mA to 20 mA input range, with an input current of 0 mA. It is important to note that the peak-to-peak resolution is calculated based on the peak-to-peak noise. The peak-to-peak resolution represents the resolution for which there is no code flicker.



<span id="page-17-1"></span>**Table 6. ±10 V Voltage Input RMS Noise Resolution vs. ODR Using a Sinc5 + Sinc1 Filter**

1 The settling time is rounded to the nearest microsecond, which is reflected in the output data rate and channel switching rate. Channel switching rate = 1 ÷ settling time. <sup>2</sup> Based on 1000 samples for data rates ≥ 381 SPS per channel, based on 100 samples for data rates ≤ 200.3 SPS per channel.

<span id="page-17-2"></span>



<sup>1</sup> The settling time is rounded to the nearest microsecond, which is reflected in the output data rate and channel switching rate. Channel switching rate = 1 ÷ settling time. <sup>2</sup> Based on 1000 samples for data rates ≥ 381 SPS per channel, based on 100 samples for data rates ≤ 200.3 SPS per channel.



<span id="page-18-0"></span>

 $^1$  The settling time is rounded to the nearest microsecond, which is reflected in the output data rate and channel switching rate. Channel switching rate = 1 ÷ settling time. <sup>2</sup> Based on 1000 samples for data rates ≥ 381 SPS per channel, based on 100 samples for data rates ≤ 200.3 SPS per channel.



<span id="page-18-1"></span>**Table 9. 0 mA to 20 mA Current Input Noise and Resolution vs. Output Data Rate Using a Sinc3 Filter**

 $^1$  The settling time is rounded to the nearest microsecond, which is reflected in the output data rate and channel switching rate. Channel switching rate = 1 ÷ settling time.

<sup>2</sup> Based on 1000 samples for data rates ≥ 381 SPS per channel, based on 100 samples for data rates ≤ 200.3 SPS per channel.

# <span id="page-19-0"></span>THEORY OF OPERATION

The AD4112 offers the user a fast settling, high resolution, multiplexed ADC with high levels of configurability, including the following features:

- Four fully differential or eight single-ended voltage inputs.
- High impedance voltage divider with integrated precision matched resistors
- Four current inputs with integrated current sense resistors.
- Embedded proprietary iPassives™ technology within a very small device footprint.
- Per channel configurability—up to eight different setups can be defined. A separate setup can be mapped to each of the channels. Each setup allows the user to configure whether the buffers are enabled or disabled, gain and offset correction, filter type, ODR, and reference source selection.

The AD4112 includes a precision, 2.5 V, low drift (5 ppm/°C), band gap internal reference. This reference can be selected for use in ADC conversions, reducing the external component count. When enabled, the internal reference is output to the REFOUT pin. It can be used as a low noise biasing voltage for the external circuitry and must be connected to a 0.1 μF decoupling capacitor.

The AD4112 includes two separate linear regulator blocks for both the analog and digital circuitry. The analog LDO regulator regulates the AVDD supply to 1.8 V.

The linear regulator for the digital IOVDD supply performs a similar function, regulating the input voltage applied at the IOVDD pin to 1.8 V. The serial interface signals always operate from the IOVDD supply seen at the pin; meaning that, if 3.3 V is applied to the IOVDD pin, the interface logic inputs and outputs operate at this level.

The AD4112 is designed for a multitude of factory automation and process control applications, such as programmable logic controller (PLC) and distributed control system (DCS) modules. The AD4112 reduces overall system cost and design burden while maintaining a very high level of accuracy. The AD4112 offers the following system benefits:

- A single 5 V or 3.3 V power supply.
- Guaranteed minimum 1  $MΩ$  input impedance.
- Overrange voltage greater than  $\pm 10$  V.
- Integrated sense resistors for direct current input measurement.
- Reduced calibration costs.



Figure 31. Typical Connection Diagram

# <span id="page-20-0"></span>**POWER SUPPLIES**

The AD4112 has two independent power supply pins: AVDD, and IOVDD. The AD4112 has no specific requirements for a power supply sequence. However, when all power supplies are stable, a device reset is required. See the [AD4112 Reset](#page-21-3) section for details on how to reset the device.

AVDD powers the internal 1.8 V analog LDO regulator, which powers the ADC core. AVDD also powers the crosspoint multiplexer and integrated input buffers. AVDD is referenced to AVSS, and AVDD − AVSS = 3.3 V or 5 V. AVDD and AVSS can be a single 3.3 V or 5 V supply, or a  $\pm$ 1.65 V or  $\pm$ 2.5 V split supply. When using split supplies, consider the absolute maximum ratings (see th[e Absolute Maximum Ratings](#page-9-0) section).

IOVDD powers the internal 1.8 V digital LDO regulator. This regulator powers the digital logic of the ADC IOVDD sets the voltage levels for the serial peripheral interface (SPI) of the ADC. IOVDD is referenced to DGND, and IOVDD to DGND can vary from 2 V (minimum) to 5.5 V (maximum).

### **Single-Supply Operation (AVSS = DGND)**

When the AD4112 is powered from a single supply connected to AVDD, the supply can be either 3.3 V or 5 V. In this configuration, AVSS and DGND can be shorted together on one single ground plane.

IOVDD can range from 2 V to 5.5 V in this unipolar input configuration.

## <span id="page-20-1"></span>**DIGITAL COMMUNICATION**

The AD4112 has a 3-wire or 4-wire SPI interface that is compatible with QSPI™, MICROWIRE®, and DSPs. The interface operates in SPI Mode 3 and can be operated with CS tied low. In SPI Mode 3, SCLK idles high, the falling edge of SCLK is the drive edge, and the rising edge of SCLK is the sample edge. Data is clocked out on the falling/drive edge and data is clocked in on the rising/sample edge.



Figure 32. SPI Mode 3 SCLK Edges

#### **Accessing the ADC Register Map**

The communications register controls access to the full register map of the ADC. This register is an 8-bit write only register. On power-up or after a reset, the digital interface defaults to a state where it is expecting a write to the communications register. Therefore, all communication begins by writing to the communications register.

The data written to the communications register determines which register is being accessed and if the next operation is a read or write. The RA bits (Bits[5:0] in Register 0x00)

determine the specific register to which the read or write operation applies.

When the read or write operation to the selected register is complete, the interface returns to its default state, where it expects a write operation to the communications register.

In situations where interface synchronization is lost, a write operation of at least 64 serial clock cycles with DIN high returns the ADC to its default state by resetting the entire device, including the register contents. Alternatively, if CS is being used with the digital interface, returning  $\overline{CS}$  high resets the digital interface to its default state and aborts any current operation.

[Figure 33](#page-20-2) an[d Figure 34](#page-20-3) show writing to and reading from a register by first writing the 8-bit command to the communications register followed by the data for the addressed register.

Reading the ID register is the recommended method for verifying correct communication with the device. The ID register is a read only register and contains the value 0x30DX for the AD4112 The communication register and ID register details are described in [Table 10](#page-21-1) and [Table 11.](#page-21-2) 



<span id="page-20-2"></span>Figure 33. Writing to a Register (8-Bit Command with Register Address Followed by Data of 8 Bits, 16 Bits, or 24 Bits; Data Length Is Dependent on the Register Selected)



<span id="page-20-3"></span>Figure 34. Reading from a Register (8-Bit Command with Register Address Followed by Data of 8 Bits, 16 Bits, 24, or 32 Bits; Data Length on DOUT Is Dependent on the Register Selected)

# <span id="page-21-3"></span><span id="page-21-0"></span>**AD4112 RESET**

After a power-up cycle and when the power supplies are stable, a device reset is required. In situations where interface synchronization is lost, a device reset is also required. A write operation of at least 64 serial clock cycles with DIN high returns the ADC to

the default state by resetting the entire device, including the register contents. Alternatively, if  $\overline{\text{CS}}$  is being used with the digital interface, returning  $\overline{\text{CS}}$  high sets the digital interface to the default state and halts any serial interface operation.

#### <span id="page-21-1"></span>**Table 10. Communications Register Bit Map**



#### <span id="page-21-2"></span>**Table 11. ID Register Bit Map**



<sup>1</sup> X means don't care.

# <span id="page-22-0"></span>**CONFIGURATION OVERVIEW**

After power-on or reset, the AD4112 default configuration is as follows:

- Channel configuration: Channel 0 is enabled, the VIN0 and VIN1 pair is selected as the input. Setup 0 is selected.
- Setup configuration: the analog input buffers are disabled and the reference input buffers are also disabled. The REF± pins are selected as the reference source. Note that for this setup, the default channel does not operate correctly because the input buffers need to be enabled for a VIN input.
- Filter configuration: the  $sinc5 + sinc1$  filter is selected and the maximum output data rate of 31.25 kSPS is selected.
- ADC mode: continuous conversion mode and the internal oscillator are enabled. The internal reference is disabled.
- Interface mode: CRC and the data and status output are disabled.

Note that only a few of the register setting options are shown. This list is only an example. For full register information, see th[e Register Details](#page-45-0) section.

[Figure 35](#page-22-1) shows an overview of the suggested flow for changing the ADC configuration, divided into the following three blocks:

- Channel configuration (see Box A i[n Figure 35\)](#page-22-1)
- Setup configuration (see Box B i[n Figure 35\)](#page-22-1)
- ADC mode and interface mode configuration (see Box C in [Figure 35\)](#page-22-1)

## <span id="page-22-3"></span>**Channel Configuration**

The AD4112 has 16 independent channels and 8 independent setups. The user can select any of the input pairs on any channel, as well as any of the eight setups for any channel, giving the user full flexibility in the channel configuration. This flexibility also allows per channel configuration when using differential inputs and single-ended inputs because each channel can have its own dedicated setup.

#### <span id="page-22-4"></span>**Channel Registers**

The channel registers select which of the voltage or current inputs is used for that channel. This register also contains a channel enable/disable bit and the setup selection bits, which are used to select which of the eight available setups to use for this channel.

When the AD4112 is operating with more than one channel enabled, the channel sequencer cycles through the enabled channels in sequential order, from Channel 0 to Channel 15. If a channel is disabled, it is skipped by the sequencer. Details of the channel register for Channel 0 are shown i[n Table 12.](#page-22-2)



Figure 35. Suggested ADC Configuration Flow

#### <span id="page-22-2"></span><span id="page-22-1"></span>**Table 12. Channel Register 0**



### <span id="page-23-3"></span>**ADC Setups**

The AD4112 has eight independent setups. Each setup consists of the following four registers:

- Setup configuration register
- Filter configuration register
- Gain register
- Offset register

For example, Setup 0 consists of Setup Configuration Register 0, Filter Configuration Register 0, Gain Register 0, and Offset Register 0[. Figure 36](#page-23-0) shows the grouping of these registers The setup is selectable from the channel registers (see the [Channel Configuration](#page-22-3) section), which allows each channel to be assigned to one of eight separate setups[. Table 13](#page-23-1) through [Table 16](#page-23-2) show the four registers that are associated with Setup 0. This structure is repeated for Setup 1 to Setup 7.

### **Setup Configuration Registers**

The setup configuration registers allow the user to select the output coding of the ADC by selecting between bipolar mode and unipolar mode. The user can select the reference source using these registers. Three options are available: a reference connected between the REF+ and REF− pins, the internal reference, or using AVDD − AVSS. The input and reference buffers can also be enabled or disabled using these registers.

### **Filter Configuration Registers**

The filter configuration registers select which digital filter is used at the output of the ADC modulator. The order of the filter and the output data rate are selected by setting the bits in these registers. For more information, see th[e Digital Filter](#page-29-0) section.



#### <span id="page-23-1"></span><span id="page-23-0"></span>**Table 13. Setup Configuration Register 0**



#### **Table 14. Filter Configuration Register 0**



#### **Table 15. Gain Register 0**



#### <span id="page-23-2"></span>**Table 16. Offset Register 0**



### **Gain Registers**

The gain registers are 24-bit registers that hold the gain calibration coefficient for the ADC. The gain registers are read/write registers. At power-on, these registers are configured for current inputs with factory calibrated coefficients. Therefore, every device has different default coefficients. When enabling a voltage input on a channel register (see the [Channel](#page-22-4)  [Registers](#page-22-4) section), the user must also update the gain register for the corresponding setup. For more information, see the [Adjusting Voltage Input Gain s](#page-26-4)ection.

### **Offset Registers**

The offset registers hold the offset calibration coefficient for the ADC. The power-on reset value of the offset registers is 0x800000. The offset registers are 24-bit read and write registers.

#### **ADC Mode and Interface Mode Configuration**

The ADC mode register and the interface mode register configure the core peripherals for use by the AD4112 and the mode for the digital interface.

### **Table 17. ADC Mode Register**

#### **ADC Mode Register**

The ADC mode register primarily sets the conversion mode of the ADC to either continuous or single conversion. The user can also select the standby and power-down modes, as well as any of the calibration modes. In addition, this register contains the clock source select bits and internal reference enable bit. The reference select bits are contained in the setup configuration registers (see the [ADC Setups](#page-23-3) section for more information). The details of this register are shown in Table 17.

#### **Interface Mode Register**

The interface mode register configures the digital interface operation. This register allows the user to control data-word length, CRC enable, data plus status read, and continuous read mode. The details of this register are shown in Table 18. For more information, see th[e Digital Interface](#page-37-0) section.



#### **Table 18. Interface Mode Register**



# <span id="page-25-0"></span>CIRCUIT DESCRIPTION **MULTIPLEXER**

<span id="page-25-1"></span>There are nine voltage pins and eight current inputs: VIN0− to VIN7, VINCOM, IIN0+ to IIN3+, and IIN0− to IIN3−. Each of these pins connects to the internal multiplexer. The multiplexer enables these inputs to be configured as input pairs (see the [Voltage Inputs](#page-26-1) section and the [Current Inputs](#page-26-0) section for more information on how to set up these inputs). The AD4112 can have up to 16 active channels. When more than one channel is enabled, the channels are automatically sequenced in order from the lowest enabled channel number to the highest enabled channel number. The output of the multiplexer is connected to the input of the integrated true rail-to-rail buffers. These buffers can be bypassed and the multiplexer output can be directly connected to the switched capacitor input of the ADC.

The simplified input circuits are shown i[n Figure 37 a](#page-25-2)nd Figure 38.

<span id="page-25-2"></span>



# <span id="page-26-0"></span>**CURRENT INPUTS**

There are four current input pins (IIN0+ to IIN3+) and four current return pins (IIN0− to IIN3−). Connect these pins in numbered pairs (for example, IIN0+ and IIN0−).

Disable the input buffers for the current inputs.

To achieve specified accuracy, the current channels are factory calibrated. This calibration value is stored in on-chip nonvolatile memory and is copied to all gain registers after a power-up or reset.

# <span id="page-26-1"></span>**VOLTAGE INPUTS**

The AD4112 can be set up to have eight single-ended inputs or four fully differential inputs. The voltage divider on the analog front end has a division ratio of 10 and consists of precision matched resistors that enable an input range of ±20 V from a single 5 V power supply.

Enable the input buffers in the setup register for voltage input channels.

# **Fully Differential Inputs**

Due to the matching resistors on the analog front end, the differential inputs must be paired together in the following pairs: VIN0 and VIN1, VIN2 and VIN3, VIN4 and VIN5, and VIN6 and VIN7. If any two voltage inputs are paired in a configuration other than what is described in this data sheet, the accuracy of the device cannot be guaranteed.

## **Single-Ended Inputs**

The user can also choose to measure up to eight different single-ended voltage inputs. In this case, each of the voltage inputs must be paired with VINCOM. Connect VINCOM externally to AVSS.

# <span id="page-26-4"></span>**Adjusting Voltage Input Gain**

After a power up or reset, all gain registers are loaded with factory calibration coefficients for current inputs. When using a voltage input, the corresponding gain register must be modified after powering up or resetting the device. Perform this modification by running an internal full-scale calibration (see the [Calibration](#page-36-1) section for more information). Alternatively, the gain register can be overwritten with a nominal value of 0x55567C. However, a calibration is recommended because the ideal value varies from device to device.

Alternatively, the gain can be calibrated by connecting a precision voltage source to the voltage input and performing a full-scale system calibration.

# <span id="page-26-2"></span>**DATA OUTPUT CODING**

When the ADC is configured for unipolar operation, the output code is natural (straight) binary with a zero differential input voltage resulting in a code of 00 … 00, a midscale voltage resulting in a code of 100 … 000, and a full-scale input voltage resulting in a code of 111 … 111. The output code for any input voltage is represented as

 $Code = (2^N \times V_{IN} \times 0.1)/V_{REF}$ 

The output code for any input current is represented as

 $Code = (2^N \times I_{IN} \times 50 \Omega)/V_{REF}$ 

When the ADC is configured for bipolar operation, the output code is offset binary with a negative full-scale voltage resulting in a code of 000 … 000, a zero differential input voltage resulting in a code of 100 … 000, and a positive full-scale input voltage resulting in a code of 111 … 111. The output code for any analog input voltage can be represented as

 $Code = 2^{N-1} \times ((V_{IN} \times 0.1/V_{REF}) + 1)$ 

The output code for any input current is represented as

$$
Code = 2^{N-1} \times ((I_{IN} \times 50 \Omega/V_{REF}) + 1)
$$

where:  $N = 24.$  $V_{I}$  is the input voltage.  $V_{REF}$  is the reference voltage.  $I_{IN}$  is the input current.

# <span id="page-26-3"></span>**AD4112 REFERENCE**

The AD4112 offers the user the option of either supplying an external reference to the REF+ and REF− pins of the device, using AVDD – AVSS, or by allowing the use of the internal 2.5 V, low noise, low drift reference. Select the reference source to be used by the analog input by setting the REF\_SELx bits, Bits[5:4], in the setup configuration registers appropriately. The structure of the Setup Configuration 0 register is shown in [Table](#page-27-0)  [19.](#page-27-0) By default, the AD4112 uses an external reference on powerup.

## **Internal Reference**

The AD4112 includes a low noise, low drift voltage reference. The internal reference has a 2.5 V output. The internal reference is output on the REFOUT pin after the REF\_EN bit in the ADC mode register is set and is decoupled to AVSS with a 0.1 μF capacitor. The AD4112 internal reference is disabled by default on power-up.

### **External Reference**

The AD4112 has a fully differential reference input applied through the REF+ and REF− pins. Standard low noise, low drift voltage references, such as the [ADR4525,](https://www.analog.com/ADR4525?doc=AD4112.pdf) are recommended for use. Apply the external reference to the AD4112 reference pins as shown in [Figure 39.](#page-27-1) Decouple the output of any external reference to AVSS. As shown in [Figure 39,](#page-27-1) th[e ADR4525](https://www.analog.com/ADR4525?doc=AD4112.pdf) output is decoupled with a 0.1 μF capacitor at the output for stability purposes. The output is then connected to a 4.7 μF capacitor, which acts as a reservoir for any dynamic charge required by the ADC, and is followed by a 0.1 μF decoupling

capacitor at the REF+ input. This capacitor is placed as close as possible to the REF+ and REF− pins.

The REF− pin is connected directly to the AVSS potential. When an external reference is used instead of the internal reference to supply the AD4112, attention must be paid to the output of the REFOUT pin. The internal reference is controlled by the REF\_EN bit (Bit 15) in the ADC mode register, which is shown in [Table 20.](#page-27-2) If the internal reference is not being used elsewhere in the application, ensure that the REF\_EN bit is disabled.

16465-016



**1ALL DECOUPLING IS TO AVSS. 2ANY OF THE ADR4525 FAMILY REFERENCES CAN BE USED. ADR4525 ENABLES REUSE OF THE 3.3V ANALOG SUPPLY NEEDED FOR AVDD TO POWER THE REFERENCE VIN.**

#### <span id="page-27-1"></span><span id="page-27-0"></span>**Table 19. Setup Configuration 0 Register**



#### <span id="page-27-2"></span>**Table 20. ADC Mode Register**



Figure 39[. ADR4525 C](https://www.analog.com/ADR4525?doc=AD4112.pdf)onnected to AD4112 REF± Pins

## <span id="page-28-0"></span>**BUFFERED REFERENCE INPUT**

The AD4112 has true rail-to-rail, integrated, precision unity gain buffers on both ADC reference inputs. The buffers provide the benefit of providing high input impedance and allowing high impedance external sources to be directly connected to the reference inputs. The integrated reference buffers can fully drive the internal reference switch capacitor sampling network, simplifying the reference circuit requirements. Each reference input buffer amplifier is fully chopped, meaning that it minimizes the offset error drift and 1/f noise of the buffer. When using a reference, such as th[e ADR4525,](https://www.analog.com/ADR4525?doc=AD4112.pdf) these buffers are not required because these references, with proper decoupling, can drive the reference inputs directly.

### <span id="page-28-1"></span>**CLOCK SOURCE**

The AD4112 uses a nominal master clock of 2 MHz. The AD4112 can source its sampling clock from one of three sources:

- An internal oscillator.
- An external crystal (use a 16 MHz crystal automatically divided internally to set the 2 MHz clock).
- An external clock source.

All output data rates listed in the data sheet relate to a master clock rate of 2 MHz. Using a lower clock frequency from, for instance, an external source scales any listed data rate proportionally. To achieve the specified data rates, particularly rates for rejection of 50 Hz and 60 Hz, use a 2 MHz clock. The source of the master clock is selected by setting the CLOCKSEL bits (Bits[3:2]) in the ADC mode register, as shown i[n Table 20.](#page-27-2) The default operation on power-up and reset of the AD4112 is to operate with the internal oscillator. It is possible to fine tune the output data rate and filter notch at low output data rates using the SINC3\_MAPx bits.

#### **Internal Oscillator**

The internal oscillator runs at 16 MHz and is internally divided down to 2 MHz for the modulator and can be used as the ADC master clock. The internal oscillator is the default clock source for the AD4112 and is specified with an accuracy of −2.5% to +2.5%.

There is an option to allow the internal clock oscillator to be output on the XTAL2/CLKIO pin. The clock output is driven to the IOVDD logic level. This option can affect the dc performance of the AD4112 due to the disturbance introduced by the output driver. The extent to which the performance is affected depends on the IOVDD voltage supply. Higher IOVDD voltages create a wider logic output swing from the driver and affect performance to a greater extent. This effect is further exaggerated if the IOSTRENGTH bit is set at higher IOVDD levels (se[e Table 27](#page-48-1) for more information).

### **External Crystal**

If higher precision, lower jitter clock sources are required, the AD4112 can use an external crystal to generate the master clock. The crystal is connected to the XTAL1 and XTAL2/CLKIO pins. A recommended crystal for use is the FA-20H, a 16 MHz, 10 ppm, 9 pF crystal from Epson-Toyocom that is available in a surface-mount package. As shown i[n Figure 40,](#page-28-2) insert two capacitors (CX1 and CX2) from the traces connecting the crystal to the XTAL1 and XTAL2/CLKIO pins. These capacitors allow circuit tuning. Connect these capacitors to the DGND pin. The value for these capacitors depends on the length and capacitance of the trace connections between the crystal and the XTAL1 and XTAL2/CLKIO pins. Therefore, the values of these capacitors differ depending on the PCB layout and the crystal used.



Figure 40. External Crystal Connections

<span id="page-28-2"></span>The external crystal circuitry can be sensitive to the SCLK edges, depending on the SCLK frequency, IOVDD voltage, crystal circuitry layout, and the crystal used. During crystal startup, any disturbances caused by the SLCK edges may cause double edges on the crystal input, resulting in invalid conversions until the crystal voltage has reached a high enough level such that any interference from the SCLK edges is insufficient to cause double clocking. This double clocking can be avoided by ensuring that the crystal circuitry has reached a sufficient voltage level after startup before applying any SCLK.

Because of the nature of the crystal circuitry, it is recommended that empirical testing of the circuit be performed under the required conditions, with the final PCB layout and crystal, to ensure correct operation.

#### **External Clock**

The AD4112 can also use an externally supplied clock. In systems where an externally supplied clock is used, the external clock is routed to the XTAL2/CLKIO pin. In this configuration, the XTAL2/ CLKIO pin accepts the externally sourced clock and routes it to the modulator. The logic level of this clock input is defined by the voltage applied to the IOVDD pin.

# <span id="page-29-0"></span>DIGITAL FILTER

The AD4112 has three flexible filter options to allow optimization of noise, settling time, and rejection:

- The sinc $5 +$  sinc1 filter.
- The sinc3 filter.
- Enhanced 50 Hz and 60 Hz rejection filters.



Figure 41. Digital Filter Block Diagram

The filter and output data rate are configured by setting the appropriate bits in the filter configuration register for the selected setup. Each channel can use a different setup and therefore, a different filter and output data rate. See the [Register Details](#page-45-0) section for more information.

# <span id="page-29-1"></span>**SINC5 + SINC1 FILTER**

The sinc5 + sinc1 filter is targeted at multiplexed applications and achieves single cycle settling at output data rates of 2.6 kSPS and less. The sinc5 block output is fixed at the maximum rate of 31.25 kSPS, and the sinc1 block output data rate can be varied to control the final ADC output data rate[. Figure 42](#page-29-3) shows the frequency domain response of the sinc5 + sinc1 filter at a 50 SPS output data rate. The sinc5 + sinc1 filter has a slow roll-off over frequency and narrow notches.



<span id="page-29-3"></span>The output data rates with the accompanying settling time and rms noise for the sinc5 + sinc1 filter are shown in i[n Table 6](#page-17-1)  and [Table 7.](#page-17-2) 

# <span id="page-29-2"></span>**SINC3 FILTER**

The sinc3 filter achieves the best single-channel noise performance at lower rates and is, therefore, most suitable for single-channel applications. The sinc3 filter always has a settling time equal to

 $t_{SETTLE}$  = 3/Output Data Rate

[Figure 43](#page-29-4) shows the frequency domain filter response for the sinc3 filter. The sinc3 filter has good roll-off over frequency and has wide notches for good notch frequency rejection.



<span id="page-29-4"></span>The output data rates with the accompanying settling time and rms noise for the sinc3 filter are shown in [Table 8](#page-18-0) and [Table 9.](#page-18-1)  It is possible to fine tune the output data rate for the sinc3 filter by setting the SINC3 MAPx bit in the filter configuration registers. If this bit is set, the mapping of the filter register changes to directly program the decimation rate of the sinc3 filter. All other options are eliminated. The data rate when on a single channel can be calculated using the following equation:

Output Data Rate =  $f_{MOD}/(32 \times FILTCONx[14:0])$ 

where:

 $f_{MOD}$  is the modulator rate (MCLK/2) and is equal to 1 MHz.  $FILTCONx[14:0]$  are the contents on the filter configuration registers, excluding the MSB.

For example, an output data rate of 50 SPS can be achieved with SINC3\_MAPx enabled by setting the FILTCONx[14:0] bits to a value of 625.

# <span id="page-30-0"></span>**SINGLE CYCLE SETTLING**

The AD4112 can be configured by setting the SING\_CYC bit in the ADC mode register so that only fully settled data is output, thus effectively putting the ADC into a single cycle settling mode. This mode achieves single cycle settling by reducing the output data rate to be equal to the settling time of the ADC for the selected output data rate. This bit has no effect with the sinc5 + sinc1 filter at output data rates of 2.6 kSPS and less or when multiple channels are enabled.

[Figure 44](#page-30-2) shows a step on the analog input with single cycle settling mode disabled and the sinc3 filter selected. The analog input requires at least three cycles after the step change for the output to reach the final settled value.



Figure 44. Step Input Without Single Cycle Settling

<span id="page-30-2"></span>[Figure 45](#page-30-3) shows the same step on the analog input but with single cycle settling enabled. The analog input requires at least a single cycle for the output to be fully settled. The output data

rate, as indicated by the  $\overline{\rm RDY}$  signal, is now reduced to equal the settling time of the filter at the selected output data rate.



## <span id="page-30-3"></span><span id="page-30-1"></span>**ENHANCED 50 Hz AND 60 Hz REJECTION FILTERS**

The enhanced filters provide rejection of 50 Hz and 60 Hz simultaneously and allow the user to trade off settling time and rejection. These filters can operate at up to 27.27 SPS or can reject up to 90 dB of 50 Hz  $\pm$  1 Hz and 60 Hz  $\pm$  1 Hz interference. These filters are operated by postfiltering the output of the  $sinc5 + sinc1$  filter. For this reason, the  $sinc5 + sinc1$  filter must be selected when using the enhanced filters to achieve the specified settling time and noise performance. [Table 21](#page-30-4) and [Table 22](#page-30-5) show the output data rates with the accompanying settling time, rejection, and rms noise[. Figure 46](#page-31-0) t[o Figure 53](#page-32-0) show the frequency domain plots of the responses from the enhanced filters.

#### <span id="page-30-4"></span>**Table 21. Enhanced Filters Output Data Rate, Voltage Input Noise, Settling Time, and Rejection Using the Enhanced Filters**



 $1$  Master clock = 2.00 MHz.

#### <span id="page-30-5"></span>**Table 22. Enhanced Filters Output Data Rate, Current Input Noise, Settling Time, and Rejection Using the Enhanced Filters**



 $<sup>1</sup>$  Master clock = 2.00 MHz.</sup>

<span id="page-31-1"></span>16465-025

16465-026

16465-027

<span id="page-31-0"></span>

<span id="page-31-5"></span><span id="page-31-4"></span><span id="page-31-3"></span><span id="page-31-2"></span>Figure 51. 20 SPS ODR, 50 ms Settling Time (40 Hz to 70 Hz)

# Data Sheet **[AD4112](https://www.analog.com/AD4112?doc=AD4112.pdf)**

<span id="page-32-1"></span>



<span id="page-32-0"></span>Figure 53. 16.667 SPS ODR, 60 ms Settling Time (40 Hz to 70 Hz)

# <span id="page-33-0"></span>OPERATING MODES

The AD4112 has a number of operating modes that can be set from the ADC mode register and interface mode register (see [Table 26](#page-47-1) an[d Table 27\)](#page-48-1). These modes are as follows:

- Continuous conversion mode
- Continuous read mode
- Single conversion mode
- Standby mode
- Power-down mode
- Calibration modes (four)

# <span id="page-33-1"></span>**CONTINUOUS CONVERSION MODE**

Continuous conversion mode is the default power-up mode. The AD4112 converts continuously, and the RDY bit in the status register goes low each time a conversion is complete. If  $\overline{\text{CS}}$ is low, the  $\overline{\text{RDY}}$  output also goes low when a conversion is complete. To read a conversion, write to the communications register to indicate that the next operation is a read of the data register. When the data-word has been read from the data register, the DOUT/ $\overline{\text{RDY}}$  pin goes high. The user can read this register additional times, if required. However, ensure that the data register is not being accessed at the completion of the next conversion. Otherwise, the new conversion word is lost.

When several channels are enabled, the ADC automatically sequences through the enabled channels, performing one conversion on each channel. When all the channels are converted, the sequence starts again with the first channel. The channels are converted in order from the lowest enabled channel to the highest enabled channel. The data register is updated as soon as each conversion is available. The RDY output pulses low each time a conversion is available. The user can then read the conversion while the ADC converts the next enabled channel.

If the DATA\_STAT bit in the interface mode register is set to 1, the contents of the status register, along with the conversion data, are output each time the data register is read. The four LSBs of the status register indicates the channel to which the conversion corresponds.



# <span id="page-34-0"></span>**CONTINUOUS READ MODE**

In continuous read mode, it is not required to write to the communications register before reading ADC data. Apply only the required number of SCLKs after the RDY output goes low to indicate the end of a conversion. When the conversion is read, the RDY output returns high until the next conversion is available. In this mode, the data can be read only once. Ensure that the data-word is read before the next conversion is complete. If the user has not read the conversion before the completion of the next conversion or if insufficient serial clocks are applied to the AD4112 to read the data-word, the serial output register is reset shortly before the next conversion is complete, and the new conversion is placed in the output serial register. The ADC must be configured for continuous conversion mode to use continuous read mode. To enable continuous read mode, set the CONTREAD bit in the interface

mode register. When this bit is set, the only serial interface operations possible are reads from the data register. To exit continuous read mode, issue a dummy read of the ADC data register command (0x44) while the  $\overline{\text{RDY}}$  output is low. Alternatively, apply a software reset (that is,  $64$  SCLKs with  $CS =$ 0 and DIN = 1) to reset the ADC and all register contents. The dummy read and the software reset are the only commands that the interface recognizes after it is placed in continuous read mode. Hold DIN low in continuous read mode until an instruction is to be written to the device.

If multiple ADC channels are enabled, each channel is output in turn, with the status bits being appended to the data if the DATA\_STAT bit is set in the interface mode register. The four LSBs of the status register indicates the channel to which the conversion corresponds.



# <span id="page-35-0"></span>**SINGLE CONVERSION MODE**

In single conversion mode, the AD4112 performs a single conversion and is placed in standby mode after the conversion is complete. The RDY output goes low to indicate the completion of a conversion. When the data-word has been read from the data register, the  $\overline{\rm RDY}$  output goes high. The data register can be read several times, if required, even when the  $\overline{\rm RDY}$  output goes high.

If several channels are enabled, the ADC automatically sequences through the enabled channels and performs a conversion on each channel. When the first conversion is started, the RDY output goes high and remains high until a valid conversion is available and  $\overline{\text{CS}}$  is low. When the conversion is available, the RDY output goes low. The ADC then selects the

next channel and begins a conversion. The user can read the present conversion while the next conversion is being performed. When the next conversion is complete, the data register is updated; therefore, the user has a limited period in which to read the conversion. When the ADC has performed a single conversion on each of the selected channels, it returns to standby mode.

If the DATA\_STAT bit in the interface mode register is set to 1, the contents of the status register, along with the conversion, are output each time the data register is read. The four LSBs of the status register indicate the channel to which the conversion corresponds.



# <span id="page-36-0"></span>**STANDBY AND POWER-DOWN MODES**

In standby mode, most blocks are powered down. The LDO regulators remain active so that the registers maintain their contents. The crystal oscillator remains active if selected. To power down the clock in standby mode, set the CLOCKSEL bits in the ADC mode register to 00 (internal oscillator mode).

In power-down mode, all blocks are powered down, including the LDO regulators. All registers lose their contents, and the GPIO outputs are placed in three-state. To prevent accidental entry to power-down mode, the ADC must first be placed in standby mode. Exiting power-down mode requires 64 SCLKs with  $CS = 0$ and  $DIN = 1$ , that is, a serial interface reset. A delay of 500  $\mu$ s is recommended before issuing a subsequent serial interface command to allow the LDO regulator to power up.

### <span id="page-36-1"></span>**CALIBRATION**

The AD4112 allows a two-point calibration to be performed to eliminate any offset and gain errors. Four calibration modes are used to eliminate these offset and gain errors on a per setup basis:

- Internal zero-scale calibration mode
- Internal full-scale calibration mode
- System zero-scale calibration mode
- System full-scale calibration mode

Only one channel can be active during calibration. After each conversion, the ADC conversion result is scaled using the ADC calibration registers before being written to the data register.

The default value of the offset register is 0x800000, and the nominal value of the gain register is factory calibrated for the current channels; therefore, this value can vary from 0x500000 to 0x5FFFFF. When enabling a voltage channel, run an internal full-scale calibration. The following equations show the calculations that are used. In unipolar mode, the ideal relationship (that is, not taking into account the ADC gain error and offset error) is as follows:

 $Data = ((0.075 \times V_{IN}/V_{REF}) \times 2^{23} - (Offset - 0x800000)) \times$  $(Gain/0x400000) \times 2$ 

For a current input, the ideal relationship is as follows:

 $Data = ((0.75 \times (I_{IN} \times 50)/V_{REF}) \times 2^{123} - (Offset - 0x800000)) \times$  $(Gain/0x400000) \times 2$ 

In bipolar mode, the ideal relationship (that is, not taking into account the ADC gain error and offset error) is as follows:

 $Data = ((0.075 \times V_{IN}/V_{REF}) \times 2^{23} - (Offset - 0x800000)) \times$  $(Gain/0x400000) + 0x800000$ 

For a current input, the ideal relationship is as follows:

 $Data = ((0.75 \times (I_{IN} \times 50)/V_{REF}) \times 2^{23} - (Offset - 0x800000)) \times$  $(Gain/0x400000) + 0x800000$ 

To start a calibration, write the relevant value to the mode bits in the ADC mode register. The DOUT/RDY pin and the RDY bit in the status register go high when the calibration initiates. When

the calibration is complete, the contents of the corresponding offset or gain register are updated, the RDY bit in the status register is reset and the  $\overline{\text{RDY}}$  output pin returns low (if  $\overline{\text{CS}}$  is low), and the AD4112 reverts to standby mode.

During an internal offset calibration both modulator inputs are connected internally to the selected negative analog input pin. Therefore, it is necessary to ensure that the voltage on the selected negative analog input pin does not exceed the allowed limits and is free from excessive noise and interference. To perform an internal full-scale calibration, a full-scale input voltage is automatically connected to the ADC input for this calibration. Internal full-scale calibrations must only be performed on voltage inputs. Do not perform internal full-scale calibrations on the current inputs.

However, for system calibrations, the system zero-scale (offset) and system full-scale (gain) voltages must be applied to the input pins before initiating the calibration modes. As a result, errors external to the AD4112 are removed. The calibration range of the ADC gain for a system full-scale calibration on a voltage input is from  $3.75 \times V_{REF}$  to  $10.5 \times V_{REF}$ . However, if  $10.5 \times V_{REF}$  is greater than the absolute input voltage specification for the applied AVDD, use the specification as the upper limit instead of  $10.5 \times V_{REF}$  (see the [Specifications s](#page-4-0)ection).

Current inputs are factory calibrated. Therefore, it is not necessary to perform a system calibration. However if a system calibration is required, apply a full-scale value of 24 mA for a  $V_{REF}$  = 2.5 V.

An internal zero-scale calibration only removes the offset error of the ADC core. It does not remove error from the resistive front end. A system zero-scale calibration reduces the offset error to the order of the noise on that channel.

From an operational point of view, treat a calibration like another ADC conversion. An offset calibration, if required, must always be performed before a full-scale calibration. Set the system software to monitor the  $\overline{\text{RDY}}$  bit in the status register or the RDY output to determine the end of a calibration via a polling sequence or an interrupt driven routine. All calibrations require a time equal to the settling time of the selected filter and output data rate to be completed.

Any calibration can be performed at any output data rate. Using lower output data rates results in better calibration accuracy and is accurate for all output data rates. A new offset calibration is required for a given channel if the reference source for that channel is changed.

The AD4112 provides the user with access to the on-chip calibration registers, allowing the microprocessor to read the calibration coefficients of the device and to write its own calibration coefficients. A read or write of the offset and gain registers can be performed at any time except during an internal or self calibration.

# <span id="page-37-0"></span>DIGITAL INTERFACE

The programmable functions of the AD4112 are accessible via the SPI serial interface. The serial interface of the AD4112 consists of four signals:  $\overline{CS}$ , DIN, SCLK, and DOUT/RDY. The DIN line transfers data into the on-chip registers. The DOUT output accesses data from the on-chip registers. SCLK is the serial clock input for the device. All data transfers (either on DIN or on DOUT) occur with respect to the SCLK signal.

The DOUT/RDY pin also functions as a data ready signal, with the line going low if  $\overline{CS}$  is low when a new data-word is available in the data register. The pin is reset high when a read operation from the data register is complete. The  $\overline{\rm RDY}$  output also goes high before updating the data register to indicate when not to read from the device to ensure that a data read is not attempted while the register is being updated. Take care to avoid reading from the data register when  $\overline{\text{RDY}}$  is about to go low. The best method to ensure that no data read occurs is to always monitor the RDY output. Start reading the data register as soon as RDY goes low, and ensure a sufficient SCLK rate, such that the read is completed before the next conversion result.  $\overline{CS}$  is used to select a device.  $\overline{\text{CS}}$  can be used to decode the AD4112 in systems where several components are connected to the serial bus.

[Figure 2 a](#page-8-0)nd [Figure 3 s](#page-8-1)how timing diagrams for interfacing to the AD4112 using  $\overline{CS}$  to decode the device[. Figure 2 s](#page-8-0)hows the timing for a read operation from the AD4112, an[d Figure 3](#page-8-1)  shows the timing for a write operation to the AD4112. It is possible to read from the data register several times, even though the RDY output returns high after the first read operation. However, take care to ensure that the read operations are completed before the next output update occurs. In continuous read mode, the data register can be read only once.

The serial interface can operate in 3-wire mode by tying  $\overline{\text{CS}}$ low. In this case, the SCLK, DIN, and DOUT/RDY lines are used to communicate with the AD4112. The end of the conversion can also be monitored using the  $\overline{\text{RDY}}$  bit in the status register.

The serial interface can be reset by writing 64 SCLKs with  $\overline{\text{CS}}$  = 0 and  $DIN = 1$ . A reset returns the interface to the state in which it expects a write to the communications register. This operation resets the contents of all registers to their power-on values. Following a reset, allow a period of 500 µs before addressing the serial interface.

# <span id="page-37-1"></span>**CHECKSUM PROTECTION**

The AD4112 has a checksum mode that can be used to improve interface robustness. Using the checksum ensures that only valid data is written to a register and allows data read from a register to be validated. If an error occurs during a register

write, the CRC\_ERROR bit is set in the status register. However, to ensure that the register write was completed. It is important to read back the register and verify the checksum.

For CRC checksum calculations during a write operation, the following polynomial is always used:

 $x^8 + x^2 + x + 1$ 

During read operations, the user can select between this polynomial and a similar exclusive OR (XOR) function. The XOR function requires less time to process on the host microcontroller than the polynomial-based checksum. The CRC\_EN bits in the interface mode register enable and disable the checksum and allow the user to select between the polynomial check and the simple XOR check.

The checksum is appended to the end of each read and write transaction. The checksum calculation for the write transaction is calculated using the 8-bit command word and the 8-bit to 24 bit data. For a read transaction, the checksum is calculated using the command word and the 8-bit to 32-bit data output. [Figure 57](#page-37-2) and [Figure 58](#page-37-3) show SPI write and read transactions, respectively.

<span id="page-37-2"></span>

<span id="page-37-3"></span>If checksum protection is enabled when continuous read mode is active, there is an implied read data command of 0x44 before every data transmission that must be accounted for when calculating the checksum value. The checksum protection ensures a nonzero checksum value even if the ADC data equals 0x000000.

# <span id="page-38-0"></span>**CRC CALCULATION**

#### <span id="page-38-1"></span>**Polynomial**

The checksum, which is eight bits wide, is generated using the following polynomial:

$$
x^8 + x^2 + x + 1
$$

To generate the checksum, the data is left shifted by eight bits to create a number ending in eight Logic 0s. The polynomial is aligned so that its MSB is adjacent to the leftmost Logic 1 of the data. An exclusive OR (XOR) function is applied to the data to produce a new, shorter number. The polynomial is again aligned

so that its MSB is adjacent to the leftmost Logic 1 of the new result, and the procedure is repeated. This process is repeated until the original data is reduced to a value less than the polynomial. This value is the 8-bit checksum.

#### **Example of a Polynomial CRC Calculation—24-Bit Word: 0x654321 (Eight Command Bits and 16-Bit Data)**

An example of generating the 8-bit checksum using the polynomial based checksum is as follows.



### **XOR Calculation**

The checksum, which is eight bits wide, is generated by splitting the data into bytes and then performing an XOR of the bytes.

## **Example of an XOR Calculation—24-Bit Word: 0x654321 (Eight Command Bits and 16-Bit Data)**

Using the example shown in th[e Polynomial](#page-38-1) section, divide the checksum into three bytes: 0x65, 0x43, and 0x21.

#### The XOR calculation is then as follows:



# <span id="page-40-0"></span>INTEGRATED FUNCTIONS

The AD4112 has a number of integrated functions.

# <span id="page-40-1"></span>**GENERAL-PURPOSE OUTPUTS**

The AD4112 has two general-purpose digital output pins (GPO0, GPO1). The GPO pins are enabled using the OP\_EN0\_1 bit in the GPIOCON register.

The GP\_DATA0 and GP\_DATA1 bits determines the logic level output at the pin, respectively. The logic levels for these pins are referenced to AVDD and AVSS. Therefore, outputs have an amplitude of either 5 V or 3.3 V depending on the AVDD − AVSS voltage.

The ERROR pin can also be used as a general-purpose output if the ERR\_EN bits in the GPIOCON register are set to 11. In this configuration, the ERR\_DAT bit in the GPIOCON register determines the logic level output at the ERROR pin. The logic level for the pin is referenced to IOVDD and DGND, and the ERROR pin has an active pull-up resistor.

# <span id="page-40-2"></span>**DELAY**

It is possible to insert a programmable delay before the AD4112 begins to take samples. This delay allows an external amplifier or multiplexer to settle and can also alleviate the specification requirements for the external amplifier or multiplexer. Eight programmable settings, ranging from 0 µs to 8 ms, can be set using the delay bits in the ADC mode register (Register 0x01, Bits[10:8]).

## <span id="page-40-3"></span>**16-BIT/24-BIT CONVERSIONS**

By default, the AD4112 generates 24-bit conversions. However, the width of the conversions can be reduced to 16 bits. Setting Bit WL16 in the interface mode register to 1 rounds all data conversions to 16 bits. Clearing this bit sets the width of the data conversions to 24 bits.

# <span id="page-40-4"></span>**DOUT\_RESET**

The serial interface uses a shared DOUT/RDY pin. By default, this pin outputs the  $\overline{\text{RDY}}$  signal. During a data read, this pin outputs the data from the register being read. After the read is complete, the pin reverts to outputting the RDY signal after a short fixed period of time  $(t_7)$ . However, this time may be too short for some microcontrollers and can be extended until the  $\overline{\text{CS}}$  pin is brought high by setting the DOUT\_RESET bit in the interface mode register to 1. This setting means that CS must frame each read operation and complete the serial interface transaction.

## <span id="page-40-5"></span>**SYNCHRONIZATION**

## **Normal Synchronization**

When the SYNC\_EN bit in the GPIOCON register is set to 1, the SYNC pin functions as a synchronization pin. The SYNC input allows the user to reset the modulator and the digital filter without affecting any of the setup conditions on the device. This reset allows the user to start gathering samples of the analog input from a known point in time, that is, the rising edge of SYNC. This pin must be low for at least one master

clock cycle to ensure that synchronization occurs. If multiple channels are enabled, the sequencer is reset to the first enabled channel.

If multiple AD4112 devices are operated from a common master clock, they can be synchronized so that their data registers are updated simultaneously. Synchronization is normally done after each AD4112 has performed its own calibration or has calibration coefficients loaded into its calibration registers. A falling edge on the SYNC pin resets the digital filter and the analog modulator and places the AD4112 into a consistent known state. While the  $\overline{\text{SYNC}}$  pin is low, the AD4112 is maintained in this state. On the  $\overline{\text{SYNC}}$  rising edge, the modulator and filter are taken out of this reset state, and on the next master clock edge, the device starts to gather input samples again.

The device is taken out of reset on the master clock falling edge following the SYNC low-to-high transition. Therefore, when multiple devices are being synchronized, take the  $\overline{\text{SYNC}}$  pin high on the master clock rising edge to ensure that all devices begin sampling on the master clock falling edge. If the SYNC pin is not taken high in sufficient time, it is possible to have a difference of one master clock cycle between the devices, that is, the instant at which conversions are available differs from device to device by a maximum of one master clock cycle.

The SYNC input can also be used as a start conversion command for a single channel when in normal synchronization mode. In this mode, the rising edge of the SYNC input starts a conversion, and the falling edge of the RDY output indicates when the conversion is complete. The settling time of the filter is required for each data register update. After the conversion is complete, bring the SYNC input low in preparation for the next conversion start signal.

## **Alternate Synchronization**

In alternate synchronization mode, the  $\overline{\text{SYNC}}$  input operates as a start conversion command when several channels of the AD4112 are enabled. Setting the ALT\_SYNC bit in the interface mode register to 1 enables an alternate synchronization scheme. When the SYNC input is taken low, the ADC completes the conversion on the enabled channel, selects the next channel in the sequence, and then waits until the SYNC input is taken high to start the conversion. The RDY output goes low when the conversion is complete on the current channel, and the data register is updated with the corresponding conversion. Therefore, the  $\overline{\text{SYNC}}$  input does not interfere with the sampling on the currently selected channel but allows the user to control the instant at which the conversion begins on the next channel in the sequence.

Alternate synchronization mode can be used only when several channels are enabled. It is not recommended to use this mode when a single channel is enabled.

# <span id="page-41-0"></span>**ERROR FLAGS**

The status register contains three error bits (ADC\_ERROR, CRC\_ERROR, and REG\_ERROR) that flag errors with the ADC conversion, errors with the CRC check, and errors caused by changes in the registers, respectively. In addition, the ERROR output can indicate that an error has occurred.

## **ADC\_ERROR**

The ADC\_ERROR bit in the status register flags any errors that occur during the conversion process. The flag is set when an overrange or underrange result is output from the ADC. The ADC also outputs all 0s or all 1s when an undervoltage or overvoltage occurs. This flag is reset only when the overvoltage or undervoltage is removed. This flag is not reset by a read of the data register.

### **CRC\_ERROR**

If the CRC value that accompanies a write operation does not correspond with the information sent, the CRC\_ERROR flag is set. The flag is reset as soon as the status register is explicitly read.

## **REG\_ERROR**

The REG\_ERROR flag is used in conjunction with the REG\_CHECK bit in the interface mode register. When the REG\_CHECK bit is set, the AD4112 monitors the values in the on-chip registers. If a bit changes, the REG\_ERROR bit is set to 1. Therefore, for writes to the on-chip registers, set the REG\_CHECK bit to 0. When the registers have been updated, the REG\_CHECK bit can be set to 1. The AD4112 calculates a checksum of the on-chip registers. If one of the register values has changed, the REG\_ERROR bit is set to 1. If an error is flagged, the REG\_CHECK bit must be set to 0 to clear the REG\_ERROR bit in the status register. The register check function does not monitor the data register, status register, or interface mode register.

# **ERROR Input/Output**

The ERROR pin functions as an error input/output pin or as a general-purpose output pin. The ERR\_EN bits in the GPIOCON register determine the function of the pin.

When ERR\_EN is set to 10, the ERROR pin functions as an open-drain error output. The three error bits in the status register (ADC\_ERROR, CRC\_ERROR, and REG\_ERROR) are OR'ed, inverted, and mapped to the ERROR output. Therefore, the ERROR output indicates that an error has occurred. The status register must be read to identify the error source.

When ERR\_EN is set to 01, the ERROR pin functions as an error input. The error output of another component can be connected to the AD4112 ERROR input so that the AD4112 indicates when an error occurs on either itself or the external

component. The value on the ERROR input is inverted and OR'ed with the errors from the ADC conversion, and the result is indicated via the ADC\_ERROR bit in the status register. The value of the ERROR input is reflected in the ERR\_DAT bit in the GPIO configuration register.

The ERROR input/output is disabled when ERR\_EN is set to 00. When the ERR\_EN bits are set to 11, the ERROR pin operates as a general-purpose output where the ERR\_DAT bit is used to determine the logic level of the pin.

# <span id="page-41-1"></span>**DATA\_STAT**

The contents of the status register can be appended to each conversion on the AD4112 using the DATA\_STAT bit in the IFMODE register. This function is useful if several channels are enabled. Each time a conversion is output, the contents of the status register are appended. The four LSBs of the status register indicate to which channel the conversion corresponds. In addition, the user can determine if any errors are being flagged by the error bits.

# <span id="page-41-2"></span>**IOSTRENGTH**

The serial interface can operate with a power supply as low as 2 V. However, at this low voltage, the  $DOUT/RDY$  pin may not have sufficient drive strength if there is moderate parasitic capacitance on the board or if the SCLK frequency is high. The IOSTRENGTH bit in the interface mode register increases the drive strength of the DOUT/RDY pin.

# <span id="page-41-3"></span>**INTERNAL TEMPERATURE SENSOR**

The AD4112 has an integrated temperature sensor. The temperature sensor can be used as a guide for the ambient temperature at which the device is operating. The ambient temperature can be used for diagnostic purposes or as an indicator of when the application circuit must rerun a calibration routine to take into account a shift in operating temperature. The temperature sensor is selected using the multiplexer and is selected in the same way as an input channel.

The temperature sensor requires that the input buffers be enabled on both inputs and the internal reference be enabled.

To use the temperature sensor, the first step is to calibrate the device in a known temperature (25°C) and take a conversion as a reference point. The temperature sensor has a nominal sensitivity of 477 μV/K. The difference in this ideal slope and the slope measured can calibrate the temperature sensor. The temperature sensor is specified with a  $\pm 2^{\circ}$ C typical accuracy after calibration at 25°C. Calculate the temperature as follows:

Temperature (°C) = (Conversion Result ÷ 477  $\mu$ V) – 273.15

# <span id="page-42-1"></span><span id="page-42-0"></span>APPLICATIONS INFORMATION **IEC61000-4-x AND CISPR 11 ROBUSTNESS**

PLC and DCS modules often operate in harsh industrial environments and must survive electromagnetic interference (EMI) conditions. To aid the design of electromagnetic compatibility (EMC) capable solutions, the [AN-1572](https://www.analog.com/media/en/technical-documentation/application-notes/AN-1572.pdf?doc=AD4112.pdf) Application Note is available. [AN-1572](https://www.analog.com/media/en/technical-documentation/application-notes/AN-1572.pdf?doc=AD4112.pdf) details all the necessary information on the test procedures used, as well as the layout and board design schematics necessary to design an EMC proven input module for the AD4111. The board ensures that the circuit performance is not permanently affected by radiated radio frequency (RF) or conducted RF disturbances and has sufficient immunity against electrostatic discharge (ESD), electrical fast transients (EFT), and surge as per the IEC61000- 4-x standards. The AD4111 was also evaluated for CISPR 11, where the radiated emissions for the board are less than the Class A limits.

# <span id="page-42-2"></span>**GROUNDING AND LAYOUT**

The inputs and reference inputs are differential and, therefore, most of the voltages in the analog modulator are common-mode voltages. The high common-mode rejection of the device removes common-mode noise on these inputs. The analog and digital supplies to the AD4112 are independent and separately pinned out to minimize coupling between the analog and digital sections of the device. The digital filter provides rejection of broadband noise on the power supplies, except at integer multiples of the master clock frequency.

The digital filter also removes noise from the analog inputs and reference inputs, provided that these noise sources do not saturate the analog modulator. As a result, the AD4112 is more immune to noise interference than a conventional high resolution converter. However, because the resolution of the AD4112 is high and the noise levels from the converter are so low, take care with regard to grounding and layout.

The PCB that houses the ADC must be designed so that the analog and digital sections are separated and confined to certain areas of the board. A minimum etch technique is

generally best for ground planes because it results in the best shielding.

In any layout, the user must keep in mind the flow of currents in the system, ensuring that the paths for all return currents are as close as possible to the paths the currents took to reach their destinations.

Avoid running digital lines under the device because this couples noise onto the die and allows the analog ground plane to run under the AD4112 to prevent noise coupling. The power supply lines to the AD4112 must use as wide a trace as possible to provide low impedance paths and reduce glitches on the power supply line. Shield fast switching signals like clocks with digital ground to prevent radiating noise to other sections of the board and never run clock signals near the inputs. Avoid crossover of digital and analog signals. Run traces on opposite sides of the board at right angles to each other. This layout reduces the effects of feedthrough on the board. A microstrip technique is by far the best but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground planes, whereas signals are placed on the solder side.

Proper decoupling is important when using high resolution ADCs. The AD4112 has two power supply pins: AVDD and IOVDD. The AVDD pin is referenced to AVSS, and the IOVDD pin is referenced to DGND. Decouple AVDD with a 10 µF tantalum capacitor in parallel with a 0.1 µF capacitor to AVSS on each pin. Place the 0.1 µF capacitor as near as possible to the device on each supply, ideally right up against the device. Decouple IOVDD with a 10  $\mu$ F tantalum capacitor, in parallel with a 0.1  $\mu$ F capacitor to DGND. Decouple all inputs to AVSS. If an external reference is used, decouple the REF+ and REF− pins to AVSS.

The AD4112 also has two on-board LDO regulators: one that regulates the AVDD supply, and one that regulates the IOVDD supply. For the REGCAPA pin, it is recommended that  $1 \mu$ F and 0.1 µF capacitors to AVSS be used. Similarly, for the REGCAPD pin, it is recommended that 1  $\mu$ F and 0.1  $\mu$ F capacitors to DGND be used.

#### <span id="page-43-0"></span>**Table 23. Register Summary**



# Data Sheet **[AD4112](https://www.analog.com/AD4112?doc=AD4112.pdf)**



# <span id="page-45-0"></span>REGISTER DETAILS

# <span id="page-45-1"></span>**COMMUNICATIONS REGISTER**

# **Address: 0x00, Reset: 0x00, Name: COMMS**

All access to the on-chip registers must start with a write to the communications register. This write determines which register is accessed next and whether that operation is a write or a read.



#### **Table 24. Bit Descriptions for COMMS**



# <span id="page-46-0"></span>**STATUS REGISTER**

#### **Address: 0x00, Reset: 0x80, Name: Status**

The status register is an 8-bit register that contains ADC and serial interface status information. The register can optionally be appended to the data register by setting the DATA\_STAT bit in the interface mode register.



# **Table 25. Bit Descriptions for STATUS**



### <span id="page-47-0"></span>**ADC MODE REGISTER**

### **Address: 0x01, Reset: 0x2000, Name: ADCMODE**

The ADC mode register controls the operating mode of the ADC and the master clock selection. A write to the ADC mode register resets the filter and the RDY bits and starts a new conversion or calibration.

| <b>Bits</b> | <b>Bit Name</b> | <b>Settings</b> | <b>Description</b>                                                    | Reset | Access    |
|-------------|-----------------|-----------------|-----------------------------------------------------------------------|-------|-----------|
| 15          | REF EN          |                 | Enables internal reference and outputs a buffered 2.5 V to the REFOUT | 0x0   | <b>RW</b> |
|             |                 |                 | pin.                                                                  |       |           |
|             |                 |                 | Disabled.                                                             |       |           |
|             |                 |                 | Enabled.                                                              |       |           |
| 14          | Reserved        |                 | This bit is reserved. Set this bit to 0.                              | 0x0   | <b>RW</b> |

<span id="page-47-1"></span>**Table 26. Bit Descriptions for ADCMODE** 





#### <span id="page-48-0"></span>**INTERFACE MODE REGISTER**

#### **Address: 0x02, Reset: 0x0000, Name: IFMODE**

The interface mode register configures various serial interface options.

![](_page_48_Picture_243.jpeg)

### <span id="page-48-1"></span>**Table 27. Bit Descriptions for IFMODE**

![](_page_49_Picture_252.jpeg)

## <span id="page-49-0"></span>**REGISTER CHECK**

#### **Address: 0x03, Reset: 0x000000, Name: REGCHECK**

The register check register is a 24-bit checksum calculated by exclusively OR'ing the contents of the user registers. The REG\_CHECK bit in the interface mode register must be set for this checksum to operate; otherwise, the register reads 0.

![](_page_49_Picture_253.jpeg)

![](_page_49_Picture_254.jpeg)

#### <span id="page-49-1"></span>**DATA REGISTER**

#### **Address: 0x04, Reset: 0x000000, Name: Data**

The data register contains the ADC conversion result. The encoding is offset binary, or it can be changed to unipolar by the BI\_UNIPOLARx bits in the setup configuration registers. Reading the data register brings the RDY bit and the RDY output high if it is low. The ADC result can be read multiple times. However, because the  $\overline{\text{RDY}}$  output is brought high, it is not possible to determine if another ADC result is imminent. After the command to read the ADC register is received, the ADC does not write a new result into the data register.

#### **Table 29. Bit Descriptions for Data**

![](_page_49_Picture_255.jpeg)

# <span id="page-50-0"></span>**GPIO CONFIGURATION REGISTER**

### **Address: 0x06, Reset: 0x0800, Name: GPIOCON**

The GPIO configuration register controls the general-purpose I/O pins of the ADC.

| <b>Bits</b>    | <b>Bit Name</b> | <b>Settings</b> | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>Reset</b> | <b>Access</b> |
|----------------|-----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------|
| [15:14]        | Reserved        |                 | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x0          | R             |
| 13             | OP_EN0_1        |                 | GPO0/GPO1 output enable. This bit enables the GPO0 and GPO1 pins. The outputs<br>are referenced between AVDD and AVSS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x0          | R/W           |
|                |                 | 0               | Disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |               |
|                |                 | $\mathbf{1}$    | Enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |               |
| 12             | Reserved        |                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x0          | R             |
| 11             | SYNC_EN         |                 | SYNC input enable. This bit enables the SYNC pin as a sync input. When set low, the<br>SYNC pin holds the ADC and filter in reset until SYNC goes high. An alternative<br>operation of the SYNC pin is available when the ALT_SYNC bit in the interface mode<br>register is set. This mode works only when multiple channels are enabled. In such cases, a<br>low on the SYNC pin does not immediately reset the filter/modulator. Instead, if the<br>$\overline{\text{SYNC}}$ pin is low when the channel is due to be switched, the modulator and filter<br>are prevented from starting a new conversion. Bringing SYNC high begins the next<br>conversion. This alternative sync mode allows SYNC to be used while cycling<br>through channels. | 0x1          | R/W           |
|                |                 | 0               | Disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |               |
|                |                 | 1               | Enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |               |
| [10:9]         | ERR EN          |                 | Error pin mode. These bits enable the ERROR pin as an error input/output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x0          | R/W           |
|                |                 | 00              | Disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |               |
|                |                 | 01              | Enable error input (active low). ERROR is an error input. The (inverted) readback                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |               |
|                |                 |                 | state is OR'ed with other error sources and is available in the ADC_ERROR bit in the<br>status register. The ERROR pin state can also be read from the ERR_DAT bit in this<br>register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |               |
|                |                 | 10              | Enable open-drain error output (active low). ERROR is an open-drain error output.<br>The status register error bits are OR'ed, inverted, and mapped to the ERROR pin.<br>ERROR pins of multiple devices can be wired together to a common pull-up resistor<br>so that an error on any device can be observed.                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |               |
|                |                 | 11              | General-purpose output (active low). ERROR is a general-purpose output. The status<br>of the pin is controlled by the ERR_DAT bit in this register. This output is referenced<br>between IOVDD and DGND, as opposed to the AVDD1 and AVSS levels used by the<br>GPIOx pins. The output has an active pull-up resistor in this case.                                                                                                                                                                                                                                                                                                                                                                                                                |              |               |
| 8              | ERR DAT         |                 | Error pin data. This bit determines the logic level at the ERROR pin if the pin is<br>enabled as a general-purpose output. This bit reflects the readback status of the pin<br>if the pin is enabled as an input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x0          | R/W           |
|                |                 | 0               | Logic 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |               |
|                |                 | $\mathbf{1}$    | Logic 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |               |
| $\overline{7}$ | <b>GP DATA1</b> |                 | GPO1 data. This bit is the write data for GPO1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x0          | R/W           |
|                |                 | 0               | $GPO1 = 0.$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              |               |
|                |                 | $\mathbf{1}$    | $GPO1 = 1.$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              | R/W           |
| 6              | GP_DATA0        | 0               | GPO0 data. This bit is the write data for GPO0.<br>$GPOO = 0.$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x0          |               |
|                |                 |                 | $GPOO = 1.$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              |               |
|                |                 | 1               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |               |
| [5:0]          | Reserved        |                 | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x0          | R             |

**Table 30. Bit Descriptions for GPIOCON**

## <span id="page-51-0"></span>**ID REGISTER**

#### **Address: 0x07, Reset: 0x30DX, Name: ID**

The ID register returns a 16-bit ID. For the AD4112, this value is 0x30DX.

#### **Table 31. Bit Descriptions for ID**

![](_page_51_Picture_242.jpeg)

# <span id="page-51-1"></span>**CHANNEL REGISTER 0**

#### **Address: 0x10, Reset: 0x8001, Name: CH0**

The channel registers are 16-bit registers that select the currently active channels, the selected inputs for each channel, and the setup to be used to configure the ADC for that channel.

![](_page_51_Picture_243.jpeg)

![](_page_51_Picture_244.jpeg)

![](_page_52_Picture_1.jpeg)

![](_page_52_Picture_171.jpeg)

# <span id="page-52-0"></span>**CHANNEL REGISTER 1 TO CHANNEL REGISTER 15**

## **Address: 0x11 to Address 0x1F, Reset: 0x0001, Name: CH1 to CH7**

The remaining 15 channel registers share the same layout as Channel Register 0.

![](_page_52_Picture_172.jpeg)

# **Table 33. CH1 to CH15 Register Map**

## <span id="page-53-0"></span>**SETUP CONFIGURATION REGISTER 0**

#### **Address: 0x20, Reset: 0x1000 Name: SETUPCON0**

The setup configuration registers are 16-bit registers that configure the reference selection, input buffers, and output coding of the ADC.

![](_page_53_Picture_337.jpeg)

### **Table 34. Bit Descriptions for SETUPCON0**

# <span id="page-53-1"></span>**SETUP CONFIGURATION REGISTER 1 TO SETUP CONFIGURATION REGISTER 7**

#### **Address: 0x21 to Address 0x27, Reset: 0x1000, Name: SETUPCON1 to SETUPCON7**

The remaining seven setup configuration registers share the same layout as Setup Configuration Register 0.

#### **Table 35. SETUPCON1 to SETUPCON7 Register Map**

![](_page_53_Picture_338.jpeg)

# <span id="page-54-0"></span>**FILTER CONFIGURATION REGISTER 0**

#### **Address: 0x28, Reset: 0x0500, Name: FILTCON0**

The filter configuration registers are 16-bit registers that configure the ADC data rate and filter options. Writing to any of these registers resets any active ADC conversion and restarts converting at the first channel in the sequence.

![](_page_54_Picture_236.jpeg)

# <span id="page-55-0"></span>**FILTER CONFIGURATION REGISTER 1 TO FILTER CONFIGURATION REGISTER 7**

#### **Address: 0x29 to Address 0x2F, Reset: 0x0500, Name: FILTCON1 to FILTCON7**

The remaining seven filter configuration registers share the same layout as Filter Configuration Register 0.

![](_page_55_Picture_232.jpeg)

#### **Table 37. FILTCON1 to FILTCON7 Register Map**

### <span id="page-55-1"></span>**OFFSET REGISTER 0**

#### **Address: 0x30, Reset: 0x800000, Name: OFFSET0**

The offset (zero-scale) registers are 24-bit registers that can be used to compensate for any offset error in the ADC or in the system.

#### **Table 38. Bit Descriptions for OFFSET0**

![](_page_55_Picture_233.jpeg)

### <span id="page-55-2"></span>**OFFSET REGISTER 1 TO OFFSET REGISTER 7**

#### **Address: 0x31 to Address 0x37, Reset: 0x800000, Name: OFFSET1 to OFFSET7**

The remaining seven offset registers share the same layout as Offset Register 0.

#### **Table 39. OFFSET1 to OFFSET7 Register Map**

![](_page_55_Picture_234.jpeg)

### <span id="page-56-0"></span>**GAIN REGISTER 0**

#### **Address: 0x38, Reset: 0x5XXXX0, Name: GAIN0**

The gain (full-scale) registers are 24-bit registers that can be used to compensate for any gain error in the ADC or in the system.

#### **Table 40. Bit Descriptions for GAIN0**

![](_page_56_Picture_133.jpeg)

<sup>1</sup> X means don't care.

#### <span id="page-56-1"></span>**GAIN REGISTER 1 TO GAIN REGISTER 7**

### **Address: 0x39 to 0x3F, Reset: 0x5XXXX0, Name: GAIN1 to GAIN7**

The remaining seven gain registers share the same layout as Gain Register 0.

#### **Table 41. GAIN1 to GAIN7 Register Map**

![](_page_56_Picture_134.jpeg)

<sup>1</sup> X means don't care.

# <span id="page-57-0"></span>OUTLINE DIMENSIONS

![](_page_57_Figure_3.jpeg)

#### <span id="page-57-1"></span>**ORDERING GUIDE**

![](_page_57_Picture_250.jpeg)

 $1 Z =$  RoHS Compliant Part.

**©2018–2021 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D16465-3/21(B)** 

![](_page_57_Picture_8.jpeg)

www.analog.com

Rev. B | Page 58 of 58