

# 2.5V LVDS 1:10 CLOCK BUFFER TERABUFFER™ II

IDT5T9310

## PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES JANUARY 27, 2015

### FEATURES:

- Guaranteed Low Skew < 25ps (max)
- Very low duty cycle distortion < 125ps (max)</li>
- High speed propagation delay < 1.75ns (max)
- Up to 1GHz operation
- · Selectable inputs
- · Hot insertable and over-voltage tolerant inputs
- 3.3V / 2.5V LVTTL, HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS input interface
- · Selectable differential inputs to ten LVDS outputs
- · Power-down mode
- 2.5V VDD
- · Available in VFQFPN package

## **DESCRIPTION:**

The IDT5T9310 2.5V differential clock buffer is a user-selectable differential input to ten LVDS outputs. The fanout from a differential input to ten LVDS outputs reduces loading on the preceding driver and provides an efficient clock distribution network. The IDT5T9310 can act as a translator from a differential HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS input to LVDS outputs. A single-ended 3.3V / 2.5V LVTTL input can also be used to translate to LVDS outputs. The redundant input capability allows for an asynchronous change-over from a primary clock source to a secondary clock source. Selectable reference inputs are controlled by SEL.

The IDT5T9310 outputs can be asynchronously enabled/disabled. When disabled, the outputs will drive to the value selected by the GL pin. Multiple power and grounds reduce noise.

## **APPLICATIONS:**

· Clock distribution

# FUNCTIONAL BLOCK DIAGRAM



The IDT logo is a registered trademark of Integrated Device Technology, Inc.

INDUSTRIAL TEMPERATURE RANGE

JANUARY 2014

## PIN CONFIGURATION



VFQFPN TOP VIEW

## ABSOLUTE MAXIMUM RATINGS(1)

| Symbol | Description                   | Max              | Unit |
|--------|-------------------------------|------------------|------|
| VDD    | Power Supply Voltage          | -0.5 to +3.6     | ٧    |
| Vı     | Input Voltage                 | -0.5 to +3.6     | V    |
| Vo     | Output Voltage <sup>(2)</sup> | -0.5 to VDD +0.5 | V    |
| Tstg   | Storage Temperature           | -65 to +150      | °C   |
| TJ     | Junction Temperature          | 150              | °C   |

#### NOTES:

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. Not to exceed 3.6V.

# $CAPACITANCE^{(1)}$ (TA = +25°C, F = 1.0MHz)

| Symbol | Parameter         | Min | Тур. | Max. | Unit |
|--------|-------------------|-----|------|------|------|
| CIN    | Input Capacitance |     |      | 3    | pF   |

#### NOTE:

1. This parameter is measured at characterization but not tested

## RECOMMENDED OPERATING RANGE

| Symbol | Description                   | Min. | Тур. | Max. | Unit |
|--------|-------------------------------|------|------|------|------|
| ТА     | Ambient Operating Temperature | -40  | +25  | +85  | °C   |
| VDD    | Internal Power Supply Voltage | 2.3  | 2.5  | 2.7  | V    |

## PIN DESCRIPTION

|                |     |                             | ,                                                                                                                                                                                                                                                                                                   |
|----------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol         | I/O | Type                        | Description                                                                                                                                                                                                                                                                                         |
| A[1:2]         | Ι   | Adjustable <sup>(1,4)</sup> | Clock input. A[1:2] is the "true" side of the differential clock input.                                                                                                                                                                                                                             |
| Ā[1:2]         | I   | Adjustable <sup>(1,4)</sup> | Complementary clock inputs. $\overline{A}[1:2]$ is the complementary side of A[1:2]. For LVTTL single-ended operation, $\overline{A}[1:2]$ should be set                                                                                                                                            |
|                |     |                             | to the desired toggle voltage for A[1:2]:                                                                                                                                                                                                                                                           |
|                |     |                             | 3.3V LVTTL VREF = 1650mV                                                                                                                                                                                                                                                                            |
|                |     |                             | 2.5V LVTTL VREF = 1250mV                                                                                                                                                                                                                                                                            |
| G <sub>1</sub> | I   | LVTTL                       | Gate control for differential outputs Q1 and $\overline{\mathbb{Q}}_1$ through Q5 and $\overline{\mathbb{Q}}_5$ . When $\overline{\mathbb{G}}_1$ is LOW, the differential outputs are active. When                                                                                                  |
|                |     |                             | G <sub>1</sub> is HIGH, the differential outputs are asynchronously driven to the level designated by GL <sup>(2)</sup> .                                                                                                                                                                           |
| G <sub>2</sub> | _   | LVTTL                       | Gate control for differential outputs $Q_6$ and $\overline{Q}_6$ through $Q_{10}$ and $\overline{Q}_{10}$ . When $\overline{G}_2$ is LOW, the differential outputs are active. When $\overline{G}_2$ is HIGH, the differential outputs are asynchronously driven to the level designated by $G_2$ . |
| GL             | I   | LVTTL                       | Specifies output disable level. If HIGH, "true" outputs disable HIGH and "complementary" outputs disable LOW. If LOW, "true" outputs disable LOW and "complementary" outputs disable HIGH.                                                                                                          |
| Qn             | 0   | LVDS                        | Clock outputs                                                                                                                                                                                                                                                                                       |
| Qn             | 0   | LVDS                        | Complementary clock outputs                                                                                                                                                                                                                                                                         |
| SEL            | I   | LVTTL                       | Reference clock select. When LOW, selects A <sub>2</sub> and $\overline{A}_2$ . When HIGH, selects A <sub>1</sub> and $\overline{A}_1$ .                                                                                                                                                            |
| PD             | I   | LVTTL                       | Power-down control. Shuts off entire chip. If LOW, the device goes into low power mode. Inputs and outputs are disabled.                                                                                                                                                                            |
|                |     |                             | Both "true" and "complementary" outputs will pull to VDD. Set HIGH for normal operation. (3)                                                                                                                                                                                                        |
| VDD            |     | PWR                         | Power supply for the device core and inputs                                                                                                                                                                                                                                                         |
| GND            |     | PWR                         | Power supply return for all power                                                                                                                                                                                                                                                                   |
| NC             |     |                             | No connect; recommended to connect to GND                                                                                                                                                                                                                                                           |
|                |     | •                           |                                                                                                                                                                                                                                                                                                     |

#### NOTES:

1. Inputs are capable of translating the following interface standards:

Single-ended 3.3V and 2.5V LVTTL levels

Differential HSTL and eHSTL levels

Differential LVEPECL (2.5V) and LVPECL (3.3V) levels

Differential LVDS levels

Differential CML levels

- 2. Because the gate controls are asynchronous, runt pulses are possible. It is the user's responsibility to either time the gate control signals to minimize the possibility of runt pulses or be able to tolerate them in down stream circuitry.
- 3. It is recommended that the outputs be disabled before entering power-down mode. It is also recommended that the outputs remain disabled until the device completes power-up after asserting PD.
- 4. The user must take precautions with any differential input interface standard being used in order to prevent instability when there is no input signal.

# DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE FOR

| LVTTL       | (1)                                           |                        |       |                     |       |      |
|-------------|-----------------------------------------------|------------------------|-------|---------------------|-------|------|
| Symbol      | Parameter                                     | Test Conditions        | Min.  | Typ. <sup>(2)</sup> | Max   | Unit |
| Input Chara | cteristics                                    |                        |       |                     |       |      |
| Іін         | Input HIGH Current                            | VDD = 2.7V             | _     | _                   | ±5    | μΑ   |
| lı∟         | Input LOW Current                             | VDD = 2.7V             | _     | _                   | ±5    |      |
| Vık         | Clamp Diode Voltage                           | VDD = 2.3V, IN = -18mA | _     | - 0.7               | - 1.2 | V    |
| Vin         | DC Input Voltage                              |                        | - 0.3 | _                   | +3.6  | V    |
| ViH         | DC Input HIGH                                 |                        | 1.7   | _                   | _     | V    |
| VIL         | DC Input LOW                                  |                        | _     | _                   | 0.7   | V    |
| VTHI        | DC Input Threshold Crossing Voltage           |                        | _     | Vnn /2              |       | V    |
| VREF        | Single-Ended Reference Voltage <sup>(3)</sup> | 3.3V LVTTL             | _     | 1.65                | _     | V    |
| NOTES:      |                                               | 2.5V LVTTL             | _     | 1.25                | _     |      |

1. See RECOMMENDED OPERATING RANGE table.

2. Typical values are at VDD = 2.5V, +25°C ambient.

3. For A[1:2] single-ended operation,  $\overline{A}$ [1:2] is tied to a DC reference voltage.

# DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE FOR DIF-FERENTIAL INPUTS(1)

| Symbol      | Parameter                                   | Test Conditions         | Min.  | Typ. <sup>(2)</sup> | Max             | Unit |  |  |  |
|-------------|---------------------------------------------|-------------------------|-------|---------------------|-----------------|------|--|--|--|
| Input Chara | Input Characteristics                       |                         |       |                     |                 |      |  |  |  |
| Іін         | Input HIGH Current                          | $V_{DD} = 2.7V$         | _     | _                   | ±5              | μΑ   |  |  |  |
| lı∟         | Input LOW Current                           | $V_{DD} = 2.7V$         | -     | _                   | ±5              |      |  |  |  |
| Vık         | Clamp Diode Voltage                         | VDD = 2.3V, IIN = -18mA | -     | - 0.7               | - 1.2           | V    |  |  |  |
| Vin         | DC Input Voltage                            |                         | - 0.3 | _                   | +3.6            | V    |  |  |  |
| VDIF        | DC Differential Voltage <sup>(3)</sup>      |                         | 0.1   | _                   | -               | V    |  |  |  |
| Vсм         | DC Common Mode Input Voltage <sup>(4)</sup> |                         | 0.05  | _                   | V <sub>DD</sub> | V    |  |  |  |

#### NOTES:

- 1. See RECOMMENDED OPERATING RANGE table.
- 2. Typical values are at VDD = 2.5V, +25°C ambient.
- 3. VDIF specifies the minimum input differential voltage (VTR VCP) required for switching where VTR is the "true" input level and VCP is the "complement" input level. The DC differential voltage must be maintained to guarantee retaining the existing HIGH or LOW input. The AC differential voltage must be achieved to guarantee switching to a new state.
- 4. Vcm specifies the maximum allowable range of (VTR + VcP) /2.

# DC ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING RANGE FOR LVDS<sup>(1)</sup>

| Symbol        | Parameter                                              | Test Conditions        | Min.  | Typ. <sup>(2)</sup> | Max   | Unit |  |  |  |  |
|---------------|--------------------------------------------------------|------------------------|-------|---------------------|-------|------|--|--|--|--|
| Output Cha    | Output Characteristics                                 |                        |       |                     |       |      |  |  |  |  |
| Vот(+)        | Differential Output Voltage for the True Binary State  |                        | 247   | _                   | 454   | mV   |  |  |  |  |
| Vот(-)        | Differential Output Voltage for the False Binary State |                        | 247   | _                   | 454   | mV   |  |  |  |  |
| $\Delta V$ от | Change in Vo⊤ Between Complementary Output States      |                        | _     | _                   | 50    | mV   |  |  |  |  |
| Vos           | Output Common Mode Voltage (Offset Voltage)            |                        | 1.125 | 1.2                 | 1.375 | V    |  |  |  |  |
| $\Delta Vos$  | Change in Vos Between Complementary Output States      |                        | _     | _                   | 50    | mV   |  |  |  |  |
| los           | Outputs Short Circuit Current                          | Vout + and Vout - = 0V | _     | 12                  | 24    | mA   |  |  |  |  |
| losp          | Differential Outputs Short Circuit Current             | Vout + = Vout -        | _     | 6                   | 12    | mA   |  |  |  |  |

- 1. See RECOMMENDED OPERATING RANGE table.
- 2. Typical values are at VDD = 2.5V,  $TA = +25^{\circ}C$  ambient.

## DIFFERENTIAL INPUT AC TEST CONDITIONS FOR HSTL

| Symbol | Parameter                                               | Value          | Units |
|--------|---------------------------------------------------------|----------------|-------|
| VDIF   | Input Signal Swing <sup>(1)</sup>                       | 1              | V     |
| Vx     | Differential Input Signal Crossing Point <sup>(2)</sup> | 750            | mV    |
| Dн     | Duty Cycle                                              | 50             | %     |
| Vтні   | Input Timing Measurement Reference Level <sup>(3)</sup> | Crossing Point | V     |
| tr, tr | Input Signal Edge Rate <sup>(4)</sup>                   | 2              | V/ns  |

#### NOTES:

- 1. The 1V peak-to-peak input pulse level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VDIF (AC) specification under actual use conditions.
- 2. A 750mV crossing point level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the Vx specification under actual use conditions.
- 3. In all cases, input waveform timing is marked at the differential cross-point of the input signals.
- 4. The input signal edge rate of 2V/ns or greater is to be maintained in the 20% to 80% range of the input waveform.

## DIFFERENTIAL INPUT AC TEST CONDITIONS FOR eHSTL

| Symbol | Parameter                                               | Value          | Units |
|--------|---------------------------------------------------------|----------------|-------|
| VDIF   | Input Signal Swing <sup>(1)</sup>                       | 1              | V     |
| Vx     | Differential Input Signal Crossing Point <sup>(2)</sup> | 900            | mV    |
| Dн     | Duty Cycle                                              | 50             | %     |
| Vтні   | Input Timing Measurement Reference Level <sup>(3)</sup> | Crossing Point | V     |
| tr, tr | Input Signal Edge Rate <sup>(4)</sup>                   | 2              | V/ns  |

#### NOTES:

- 1. The 1V peak-to-peak input pulse level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VDIF (AC) specification under actual use conditions.
- 2. A 900mV crossing point level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the Vx specification under actual use conditions.
- 3. In all cases, input waveform timing is marked at the differential cross-point of the input signals.
- 4. The input signal edge rate of 2V/ns or greater is to be maintained in the 20% to 80% range of the input waveform.

# DIFFERENTIAL INPUT AC TEST CONDITIONS FOR LVEPECL (2.5V) AND LVPECL (3.3V)

|        | 1 /                                         |           |                |       |
|--------|---------------------------------------------|-----------|----------------|-------|
| Symbol | Parameter                                   | Parameter |                | Units |
| VDIF   | Input Signal Swing <sup>(1)</sup>           |           | 732            | mV    |
| Vx     | Differential Input Signal Crossing Point(2) | LVEPECL   | 1082           | mV    |
|        |                                             | LVPECL    | 1880           |       |
| Dн     | Duty Cycle                                  |           | 50             | %     |
| Vтні   | Input Timing Measurement Reference Level(3) |           | Crossing Point | V     |
| tr, tr | Input Signal Edge Rate <sup>(4)</sup>       |           | 2              | V/ns  |

- 1. The 732mV peak-to-peak input pulse level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VDIF (AC) specification under actual use conditions
- 2. 1082mV LVEPECL (2.5V) and 1880mV LVPECL (3.3V) crossing point levels are specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the Vx specification under actual use conditions.
- 3. In all cases, input waveform timing is marked at the differential cross-point of the input signals.
- 4. The input signal edge rate of 2V/ns or greater is to be maintained in the 20% to 80% range of the input waveform.

## DIFFERENTIAL INPUT AC TEST CONDITIONS FOR LVDS

| Symbol | Parameter                                               | Value          | Units |
|--------|---------------------------------------------------------|----------------|-------|
| VDIF   | Input Signal Swing <sup>(1)</sup>                       | 400            | mV    |
| Vx     | Differential Input Signal Crossing Point <sup>(2)</sup> | 1.2            | V     |
| Dн     | Duty Cycle                                              | 50             | %     |
| Vтні   | Input Timing Measurement Reference Level <sup>(3)</sup> | Crossing Point | V     |
| tr, tr | Input Signal Edge Rate <sup>(4)</sup>                   | 2              | V/ns  |

#### NOTES:

- 1. The 400mV peak-to-peak input pulse level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VDIF (AC) specification under actual use conditions.
- 2. A 1.2V crossing point level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the Vx specification under actual use conditions.
- 3. In all cases, input waveform timing is marked at the differential cross-point of the input signals.
- 4. The input signal edge rate of 2V/ns or greater is to be maintained in the 20% to 80% range of the input waveform.

# AC DIFFERENTIAL INPUT SPECIFICATIONS(1)

| Symbol | Parameter                                      | Min.  | Тур. | Max             | Unit |
|--------|------------------------------------------------|-------|------|-----------------|------|
| VDIF   | AC Differential Voltage <sup>(2)</sup>         | 0.1   |      | 3.6             | V    |
| Vıx    | Differential Input Crosspoint Voltage          | 0.05  | _    | V <sub>DD</sub> | ٧    |
| Vсм    | Common Mode Input Voltage Range <sup>(3)</sup> | 0.05  | _    | V <sub>DD</sub> | V    |
| Vin    | Input Voltage                                  | - 0.3 | ·    | +3.6            | V    |

#### NOTES:

- 1. The output will not change state until the inputs have crossed and the minimum differential voltage range defined by VDIF has been met or exceeded.
- 2. VDIF specifies the minimum input voltage (VTR VCP) required for switching where VTR is the "true" input level and VCP is the "complement" input level. The AC differential voltage must be achieved to guarantee switching to a new state.
- 3. Vcm specifies the maximum allowable range of (VTR + VcP) /2.

## POWER SUPPLY CHARACTERISTICS FOR LVDS OUTPUTS(1)

| Symbol | Parameter                                                                | Test Conditions                      | Тур. | Max | Unit |
|--------|--------------------------------------------------------------------------|--------------------------------------|------|-----|------|
| IDDQ   | Quiescent Vdd Power Supply Current Vdd = Max., All Input Clocks = LOW(2) |                                      | _    | 295 | mA   |
|        |                                                                          | Outputs enabled                      |      |     |      |
| Ітот   | Total Power Vdd Supply Current                                           | VDD = 2.7V., FREFERENCE CLOCK = 1GHz | _    | 305 | mA   |
| IPD    | Total Power Down Supply Current                                          | PD = LOW                             | _    | 5   | mA   |

- 1. These power consumption characteristics are for all the valid input interfaces and cover the worst case conditions.
- 2. The true input is held LOW and the complementary input is held HIGH.

# AC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE(1,5)

| Symbol           | Parameter                                                                           | Min. | Тур. | Max  | Unit |
|------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| Skew Parameters  | 3                                                                                   |      |      |      |      |
| tsk(o)           | Same Device Output Pin-to-Pin Skew <sup>(2)</sup>                                   | _    | _    | 25   | ps   |
| tsk(P)           | Pulse Skew <sup>(3)</sup>                                                           | _    | _    | 125  | ps   |
| tsk(PP)          | Part-to-Part Skew <sup>(4)</sup>                                                    | _    | _    | 300  | ps   |
| Propagation Dela | y                                                                                   |      |      |      |      |
| tрын             | Propagation Delay A, A Crosspoint to Qn, Qn Crosspoint                              | _    | 1.25 | 1.75 | ns   |
| tphL             |                                                                                     |      |      |      |      |
| fo               | Frequency Range <sup>(6)</sup>                                                      | _    | _    | 1    | GHz  |
| Output Gate Enak | ple/Disable Delay                                                                   |      |      |      |      |
| tpge             | Output Gate Enable Crossing Vтні to Qn/Qn Crosspoint                                | _    | _    | 3.5  | ns   |
| tpgD             | Output Gate Disable Crossing VTHI to Qn/Qn Crosspoint Driven to GL Designated Level | _    | _    | 3.5  | ns   |
| Power Down Timi  | ing                                                                                 |      | _    |      |      |
| tpwrdn           | PD Crossing VTHI to Qn = VDD, Qn = VDD                                              | _    | _    | 100  | S    |
| tpwrup           | Output Gate Disable Crossing VTHI to Qn/Qn Driven to GL Designated Level            | _    | _    | 100  | S    |

- 1. AC propagation measurements should not be taken within the first 100 cycles of startup.
- 2. Skew measured between crosspoints of all differential output pairs under identical input and output interfaces, transitions and load conditions on any one device.
- 3. Skew measured is the difference between propagation delay times tphL and tpLH of any differential output pair under identical input and output interfaces, transitions and load conditions on any one device
- 4. Skew measured is the magnitude of the difference in propagation times between any single differential output pair of two devices, given identical transitions and load conditions at identical Vop levels and temperature.
- 5. All parameters are tested with a 50% input duty cycle.
- 6. Guaranteed by design but not production tested.

# DIFFERENTIAL AC TIMING WAVEFORMS



Output Propagation and Skew Waveforms

- 1. Pulse skew is calculated using the following expression: tsk(P) = |tPHL - tPLH|
  - Note that the tPHL and tPLH shown above are not valid measurements for this calculation because they are not taken from the same pulse.
- 2. AC propagation measurements should not be taken within the first 100 cycles of startup.



Differential Gate Disable/Enable Showing Runt Pulse Generation

#### NOTE:

1. As shown, it is possible to generate runt pulses on gate disable and enable of the outputs. It is the user's responsibility to time their  $\overline{Gx}$  signals to avoid this problem.



Power Down Timing

- 1. It is recommended that outputs be disabled before entering power-down mode. It is also recommended that the outputs remain disabled until the device completes power-up after asserting PD.
- 2. The POWER DOWN TIMING diagram assumes that GL is HIGH.
- 3. It should be noted that during power-down mode, the outputs are both pulled to VDD. In the POWER DOWN TIMING diagram this is shown when Qn-\overline{Qn} goes to VDIF = 0.

# TEST CIRCUITS AND CONDITIONS



Test Circuit for Differential Input

# DIFFERENTIAL INPUT TEST CONDITIONS

| Symbol | $V_{DD} = 2.5V \pm 0.2V$         | Unit |
|--------|----------------------------------|------|
| Vтні   | Crossing of A and $\overline{A}$ | V    |



Test Circuit for DC Outputs and Power Down Tests



Test Circuit for Propagation, Skew, and Gate Enable/Disable Timing

# LVDS OUTPUT TEST CONDITION

| Symbol | $V_{DD} = 2.5V \pm 0.2V$ | Unit |
|--------|--------------------------|------|
| CL     | O <sup>(1)</sup>         | pF   |
|        | 8 <sup>(1,2)</sup>       |      |
| R∟     | 50                       | Ω    |

- 1. Specifications only apply to "Normal Operations" test condition. The TIA/EIA specification load is for reference only.
- 2. The scope inputs are assumed to have a 2pF load to ground. Tta/Eta 644 specifies 5pF between the output pair. With Ct = 8pF, this gives the test circuit appropriate 5pF equivalent load.

# RECOMMENDED LANDING PATTERN



NL 40 pin

 $\begin{tabular}{ll} NOTE: & All dimensions are in millimeters. \end{tabular}$ 

## ORDERING INFORMATION





for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: clockhelp@idt.com

# REVISION HISTORY

| Rev | Table | Page | Discription of Change                                                                  | Date      |
|-----|-------|------|----------------------------------------------------------------------------------------|-----------|
| А   |       | 1    | Added NRND - Not Recommended for New Designs markings                                  | 1/21/2014 |
| А   |       | 13   | Corrected Ordering Info to include 'G' option                                          | 1/21/2014 |
| А   |       | 1    | Product Discontinuation Notice - Last time buy expires January 27, 2015, PDN# CQ-14-02 | 1/30/14   |

# We've Got Your Timing Solution.



6024 Silver Creek Valley Road San Jose, CA 95138

Sales

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT Tech Support netcom@idt.com +480-763-2056

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.

Copyright 2013. All rights reserved.