**ON Semiconductor** 

Is Now

# Onsemí

To learn more about onsemi<sup>™</sup>, please visit our website at <u>www.onsemi.com</u>

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product factures, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and asfety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or by customer's technical experts. onsemi products and actal performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiari

# **Overvoltage Protection IC** with Integrated MOSFET

This device represents a new level of safety and integration by combining the NCP346 overvoltage protection circuit (OVP) with a 30 V P-channel power MOSFET. This IC is specifically designed to protect sensitive electronic circuitry from overvoltage transients and power supply faults. During such hazardous events, the IC quickly disconnects the input supply from the load, thus protecting the load before any damage can occur.

The OVP IC is optimized for applications that use an external AC–DC adapter or a car accessory charger to power a portable product or recharge its internal batteries. It has a nominal overvoltage threshold of 5.5 V which makes it ideal for single cell Li–Ion as well as 3/4 cell NiCD/NiMH applications.

## Features

- Overvoltage Turn-Off Time of Less Than 1.0 µs
- Accurate Voltage Threshold of 5.5 V, Nominal
- Control Input Compatible with 1.8 V Logic Levels
- -30 V Integrated P-Channel Power MOSFET
- Low  $R_{DS(on)} = 66 \text{ m}\Omega @ -4.5 \text{ V}$
- Low Profile 3.3 x 3.3 mm DFN Package Suitable for Portable Applications
- Maximum Solder Reflow temperature @ 260°C
- This is a Pb–Free Device

#### **Benefits**

- Provide Battery Protection
- Integrated Solution Offers Cost and Space Savings
- Integrated Solution Improves System Reliability

#### Applications

- Portable Computers and PDAs
- Cell Phones and Handheld Products
- Digital Cameras



# **ON Semiconductor®**

http://onsemi.com





#### **ORDERING INFORMATION**

| Device       | Package           | Shipping $^{\dagger}$ |
|--------------|-------------------|-----------------------|
| NUS3046MNT1G | DFN8<br>(Pb-Free) | 3000 Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 1. Simplified Schematic

## **PIN FUNCTION DESCRIPTIONS**

| Pin # | Symbol          | Pin Description                                                                                                                                                                                                                                                                                                                                                                        |
|-------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | IN              | This pin senses an external voltage point. If the voltage on this input rises above the overvoltage threshold ( $V_{TH}$ ), the OUT pin will be driven to within 1.0 V of $V_{CC}$ , thus disconnecting the P-channel power MOSFET. The nominal threshold level is 5.5 V and this threshold level can be increased with the addition of an external resistor between IN and $V_{CC}$ . |
| 2, 10 | GND             | Circuit Ground                                                                                                                                                                                                                                                                                                                                                                         |
| 3     | CNTRL           | This logic signal is used to control the state of OUT and turn-on/off the P-channel power MOSFET. A logic High results in the OUT signal being driven to within 1.0 V of V <sub>CC</sub> which disconnects the FET. If this pin is not used, the input should be connected to ground.                                                                                                  |
| 4, 9  | DRAIN           | Drain pin of the P-channel power MOSFET                                                                                                                                                                                                                                                                                                                                                |
| 5     | SRC             | Source pin of the P-channel power MOSFET                                                                                                                                                                                                                                                                                                                                               |
| 6     | GATE            | Gate pin of the P-channel power MOSFET                                                                                                                                                                                                                                                                                                                                                 |
| 7     | OUT             | This signal drives the gate of a P-channel MOSFET. It is controlled by the voltage level on IN or the logic state of the CNTRL input. When an overvoltage event is detected, the OUT pin is driven to within 1.0 V of V <sub>CC</sub> in less than 1.0 $\mu$ sec provided that gate and stray capacitance is less than 12 nF.                                                          |
| 8     | V <sub>CC</sub> | Positive Voltage supply. P-channel power MOSFET is guaranteed to be in ON state as long as $V_{CC}$ remains above 2.5 V and below the overvoltage threshold.                                                                                                                                                                                                                           |

# OVERVOLTAGE PROTECTION CIRCUIT TRUTH TABLE

| IN                | CNTRL | OUT             |
|-------------------|-------|-----------------|
| <v<sub>th</v<sub> | L     | GND             |
| <v<sub>th</v<sub> | Н     | V <sub>CC</sub> |
| >V <sub>th</sub>  | L     | V <sub>CC</sub> |
| >V <sub>th</sub>  | Н     | V <sub>CC</sub> |

# **MAXIMUM RATINGS** (T<sub>A</sub> = $25^{\circ}$ C unless otherwise stated)

| Rating                                                                 | Pin                  | Symbol                                   | Min          | Max            | Unit |
|------------------------------------------------------------------------|----------------------|------------------------------------------|--------------|----------------|------|
| OUT Voltage to GND                                                     | 7                    | Vo                                       | -0.3         | 30             | V    |
| Input and CNTRL Pin Voltage to GND                                     | 1<br>3               | V <sub>input</sub><br>V <sub>CNTRL</sub> | -0.3<br>-0.3 | 30<br>13       | V    |
| V <sub>CC</sub> Maximum Range                                          | 8                    | V <sub>CC(max)</sub>                     | -0.3         | 30             | V    |
| Maximum Power Dissipation (Note 1)                                     | -                    | PD                                       | -            | 1.0            | W    |
| Thermal Resistance Junction-to-Air (Note 1)<br>OVP IC<br>P-Channel FET | -                    | R <sub>θJA</sub>                         | -            | 108.6<br>104.3 | °C/W |
| Junction Temperature                                                   | -                    | TJ                                       | _            | 150            | °C   |
| Operating Ambient Temperature                                          | -                    | T <sub>A</sub>                           | -40          | 85             | °C   |
| V <sub>CNTRL</sub> Operating Voltage                                   | 3                    | -                                        | 0            | 5.0            | V    |
| Storage Temperature Range                                              | -                    | T <sub>stg</sub>                         | -65          | 150            | °C   |
| ESD Performance (HBM) (Note 2)                                         | 1, 2, 3,<br>7, 8, 10 | -                                        | 2.5          | -              | kV   |
| Drain-to-Source Voltage                                                |                      | V <sub>DSS</sub>                         |              | -30            | V    |
| Gate-to-Source Voltage                                                 |                      | V <sub>GS</sub>                          | -20          | 20             | V    |
| Continuous Drain Current, Steady State, $T_A = 25^{\circ}C$ (Note 1)   |                      | ۱ <sub>D</sub>                           |              | -1.2           | A    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Surface-mounted on FR4 board using 1 inch sq pad size (Cu area = 1.127 in sq [1 oz] including traces). 2. Human body model (HBM): MIL STD 883C Method 3015-7, (R = 1500  $\Omega$ , C = 100 pF, F = 3 pulses delay 1 s).

| Characteristic                                                                                                                                                                                                                                                                                                           | Symbol               | Pin  | Min                                                                          | Тур  | Max | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|------------------------------------------------------------------------------|------|-----|------|
| V <sub>CC</sub> Operating Voltage Range                                                                                                                                                                                                                                                                                  | V <sub>CC(opt)</sub> | 8    | 2.5 <sup>(+3)</sup>                                                          | -    | 25  | V    |
| Supply Current (I <sub>CC</sub> + I <sub>Input</sub> ; V <sub>CC</sub> = 5.0 V Steady State)                                                                                                                                                                                                                             | I <sub>supply</sub>  | 1, 8 | -                                                                            | 0.75 | 1.2 | mA   |
| Input Threshold ( $V_{Input}$ connected to $V_{CC}$ ; $V_{Input}$ increasing)                                                                                                                                                                                                                                            | V <sub>Th</sub>      | 1    | 5.3                                                                          | 5.5  | 5.7 | V    |
| Input Hysteresis ( $V_{Input}$ connected to $V_{CC}$ ; $V_{Input}$ decreasing)                                                                                                                                                                                                                                           | V <sub>Hyst</sub>    | 1    | 20                                                                           | 50   | 200 | mV   |
| Input Impedance (Input = V <sub>Th</sub> )                                                                                                                                                                                                                                                                               | R <sub>in</sub>      | 1    | 30                                                                           | 60   | 100 | kΩ   |
| CNTRL Voltage High (V <sub>CC</sub> = V <sub>in</sub> = 4.0 V)                                                                                                                                                                                                                                                           | V <sub>ih</sub>      | 3    | 1.5                                                                          | -    | _   | V    |
| CNTRL Voltage Low (V <sub>CC</sub> = V <sub>in</sub> = 4.0 V)                                                                                                                                                                                                                                                            | V <sub>il</sub>      | 3    | -                                                                            | -    | 0.5 | V    |
| CNTRL Current High ( $V_{ihCNTRL}$ = 5.0 V, $V_{CC}$ = $V_{in}$ = 5.0 V)                                                                                                                                                                                                                                                 | l <sub>ih</sub>      | 3    | -                                                                            | 95   | 200 | μA   |
| CNTRL Current Low ( $V_{i CNTRL}$ = 0.5 V, $V_{CC}$ = $V_{in}$ = 5.0 V)                                                                                                                                                                                                                                                  | l <sub>il</sub>      | 3    | -                                                                            | 10   | 20  | μA   |
| Output Sink Current (V <sub>CC</sub> = V <sub>in</sub> = 5.0 V; V <sub>OUT</sub> = 1.0 V)                                                                                                                                                                                                                                | I <sub>Sink</sub>    | 7    | 4                                                                            | 10   | 16  | μA   |
| Output Voltage High ( $V_{CC} = V_{in} = 5.0 \text{ V}$ ; CNTRL = 0 V, $I_{Source} = 10 \text{ mA}$ )<br>Output Voltage High ( $V_{CC} = V_{in} = 5.0 \text{ V}$ ; CNTRL = 0 V, $I_{Source} = 0.25 \text{ mA}$ )<br>Output Voltage High ( $V_{CC} = V_{in} = 5.0 \text{ V}$ ; CNTRL = 0 V, $I_{Source} = 0 \text{ mA}$ ) | V <sub>oh</sub>      | 7    | $\begin{array}{c} V_{CC} - 1.0 \\ V_{CC} - 0.25 \\ V_{CC} - 0.1 \end{array}$ | -    | -   | V    |
| Output Voltage Low<br>(V <sub>CC</sub> = V <sub>in</sub> = 5.0 V; I <sub>Sink</sub> = 0 mA; CNTRL = 0 V)                                                                                                                                                                                                                 | V <sub>ol</sub>      | 7    | -                                                                            | -    | 0.1 | V    |
| Turn ON Delay – Input (Note 3) $(V_{Input} \text{ connected to } V_{CC}; V_{Input} \text{ step down signal from 6.0 to 5.0 V;} measured to 50% point of OUT)$                                                                                                                                                            | T <sub>ON IN</sub>   | 7    | _                                                                            | 1.8  | -   | ms   |
| Turn OFF Delay – Input ( $V_{Input}$ connected to $V_{CC}$ ; CNTRL = 0 V; $V_{Input}$ stepup signal from 5.0 to 6.0 V; $C_L$ = 12 nF; Output > $V_{CC}$ – 1.0 V)                                                                                                                                                         | T <sub>OFF IN</sub>  | 7    | -                                                                            | 0.5  | 1.0 | μs   |
| Turn ON Delay – CNTRL ( $V_{CC} = V_{in} = 5.0 \text{ V}$ ; CNTRL step down signal from 2.0 to 0.5 V; measured to 50% point of OUT) (Note 3)                                                                                                                                                                             | T <sub>ON CT</sub>   | 7    | -                                                                            | 10   | -   | μs   |
| Turn OFF Delay – CNTRL ( $V_{CC} = V_{in} = 5.0 \text{ V}$ ;CNTRL step up signal from 0.5 to 2.0 V; $C_L = 12 \text{ nF}$ ; Output > $V_{CC} - 1.0 \text{ V}$ )                                                                                                                                                          | T <sub>OFF CT</sub>  | 7    | -                                                                            | 0.6  | 1.0 | μs   |

# OVERVOLTAGE PROTECTION IC ELECTRICAL CHARACTERISTICS (T<sub>A</sub>= 25°C, V<sub>CC</sub> = 6.0 V, unless otherwise specified)

3. Guaranteed by design.

# $\label{eq:p-channel} \textbf{P-CHANNEL MOSFET ELECTRICAL CHARACTERISTICS} (T_{A^{=}} 25^{\circ} \text{C unless otherwise specified})$

| Parameter                                                                                                                            | Symbol               | Min  | Тур      | Max        | Units |
|--------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|----------|------------|-------|
| Drain to Source On Resistance<br>$V_{GS} = -4.5 \text{ V}, I_D = -600 \text{ mA}$<br>$V_{GS} = -4.5 \text{ V}, I_D = -1.0 \text{ A}$ | R <sub>DS(on)</sub>  |      | 66<br>66 | 110<br>110 | mΩ    |
| Zero Gate Voltage Drain Current $V_{GS}$ = 0 V, $V_{DS}$ = -24 V                                                                     | I <sub>DSS</sub>     |      |          | -1.0       | μΑ    |
| Turn On Delay (Note 4) $V_{GS}$ = –4.5 V, $I_{D}$ = –1.0 A, $R_{G}$ = 6.0 $\Omega,$ $V_{DS}$ = –15 V                                 | t <sub>d(on)</sub>   |      | 11       |            | ns    |
| Turn Off Delay (Note 4)<br>V <sub>GS</sub> = -4.5 V, I <sub>D</sub> = -1.0 A, R <sub>G</sub> = 6.0 Ω, V <sub>DS</sub> = -15 V        | t <sub>d(off)</sub>  |      | 28       |            | ns    |
| Input Capacitance (Note 3)<br>V <sub>GS</sub> = 0 V, f = 1.0 MHz, V <sub>DS</sub> = -15 V                                            | C <sub>in</sub>      |      | 750      |            | pF    |
| Gate to Source Leakage Current<br>V <sub>GS</sub> = ±20 V, V <sub>DS</sub> = 0 V                                                     | I <sub>GSS</sub>     |      | ±10      |            | nA    |
| Drain to Source Breakdown Voltage $V_{GS}$ = 0 V, I <sub>D</sub> = -250 $\mu$ A                                                      | V <sub>(BR)DSS</sub> | 30   |          |            | V     |
| Gate Threshold Voltage $V_{GS}$ = $V_{DS}$ , I <sub>D</sub> = -250 $\mu$ A                                                           | V <sub>(GS)th</sub>  | -3.0 |          | -1.0       | V     |

4. Switching characteristics are independent of operating junction temperature.

#### **Normal Operation**

Figure 1 illustrates a typical configuration. The external adapter provides power to the protection system so the circuitry is only active when the adapter is connected. The OVP monitors the voltage from the charger and if the voltage exceeds the overvoltage threshold,  $V_{th}$ , the OUT signal drives the gate of the MOSFET to within 1.0 V of  $V_{CC}$ , thus turning off the FET and disconnecting the source from the load. The nominal time it takes to drive the gate to this state is 400 nsec (1.0 µsec maximum for gate capacitance of < 12 nF). The CNTRL input can be used to interrupt charging and allow the microcontroller to measure the cell voltage under a normal condition to get a more accurate measure of the battery voltage. Once the overvoltage is removed, the MOSFET will be turned on again.

There are two events that will cause the OVP to turn off the MOSFET.

- Voltage on IN Rises Above the Overvoltage Detection Threshold
- CNTRL Input is Driven to a Logic HIGH

## Adjusting the Overvoltage Detection Point with External Resistors

The separate IN and V<sub>CC</sub> pins allow the user to adjust the overvoltage threshold, V<sub>th</sub>, upwards by adding a resistor divider with the tap at the IN pin. However, the input impedance R<sub>in</sub> does play a significant role in the calculation since it is several 10's of k $\Omega$  (R<sub>in</sub> = 54 k $\Omega$  typical). The following equation shows the effects of R<sub>in</sub>.

$$V_{CC} = V_{X}(1 + R_{1}/(R_{2}//R_{in}))$$
 (eq. 1)

which equates to:

$$V_{CC} = V_{X}(1 + R_{1}/R_{2} + R_{1}/R_{in})$$
 (eq. 2)

So, as R<sub>in</sub> approaches infinity:

$$V_{CC} = V_X(1 + R_1/R_2)$$
 (eq. 3)

This shows that  $R_{in}$  shifts the V<sub>th</sub> detection point in accordance to the ratio of  $R_1 / R_{in}$ . However, if  $R_1 << R_{in}$ , this shift can be minimized. The following steps show this procedure.

# Designing around the Maximum Voltage Rating Requirements, V(V $_{\rm CC}$ , IN)

The maximum breakdown voltage between pins  $V_{CC}$  and IN is 15 V. Therefore, care must be taken that the design does not exceed this voltage. Normally, the designer shorts  $V_{CC}$  to IN,  $V(V_{CC}$ , IN) is shorted to 0 V, so there is no issue. However, one must take care when adjusting the overvoltage threshold.

In Figure 2, the R1 resistor of the voltage divider divides the  $V(V_{CC}, IN)$  voltage to a given voltage threshold equal to:

$$(V_{CC}, IN) = V_{CC} * (R1/(R1 + (R2//R_{in})))$$
 (eq. 4)

 $V(V_{CC}, IN)$  worst case equals 15 V, and  $V_{CC}$  worst case equals 30 V, therefore, one must ensure that:

$$R1/(R1 + (R2//R_{in})) < 0.5$$
 (eq. 5)

Where  $0.5 = V(V_{CC}, IN)max/V_{CCmax}$ 

Therefore, the overvoltage threshold should be adjusted to voltage levels that are less than 15 V. If greater thresholds are desired, ON Semiconductor offers the NCP3045 which can withstand those voltages.



Figure 2. Voltage divider input to adjust overvoltage detection point

## Design Steps for Adjusting the Overvoltage Threshold

- 1..Use Typical  $R_{in}$ , and  $V_{th}$  Values from the Electrical Specifications
- 2...Minimize  $R_{in}$  Effect by Selecting  $R_1 \ll R_{in}$  since:  $V_{OV} = V_{th}(1 + R_1/R_2 + R_1/R_{in}).$  (eq. 6)
- 3..Let  $X = R_{in} / R_1 = 100$ .
- 4..Identify Required Nominal Overvoltage Threshold.
- 5..Calculate nominal R1 and R2 from Nominal Values:

$$\begin{split} R_1 \ = \ R_{in}/X & (eq.\ 7) \\ R_2 \ = \ \frac{R_1}{(V_{OV}/V_{th}-R_1/R_{in}-1)} & (eq.\ 8) \end{split}$$

- 6..Pick Standard Resistor Values as Close as Possible to these Values
- 7..Use min/max Data and Resistor Tolerances to Determine Overvoltage Detection Tolerance:

$$V_{OVtyp} = V_{thtyp}(1 + R_{1typ}/R_{2typ} + R_{1typ}/R_{intyp})$$
(eq. 10)

 $V_{OVmax} = V_{thmax}(1 + R_{1min}R_{2max} + R_{1max}/R_{inmin})$ (eq. 11)

The specification takes into account the hysteresis of the comparator, so the minimum input threshold voltage ( $V_{th}$ ) is the falling voltage detection point and the maximum is the rising voltage detection point. One should design the input supply such that its maximum supply voltage in normal operation is less than the minimum desired overvoltage threshold.

8..Use worst case resistor tolerances to determine the maximum  $V(V_{CC},IN)$ 

$$V(V_{CC}, IN) \min = V_{CCmax} * (R1min/(R1min + R2max))$$
(eq. 12)

 $V(V_{CC}, IN)typ = V_{CCmax} * (R1typ/(R1typ + R2typ))$  (eq. 13)

 $V(V_{CC}, IN) max = V_{CCmax} * (R1max/(R1max + R2min))$ (eq. 14)

http://onsemi.com 6

#### PACKAGE DIMENSIONS

DFN8 CASE 506AL-01 ISSUE A



NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTENTIOLING DIMENSION: MILLIMETERS.
   DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30mm
- 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |          |      |  |  |  |
|-----|-------------|----------|------|--|--|--|
| DIM | MIN         | NOM      | MAX  |  |  |  |
| Α   | 0.80        | 0.90     | 1.00 |  |  |  |
| A1  | 0.00        | 0.03     | 0.05 |  |  |  |
| A3  |             | 0.20 RE  | F    |  |  |  |
| b   | 0.35        | 0.40     | 0.45 |  |  |  |
| D   |             | 3.30 BSC |      |  |  |  |
| D2  | 0.95        | 1.05     | 1.15 |  |  |  |
| E   |             | 3.30 BS  | C    |  |  |  |
| E2  | 1.80        | 1.90     | 2.00 |  |  |  |
| е   | 0.80 BSC    |          |      |  |  |  |
| к   | 0.21        |          |      |  |  |  |
| L   | 0.30        | 0.40     | 0.50 |  |  |  |

STYLE 1: PIN 1. IN 2. GND 3. CNTRL 4. DRAIN 5. SOURCE

6. GATE 7. OUT

8. VCC

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and IIII are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agosciated with such unintended or unauthorized use patent segared as negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for seale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative