SCBS228C - JUNE 1992 - APRIL 1995 - Members of the Texas Instruments Widebus+™ Family - State-of-the-Art *EPIC-IIB™* BiCMOS Design Significantly Reduces Power Dissipation - Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17 - Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ - Distributed V<sub>CC</sub> and GND Pin Configuration Minimizes High-Speed Switching Noise - High-Drive Outputs (–32-mA I<sub>OH</sub>, 64-mA IOL) - Bus-Hold Inputs Eliminate the Need for **External Pullup Resistors** - Packaged in 100-Pin Plastic Thin Quad Flat (PZ) Package With 14 × 14-mm Body Using 0.5-mm Lead Pitch SN74ABT32245 . . . PZ PACKAGE (TOP VIEW) #### description The 'ABT32245 are 36-bit (quad 9-bit) noninverting 3-state transceivers designed for synchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements. These devices can be used as four 9-bit transceivers, two18-bit transceivers, or one 36-bit transceiver. They allow data transmission from the A bus to the B bus or from the B bus to the A bus, depending upon the logic level at the direction-control (DIR) inputs. The output-enable ( $\overline{OE}$ ) inputs can be used to disable the device so that the buses are effectively isolated. Widebus+ and EPIC-IIB are trademarks of Texas Instruments Incorporated # SN54ABT32245, SN74ABT32245 36-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SCBS228C - JUNE 1992 - APRIL 1995 #### description (continued) To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry holds unused or floating data inputs at a valid logic level. The SN54ABT32245 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C. The SN74ABT32245 is characterized for operation from $-40^{\circ}$ C to $85^{\circ}$ C. # FUNCTION TABLE (each 9-bit section) | (************************************** | | | | | | | | | |-----------------------------------------|-----|-----------------|--|--|--|--|--|--| | INP | UTS | OPERATION | | | | | | | | OE | DIR | OPERATION | | | | | | | | L | L | B data to A bus | | | | | | | | L | Н | A data to B bus | | | | | | | | Н | X | Isolation | | | | | | | #### logic diagram (positive logic) absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | $-0.5\;V$ to 7 $V$ | |------------------------------------------------------------------------------------------|-----------------------------------| | Input voltage range, V <sub>I</sub> (except I/O ports) (see Note 1) | $-0.5 \text{ V}$ to $7 \text{ V}$ | | Voltage range applied to any output in the high state or power-off state, V <sub>O</sub> | -0.5 V to $5.5$ V | | Current into any output in the low state, IO: SN54ABT32245 | 96 mA | | SN74ABT32245 | 128 mA | | Input clamp current, $I_{IK}$ ( $V_I < 0$ ) | –18 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | 50 mA | | Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2) | 1.2 W | | Storage temperature range | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 75 mils. For more information, refer to the *Package Thermal Considerations* application note in the 1994 *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002B. # SN54ABT32245, SN74ABT32245 36-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SCBS228C - JUNE 1992 - APRIL 1995 ### recommended operating conditions | | | | | | SN74ABT32245 | | UNIT | | |---------------------|------------------------------------|-----------------|-----|-----|--------------|-----|------|--| | | | | | MAX | MIN | MAX | UNII | | | V <sub>CC</sub> | Supply voltage | | | | 4.5 | 5.5 | V | | | VIH | High-level input voltage | 2 | N | 2 | | V | | | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | | 0.8 | V | | | | VI | Input voltage | | | Vcc | 0 | VCC | V | | | loh | High-level output current | | | -24 | | -32 | mA | | | loL | Low-level output current | 30 | 48 | | 64 | mA | | | | $\Delta t/\Delta v$ | Input transition rise or fall rate | Outputs enabled | 0 | 10 | | 10 | ns/V | | | Δt/ΔV <sub>CC</sub> | Power-up ramp rate | | 200 | | 200 | | μs/V | | | TA | Operating free-air temperature | | -55 | 125 | -40 | 85 | °C | | SCBS228C - JUNE 1992 - APRIL 1995 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | SN54ABT32245 | | | SN74ABT32245 | | | UNIT | | |---------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------|--------------|--------------|------------------|------|--------------|------------------|------|------|--| | | | | | | MIN | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | UNII | | | ٧ıK | | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | | | -1.2 | V | | | VOH | | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -3 \text{ mA}$ | | 2.5 | | | 2.5 | | | | | | | | $V_{CC} = 5 V$ , | $I_{OH} = -3 \text{ mA}$ | | 3 | | | 3 | | | V | | | | | V <sub>CC</sub> = 4.5 V | $I_{OH} = -24 \text{ mA}$ | | 2 | | | | | | | | | | | VCC = 4.5 V | I <sub>OH</sub> = -32 mA | | | | | 2 | | | | | | VoL | | V <sub>CC</sub> = 4.5 V | $I_{OL} = 48 \text{ mA}$ | | | | 0.55 | | | 0.55 | V | | | VOL | | VCC = 4.5 V | $I_{OL} = 64 \text{ mA}$ | | | | | | | 0.55 | V | | | I <sub>I</sub> | Control inputs | $V_{CC} = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = V <sub>CC</sub> or GND | | ±1 | | | | ±1 μΑ | | | | | · | A or B ports | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V},$ | V <sub>I</sub> = V <sub>CC</sub> or GND | | ±20 | | ±20 | | ±20 | | | | | lia in | A an D manta | or B ports V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0.8 V | | 100 | | , k | 100 | | | ^ | | | l(hold) | A of B ports | | V <sub>I</sub> = 2 V | | -100 | | ٠,٧ | -100 | | | μΑ | | | I <sub>OZPU</sub> ‡ | | $\frac{V_{CC}}{OE} = 0 \text{ to } 2.1 \text{ V},$<br>$\frac{V_{CC}}{OE} = X$ | $V_0 = 0.5 \text{ V to}$ | 2.7 V, | | 700 | ±50 | | | ±50 | μΑ | | | lozpd‡ | | $\frac{\text{V}_{CC}}{\text{OE}} = 2.1 \text{ V to 0},$ | $V_{O} = 0.5 \text{ V to}$ | 2.7 V, | | 3 | ±50 | | | ±50 | μΑ | | | IOZH§ | | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V},$ | V <sub>O</sub> = 2.7 V, | OE ≥ 2 V | 8 | | 10 | | | 10 | μΑ | | | I <sub>OZL</sub> § | | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V},$ | V <sub>O</sub> = 0.5 V, | OE ≥ 2 V | | | -10 | | | -10 | μΑ | | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O \le 4.5$ | 5 V | | | ±100 | | | ±100 | μΑ | | | ICEX | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 5.5 V | Outputs high | | | 50 | | | 50 | μΑ | | | IO¶ | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.5 V | | -50 | -100 | -180 | -50 | -100 | -180 | mA | | | lcc | | V <sub>CC</sub> = 5.5 V, | Outputs high | | | | 3 | | | 3 | | | | | | $I_O = 0$ , Outputs | | | | | 20 | | | 20 | mA | | | | | $V_I = V_{CC}$ or GND | Outputs disabled | | | | 2 | | | 2 | | | | ΔI <sub>CC</sub> # | $V_{CC} = 5.5 \text{ V}$ , One input at 3.4 V, Other inputs at $V_{CC}$ or GND | | 3.4 V, | | | 1 | | | 1 | mA | | | | Ci | Control inputs | V <sub>I</sub> = 2.5 V or 0.5 V | | | | 3.5 | | | 3.5 | | pF | | | C <sub>io</sub> | A or B ports | V <sub>O</sub> = 2.5 V or 0.5 V | | | | 9.5 | | | 9.5 | | pF | | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ‡ This parameter is specified by characterization. <sup>§</sup> The parameters IOZH and IOZL include the input leakage current. <sup>¶</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second. <sup>#</sup>This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. # SN54ABT32245, SN74ABT32245 36-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SCBS228C - JUNE 1992 - APRIL 1995 switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | | | SN54AE | BT32245 | SN74ABT32245 | | UNIT | |------------------|-----------------|----------------|-------------------------------------------------|-----|-----|--------|---------|--------------|-----|-------| | | (INPOT) | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | <sup>t</sup> PLH | A or B | B or A | 1.7 | 3.2 | 4.4 | 1.7 | 5.3 | 1.7 | 5 | ns ns | | <sup>t</sup> PHL | | BULA | 1.7 | 3.3 | 4.6 | 1.7 | 5.3 | 1.7 | 5.2 | | | <sup>t</sup> PZH | ŌĒ | B or A | 1.6 | 4.2 | 6.1 | 1.6 | 7.6 | 1.6 | 7.3 | ns | | tPZL | | | 2.7 | 5.2 | 7 | 2.7 | 8.2 | 2.7 | 8.1 | | | <sup>t</sup> PHZ | OE | D.o. A | 1.3 | 3.9 | 6.1 | 7.3 | 6.7 | 1.3 | 6.5 | 20 | | <sup>t</sup> PLZ | | B or A | 2 | 4.4 | 6.6 | 2 2 | 7.2 | 2 | 6.9 | ns | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \ \Omega$ , $t_f \leq 2.5 \ ns$ . - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated