

SLES215C – FEBRUARY 2008 – REVISED AUGUST 2010

# DIGITAL AUDIO PROCESSOR WITH ANALOG INTERFACE

Check for Samples: TAS3308

## FEATURES

- Digital Audio Processor
  - Fully Programmable With the Graphical, Drag-and-Drop PurePath Studio™ Software Development Environment
  - 135-MHz Operation 48-Bit Data Path With 76-Bit Accumulator
  - Hardware Single-Cycle Multiplier (28 × 48)
  - Five Simultaneous Operations Per Clock Cycle
  - Usable 1k Data RAM Words (48 Bit), Usable 1k Coefficient RAM (28 Bit)
  - Usable 2.8k Program RAM
  - 360 ms at 48 kHz, 17k Words 24-Bit Delay Memory
  - Slave Mode F<sub>s</sub> is 32.44.1 and 48 kHz With Auto Sample Rate Detection
  - Master Mode F<sub>s</sub> is 48 kHz
- Analog Audio Input/Output
  - 10:1 Stereo Analog Input MUX
  - Stereo Analog Pass-Through Channel
  - Stereo, Single-Ended ADC (100 dB DNR Typical)
  - Six Differential PWM Outputs (105 dB DNR Typical)
  - PurePath<sup>™</sup> Digital Technology Minimizes Pop/Click
  - Fourth Order Chaotic Noise Shaper With Non-Linear Correction

- Digital Audio Input/Output
  - Three Synchronous Serial Audio Inputs (Six Channels)
  - Two Synchronous Serial Audio Outputs (Four Channels)
  - Input and Output Data Formats: 16-, 20-, or 24-Bit Data Left, Right, and I<sup>2</sup>S
  - S/PDIF Transmitter
- System Control Processor
  - Embedded 8051 WARP Microprocessor
  - Programmable Using Standard 8051 C Compilers
  - Four Programmable GPIO pins
- General Features
  - Two I<sup>2</sup>C Ports for Slave or Master Download
  - Single 3.3-V Power Supply
  - Integrated Regulators

### **APPLICATIONS**

- Flat-Screen Televisions
- MP3 Player/Music Phone Docks
- Speaker Bars
- Mini/Micro-Component Systems
- Automotive Head Units
- Musical Instruments



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLES215C - FEBRUARY 2008 - REVISED AUGUST 2010

www.ti.com



### DESCRIPTION

The TAS3308 is a highly-integrated audio system-on-chip (SOC) consisting of a fully-programmable 48-bit digital audio processor, 10:1 stereo analog input MUX, stereo ADC, six PWM output channels, and other analog functionality. The TAS3308 is programmable with the graphical PurePath Studio<sup>™</sup> and suite of DSP code development software. PurePath Studio<sup>™</sup> is a highly intuitive, drag-and-drop development environment that minimizes software development effort while allowing the end user to utilize the power and flexibility of the TAS3308's digital audio processing core.

TAS3308 processing capability includes speaker equalization and cross over, volume/bass/treble control, signal mixing/MUXing/splitting, delay compensation, dynamic range compression, and many other basic audio functions. Audio functions such as matrix decoding, stereo widening, surround sound virtualization and psychoacoustic bass boost are also available with either third-party or TI royalty-free algorithms.

The TAS3308 contains a custom-designed, fully-programmable 135-MHz, 48-bit digital audio processor. A 76-bit accumulator ensures that the high precision necessary for quality digital audio is maintained during arithmetic operations.

A stereo 100-dB DNR ADC and six 105-dB DNR PWM output channels ensure that high quality audio is maintained through the whole signal chain. The PWM outputs utilize TI's PurePath Digital PWM technology and seamlessly interface with TI's extensive line of PWM input class D audio amplifiers.

| T <sub>A</sub> | T <sub>A</sub> PACKAGE <sup>(1)</sup> |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |  |  |  |  |  |  |  |  |
|----------------|---------------------------------------|---------------|-----------------------|------------------|--|--|--|--|--|--|--|--|--|
| 0°C to 70°C    |                                       | Tray          | TAS3308PZT            | TACOORDZT        |  |  |  |  |  |  |  |  |  |
| 0°C to 70°C    | TQFP – PZT                            | Tape and reel | TAS3308PZTR           | TAS3308PZT       |  |  |  |  |  |  |  |  |  |

### **Ordering Information**

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



SLES215C - FEBRUARY 2008 - REVISED AUGUST 2010

The TAS3308 comprises nine functional blocks:

- Analog input/MUX/stereo ADC
- Three stereo PWM output for speaker/headphone/stereo
- Line driver outputs
- · Clock, digital PLL, analog PLL, serial data interface, and auto-detect system
- Serial control interface/device control
- · Audio DSP digital audio processing
- 8051 device controller
- Power supply
- Internal references



#### SLES215C - FEBRUARY 2008-REVISED AUGUST 2010

www.ti.com

**INSTRUMENTS** 

Texas

## **APPLICATION INFORMATION**







SLES215C - FEBRUARY 2008 - REVISED AUGUST 2010

# www.ti.com

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                               | MIN  | МАХ                | UNIT |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|
| DVDD             |                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                               | -0.5 | 3.8                |      |
| AVDD             | Supply voltage range                                                                                                                                                                                      | $\begin{array}{c} 3.3 \text{ V TTL} \\ \hline 3.3 \text{ V LVCMOS} \\ \hline 3.3 \text{ V analog} \\ \hline 1.8 \text{ V LVCMOS} \\ \hline 3.3 \text{ V TTL} \\ \hline 3.3 \text{ V LVCMOS} \\ \hline 3.3 \text{ V analog} \\ \hline 1.8 \text{ V LVCMOS} \\ \hline 1.8 \text{ V LVCMOS} \\ \hline V_{I} < 0 \text{ or } V_{I} > \text{DVDD} \\ \hline V_{O} < 0 \text{ or } V_{O} > \text{DVDD} \end{array}$ | -0.5 | 3.8                | V    |
| DVDD_PWM         |                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                               | -0.5 | 3.8                |      |
|                  | VDD     Supply voltage range       VDD_PWM     Input voltage range       Input voltage range     Output voltage range       O     Output voltage range       Input clamp current     Output clamp current | 3.3 V TTL                                                                                                                                                                                                                                                                                                                                                                                                     | -0.5 | VDDS + 0.5         |      |
| N/               |                                                                                                                                                                                                           | 3.3 V LVCMOS                                                                                                                                                                                                                                                                                                                                                                                                  | -0.5 | VDDS + 0.5         | V    |
| VI               | Input voltage range                                                                                                                                                                                       | put voltage range 3.3 V analog                                                                                                                                                                                                                                                                                                                                                                                | -0.5 | AVDDS + 0.5        | v    |
|                  |                                                                                                                                                                                                           | 1.8 V LVCMOS                                                                                                                                                                                                                                                                                                                                                                                                  | -0.5 | $AVDD^{(2)} + 0.5$ |      |
| Vo               |                                                                                                                                                                                                           | 3.3 V TTL                                                                                                                                                                                                                                                                                                                                                                                                     | -0.5 | VDDS + 0.5         |      |
|                  |                                                                                                                                                                                                           | 3.3 V LVCMOS                                                                                                                                                                                                                                                                                                                                                                                                  | -0.5 | VDDS + 0.5         |      |
|                  | Input voltage range Output voltage range Input clamp current Output clamp current                                                                                                                         | 3.3 V analog                                                                                                                                                                                                                                                                                                                                                                                                  | -0.5 | AVDDS + 0.5        | V    |
|                  |                                                                                                                                                                                                           | 1.0.1/1.1/0.000                                                                                                                                                                                                                                                                                                                                                                                               | -0.5 | $DVDD^{(3)} + 0.5$ |      |
|                  |                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                               | -0.5 | $AVDD^{(4)} + 0.5$ |      |
| I <sub>IK</sub>  | Input clamp current                                                                                                                                                                                       | $V_1 < 0$ or $V_1 > DVDD$                                                                                                                                                                                                                                                                                                                                                                                     |      | ±20                | mA   |
| Ι <sub>ΟΚ</sub>  | Output clamp current                                                                                                                                                                                      | $V_{O}$ < 0 or $V_{O}$ > DVDD                                                                                                                                                                                                                                                                                                                                                                                 |      | ±20                | mA   |
| T <sub>stg</sub> | Storage temperature range                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                               | -65  | 150                | °C   |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operation conditions* is not implied. Exposure to absolute-maximum conditions for extended periods may affect device reliability.

(2) AVDD is an internal 1.8-V supply derived from a regulator in the TAS3308 chip. Pin XTAL\_IN is the only TAS3308 input that is referenced to this 1.8-V logic supply. The absolute maximum rating listed is for reference; only a crystal should be connected to XTAL\_IN.

(3) DVDD is an internal 1.8-V supply derived from regulators in the TAS3308 chip. DVDD is routed to DVDD\_BYPASS\_CAP to provide access to external filter capacitors, but should not be used to source power to external devices.

(4) Pin XTAL\_OUT is the only TAS3308 output that is derived from the internal 1.8-V logic supply AVDD. The absolute maximum rating listed is for reference; only a crystal should be connected to XTAL\_OUT. AVDD is also routed to AVDD\_BYPASS\_CAP to provide access to external filter capacitors, but should not be used to source power to external devices.

### **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                          | MEASUREMENTS                    | MIN                  | NOM | МАХ                  | UNIT |  |  |  |
|-----------------|------------------------------------|---------------------------------|----------------------|-----|----------------------|------|--|--|--|
| DVDD            | Digital supply voltage             |                                 | 3                    | 3.3 | 3.6                  | ٧    |  |  |  |
| AVDD            | Analog supply voltage              | 3.3 V analog                    | 3                    | 3.3 | 3.6                  | ٧    |  |  |  |
| DVDD_PWM        | PWM supply voltage                 | 3.3 V PWM                       | 3                    | 3.3 | 3.6                  | V    |  |  |  |
| V <sub>IH</sub> |                                    | 3.3 V TTL                       | 2                    |     |                      |      |  |  |  |
|                 | High-level input voltage           | 3.3 V LVCMOS (I <sup>2</sup> C) | $0.7 \times V_{DDS}$ |     |                      | V    |  |  |  |
|                 |                                    | 1.8 V LVCMOS (XTAL_IN)          | 1.26                 |     |                      |      |  |  |  |
|                 |                                    | 3.3 V TTL                       |                      |     | 0.8                  |      |  |  |  |
| VIL             | Low-level input voltage            | 3.3 V LVCMOS (I <sup>2</sup> C) | 0                    |     | $0.3 \times V_{DDS}$ | V    |  |  |  |
|                 |                                    | 1.8 V LVCMOS (XTAL_IN)          |                      |     | 0.54                 |      |  |  |  |
| т               | Oneveting empirent eix temperature | Specifying parametrics          | 0                    | 25  | 70                   | °C   |  |  |  |
| T <sub>A</sub>  | Operating ambient air temperature  | Specifying functions            | 25                   | 70  | J                    |      |  |  |  |
| TJ              | Junction temperature               |                                 | 0                    |     | 96                   | °C   |  |  |  |

SLES215C-FEBRUARY 2008-REVISED AUGUST 2010

ISTRUMENTS

**EXAS** 

## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                                                                                                                                                  | PARAMETER                 | MEASUREMENT                     | TEST CONDITIONS                                                         | MIN                    | MAX   | UNITS |
|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------|-------------------------------------------------------------------------|------------------------|-------|-------|
|                                                                                                                                                  |                           | 3.3 V TTL                       | $I_{OH} = -4 \text{ mA}$                                                | 2.4                    |       |       |
| V <sub>OH</sub>                                                                                                                                  | High-level output voltage | 3.3 V LVCMOS (I <sup>2</sup> C) | I <sub>OH</sub> = -0.10 mA                                              | V <sub>DDS</sub> – 0.2 |       | V     |
| ♥ OH                                                                                                                                             | nigh lovel output voltage | 1.8 V LVCMOS<br>(XTAL_OUT)      | I <sub>OH</sub> = -0.6 mA                                               | 1.197                  |       | ·     |
|                                                                                                                                                  |                           | 3.3 V TTL                       | I <sub>OL</sub> = 4 mA                                                  |                        | 0.5   |       |
| Va                                                                                                                                               | Low-level output voltage  | 3.3 V LVCMOS (I <sup>2</sup> C) | I <sub>OL</sub> = 0.10 mA                                               |                        | 0.2   | V     |
| ♥ OL                                                                                                                                             |                           | 1.8 V LVCMOS<br>(XTAL_OUT)      | I <sub>OL</sub> = 1.8 mA                                                |                        | 0.585 | v     |
| $V_{OL} \qquad Lov$ $I_{OZ} \qquad Hig$ $I_{IL} (1) \qquad Lov$ $I_{IH} (2) \qquad Hig$ $I_{DVDD} \qquad Dig$                                    | High-impedance output     | 3.3 V TTL                       |                                                                         |                        | ±20   |       |
| I <sub>OZ</sub>                                                                                                                                  | current                   | 3.3 V LVCMOS (I <sup>2</sup> C) | Driver only, driver disable                                             |                        | ±20   | μA    |
| V <sub>OL</sub><br>I <sub>OZ</sub><br>I <sub>IL</sub> <sup>(1)</sup><br>I <sub>IH</sub> <sup>(2)</sup><br>I <sub>DVDD</sub><br>I <sub>AVDD</sub> | Low-level input current   | 3.3 V TTL                       | $V_{I} = V_{IL}$                                                        |                        | ±1    |       |
| L. (1)                                                                                                                                           |                           | 3.3 V LVCMOS (I <sup>2</sup> C) | $V_I = V_{IL}$ , Receiver only                                          |                        | ±1    | μA    |
| ١L                                                                                                                                               |                           | 1.8 V LVCMOS<br>(XTAL_IN)       | $V_{I} = V_{IL}$                                                        |                        | ±1    | μ     |
| (0)                                                                                                                                              |                           | 1.8 V LVCMOS<br>(XTAL_IN)       | $V_{I} = V_{IH}$                                                        |                        | ±1    |       |
| I <sub>IH</sub> <sup>(2)</sup>                                                                                                                   | High-level input current  | 3.3 V LVCMOS (I <sup>2</sup> C) | V <sub>I</sub> = V <sub>IH</sub> , Receiver only                        |                        | ±1    | μA    |
|                                                                                                                                                  |                           | 3.3 V TTL                       | $V_{I} = V_{IH}$                                                        |                        | ±1    |       |
| I <sub>DVDD</sub>                                                                                                                                | Digital supply current    |                                 | DSP clock = 135 MHz<br>LRCLKIN/LRCLKOUT = 48 KHz,<br>XTALI = 24.576 MHz |                        | 160   | mA    |
| I <sub>AVDD</sub>                                                                                                                                | Analog supply current     |                                 | DSP clock = 135 MHz<br>LRCLKIN/LRCLKOUT = 48 KHz,<br>XTALI = 24.576 MHz |                        | 40    | mA    |
| I <sub>DVDD</sub>                                                                                                                                | Digital supply current    |                                 | RESET = LOW                                                             |                        | 100   | mA    |
| I <sub>AVDD</sub>                                                                                                                                | Analog supply current     |                                 | RESET = LOW                                                             |                        | 10    | mA    |

 Value given is for those input pins that connect to an internal pullup resistor as well as an input buffer. For inputs that have a pulldown resistor or no resistor, I<sub>IL</sub> is ±1 μA.

(2) Value given is for those input pins that connect to an internal pulldown resistor as well as an input buffer. For inputs that have a pullup resistor or no resistor, I<sub>IH</sub> is ±1 µA.

6



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TAS3308PZT       | ACTIVE        | TQFP         | PZT                | 100  | 90             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | 0 to 70      | TAS3308PZT              | Samples |
| TAS3308PZTR      | ACTIVE        | TQFP         | PZT                | 100  | 1000           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | 0 to 70      | TAS3308PZT              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

Texas

NSTRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nomina | al |
|----------------------------|----|
|                            |    |
|                            |    |

| Device      | Package<br>Type | Package<br>Drawing |     | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|-----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TAS3308PZTR | TQFP            | PZT                | 100 | 1000 | 330.0                    | 24.4                     | 17.0       | 17.0       | 1.5        | 20.0       | 24.0      | Q2               |



# PACKAGE MATERIALS INFORMATION

5-Oct-2022



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TAS3308PZTR | TQFP         | PZT             | 100  | 1000 | 350.0       | 350.0      | 43.0        |  |

## Texas Instruments

www.ti.com

## TRAY



5-Oct-2022



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device     | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| TAS3308PZT | PZT             | TQFP            | 100  | 90  | 6 X 15               | 150                        | 315    | 135.9     | 7620       | 20.3       | 15.4       | 15.45      |

# **MECHANICAL DATA**

MTQF012B - OCTOBER 1994 - REVISED DECEMBER 1996

### PZT (S-PQFP-G100)

#### PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated