## FAIRCHILD

SEMICONDUCTOR

# DM74ALS109A Dual J-K Positive-Edge-Triggered Flip-Flop with Preset and Clear

### **General Description**

The DM74ALS109A is a dual edge-triggered flip-flop. Each flip-flop has individual J,  $\overline{K}$ , clock, clear and preset inputs, and also complementary Q and  $\overline{Q}$  outputs.

Information at input J or  $\overline{K}$  is transferred to the Q output on the positive going edge of the clock pulse. Clock triggering occurs at a voltage level of the clock pulse and is not directly related to the transition time of the positive going pulse. When the clock input is at either the HIGH or LOW level, the J,  $\overline{K}$  input signal has no effect.

Asynchronous preset and clear inputs will set or clear Q output respectively upon the application of low level signal. The J- $\overline{K}$  design allows operation as a D flip-flop by tying the J and  $\overline{K}$  inputs together.

### Features

- Switching specifications at 50 pF
- Switching specifications guaranteed over full temperature and V<sub>CC</sub> range

April 1984

Revised February 2000

- Advanced oxide-isolated, ion-implanted Schottky TTL process
- Functionally and pin for pin compatible with Schottky and LS TTL counterpart
- Improved AC performance over LS109 at approximately half the power

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| DM74ALS109AM | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| DM74ALS109AN | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.





#### **Function Table**

| Inputs |     |            |   |   | Outputs        |                  |  |
|--------|-----|------------|---|---|----------------|------------------|--|
| PR     | CLR | СК         | J | ĸ | Q              | Q                |  |
| L      | Н   | Х          | Х | Х | Н              | L                |  |
| н      | L   | Х          | Х | Х | L              | Н                |  |
| L      | L   | Х          | Х | Х | H (Note 1)     | H (Note 1)       |  |
| н      | н   | $\uparrow$ | L | L | L              | н                |  |
| н      | н   | $\uparrow$ | Н | L | TOG            | GLE              |  |
| н      | Н   | $\uparrow$ | L | н | Q <sub>0</sub> | $\overline{Q}_0$ |  |
| н      | н   | $\uparrow$ | Н | н | н              | L                |  |
| н      | н   | L          | Х | Х | Q <sub>0</sub> | $\overline{Q}_0$ |  |

L = LOW State H = HIGH State

X = Don't Care

 $\uparrow$  = Positive Edge Transition,

Q<sub>0</sub> = Previous Condition of Q

Note 1: This condition is nonstable; it will not persist when present and clear inputs return to their inactive (HIGH) level. The output levels in this condition are not guaranteed to meet the  $V_{OH}$  specification.

www.fairchildsemi.com

# DM74ALS109A



### Absolute Maximum Ratings(Note 2)

| Supply Voltage                       | 7V                              |
|--------------------------------------|---------------------------------|
| Input Voltage                        | 7V                              |
| Operating Free Air Temperature Range | $0^{\circ}C$ to $+70^{\circ}C$  |
| Storage Temperature Range            | $-65^\circ C$ to $+150^\circ C$ |
| Typical θ <sub>JA</sub>              |                                 |
| N Package                            | 82.5°C/W                        |
| M Package                            | 111.5°C/W                       |

Note 2: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

## **Recommended Operating Conditions**

| Symbol              | Para                  | Min                 | Nom  | Max  | Units |     |
|---------------------|-----------------------|---------------------|------|------|-------|-----|
| V <sub>CC</sub>     | Supply Voltage        |                     | 4.5  | 5    | 5.5   | V   |
| V <sub>IH</sub>     | HIGH Level Input Vol  | tage                | 2    |      |       | V   |
| V <sub>IL</sub>     | LOW Level Input Volt  |                     |      | 0.8  | V     |     |
| I <sub>OH</sub>     | HIGH Level Output C   |                     |      | -0.4 | mA    |     |
| I <sub>OL</sub>     | LOW Level Output C    |                     |      | 8    | mA    |     |
| f <sub>CLK</sub>    | Clock Frequency       |                     | 0    |      | 34    | MHz |
| t <sub>W(CLK)</sub> | Pulse Width           | Clock HIGH          | 14.5 |      |       | ns  |
|                     |                       | Clock LOW           | 14.5 |      |       | ns  |
| t <sub>W</sub>      | Pulse Width (Note 3)  | Preset and Clear    | 15   |      |       | ns  |
| t <sub>SU</sub>     | Data Setup Time       | J or K              | 15↑  |      |       | ns  |
|                     | (Note 3)              | PRE or CLR inactive | 10↑  |      |       | ]   |
| t <sub>H</sub>      | Data Hold Time        |                     | 0↑   |      |       | ns  |
| T <sub>A</sub>      | Free Air Operating Te | 0                   |      | 70   | °C    |     |

Note 3: The (1) arrow indicates the positive edge of the Clock is used for reference.

# DM74ALS109A

#### **Electrical Characteristics**

over recommended operating free-air temperature range. All typical values are measured at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

| Symbol                  | Parameter                    | Conditions                                             |                        | Min                 | Тур  | Max  | Units |  |
|-------------------------|------------------------------|--------------------------------------------------------|------------------------|---------------------|------|------|-------|--|
| V <sub>IK</sub>         | Input Clamp Voltage          | $V_{CC} = 4.5V, I_I = -18 \text{ mA}$                  |                        |                     |      | -1.5 | V     |  |
| V <sub>OH</sub>         | HIGH Level<br>Output Voltage | $I_{OH} = -400 \ \mu A$<br>$V_{CC} = 4.5V \ to \ 5.5V$ |                        | V <sub>CC</sub> – 2 |      |      | V     |  |
| V <sub>OL</sub>         | LOW Level<br>Output Voltage  | $V_{CC} = 4.5V$<br>$V_{IH} = 2V$                       | I <sub>OL</sub> = 4 mA |                     | 0.25 | 0.4  | V     |  |
|                         |                              |                                                        | I <sub>OL</sub> = 8 mA |                     | 0.35 | 0.5  | V     |  |
| I <sub>I</sub>          | Input Current at Max         | $V_{CC} = 5.5V,$                                       | Clock, J, K            |                     |      | 0.1  | mA    |  |
|                         | Input Voltage                | $V_{IH} = 7V$                                          | Preset, Clear          |                     |      | 0.2  |       |  |
| I <sub>IH</sub>         | High Level                   | $V_{CC} = 5.5V,$                                       | Clock, J, K            |                     |      | 20   | μΑ    |  |
|                         | Input Current                | V <sub>IH</sub> = 2.7V                                 | Preset, Clear          |                     |      | 40   |       |  |
| IIL                     | Low Level                    | $V_{CC} = 5.5V,$                                       | Clock, J, K            |                     |      | -0.2 | mA    |  |
|                         | Input Current                | $V_{IL} = 0.4V$                                        | Preset, Clear          |                     |      | -0.4 |       |  |
| I <sub>O</sub> (Note 4) | Output Drive Current         | $V_{CC} = 5.5V, V_{O} = 2.25V$                         |                        | -30                 |      | -112 | mA    |  |
| I <sub>CC</sub>         | Supply Current               | V <sub>CC</sub> = 5.5V (Note 5)                        |                        |                     | 2.4  | 4    | mA    |  |

Note 4: The output conditions have been chosen to produce a current that closely approximates one half of the true short circuit output current, I<sub>OS</sub>. Note 5: I<sub>CC</sub> is measured with J,  $\overline{K}$ , CLK and  $\overline{\text{PRESET}}$  grounded, then with J,  $\overline{K}$ , CLK and  $\overline{\text{CLEAR}}$  grounded.

### **Switching Characteristics**

| over recom       | mended operating free air temper                   | ature range                                |                 |                     |     |     |       |
|------------------|----------------------------------------------------|--------------------------------------------|-----------------|---------------------|-----|-----|-------|
| Symbol           | Parameter                                          | Conditions                                 | From            | То                  | Min | Max | Units |
| f <sub>MAX</sub> | Maximum Clock Frequency                            | $V_{CC} = 4.5V$ to 5.5V                    |                 |                     | 34  |     | MHz   |
| t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | $R_L = 500\Omega$<br>$C_L = 50 \text{ pF}$ | Preset or Clear | Q or $\overline{Q}$ | 3   | 13  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output |                                            | Preset or Clear | Q or $\overline{Q}$ | 5   | 15  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output |                                            | Clock           | Q or $\overline{Q}$ | 5   | 16  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output |                                            | Clock           | Q or $\overline{Q}$ | 5   | 18  | ns    |



DM74ALS109A



www.fairchildsemi.com