

# **PRM<sup>™</sup> Regulator PRM48By480x500A00**



# **C** NRTL **US**

# High Efficiency Converter

### **Features**

- 48.0 V input (38.0 V to 55.0 V), non-isolated ZVS buck-boost regulator
- 20.0 V to 55.0 V adjustable output range
- 500 W output power in 1.11 in<sup>2</sup> footprint
- 97.8% typical efficiency, at full load
- 1729 W/in<sup>3</sup> (106 W/cm<sup>3</sup>) Power Density
- 4.01 MHrs MTBF (MIL-HDBK-217 Plus Parts Count)
- Pin selectable operating mode
	- Adaptive Loop
	- Remote Sense / Child
- Full VI Chip® Package
	- 32.5mm x 22.0mm x 6.73mm

## **Typical Applications**

- High Density Power Supply DC-DC rail outputs
- High Density ATE system DC-DC power
- Telecom NPU and ASIC core power
- Communications Systems
- Non-isolated and isolated power converters



 $V_{\text{in}} = 38.0 \text{ V}$  to 55.0 V Pour = 500 W

**Product Ratings**

## **Product Description**

The VI Chip® PRM™ Regulator is high efficiency converter, operating from a 38.0 to 55.0 Vdc input to generate a regulated 20.0 to 55.0 Vdc output. The ZVS buck-boost topology enables high switching frequency  $(\sim 1.03 \text{ MHz})$  operation with high conversion efficiency. High switching frequency reduces the size of reactive components enabling power density up to 1729 W/in<sup>3</sup>.

The Full VI Chip® package is compatible with standard pickand-place and surface mount assembly processes with a planar thermal interface area and superior thermal conductivity.

In a Factorized Power Architecture™ system, the PRM and downstream VTMTM current multiplier minimize distribution and conversion losses in a high power solution, providing an isolated, regulated output voltage.

The PRM48By480x500A00 has two selectable modes of regulation depending on the application requirements.

In Adaptive Loop Operation, the PRM48By480x500A00 utilizes a unique feed-forward scheme that enables precise regulation of an isolated POL voltage without the need for remote sensing and voltage feedback.

In Remote Sense Operation, the internal regulation circuitry is disabled, and an external control loop and current sensor maintain regulation. This affords flexibility in the design of both voltage and current compensation loops to optimize performance in the end application.



# **Typical Applications**



Typical Application: PRM48By480x500A00 + VTM Adaptive Loop Configuration



Typical Application: PRM48By480x500A00 + VTM, non-isolated Remote Sense Configuration

[1] Non-Isolated Configuration: –Out connected to -IN



# **Pin Configuration**





# **Pin Descriptions**





## **Part Ordering Information**



## **Standard Models**



### **Absolute Maximum Ratings**

The ABSOLUTE MAXIMUM ratings below are stress ratings only. Operation at or beyond these maximum ratings can cause permanent damage to device. Electrical specifications do not apply when operating beyond rated operating conditions. Operating beyond rated operating conditions for extended period of time may affect device reliability. All voltages are specified relative to SGND unless otherwise noted. Positive pin current represents current flowing out of the pin.





# **Electrical Specifications**





# **Electrical Specifications (cont.)**





# **Electrical Specifications (cont.)**





# **Electrical Specifications (cont.)**





# **Signal Specifications**

Specifications apply over all line and load conditions,  $T_{INT} = 25^{\circ}C$  and output voltage from 20.0 V to 55.0 V, unless otherwise noted. **Boldface** specifications apply over the temperature range of  $-40^{\circ}C < T_{INT} < 125^{\circ}C$  (T-grade).

#### **ENABLE**

- The ENABLE pin enables and disables the PRM
- In PRM array configurations, ENABLE pins should be connected in order to synchronize start up
- ENABLE is 5 V with 1.8 mA source capability during normal operation



### **VAUX: Auxillary Voltage Source**

• Intended to power auxiliary circuits

• 9 V during normal operation with 5 mA source capability



#### **VC: VTM Control** • Pulsed voltage source used to power and synchronize downstream VTM during start up • 14 V, 10 ms typical voltage pulse **Signal Type State Attribute Symbol Conditions / Notes Min Typ Max Unit** VC Voltage V<sub>VC\_START</sub> Connected to VTM VC or equivalent, **13** 14 **18** V  $I_{\text{VC}} = 115 \text{ mA}$ ,  $C_{\text{VC}} = 3.2 \text{ uF}$ Analog Output Start up VC Available Current Iv<sub>C</sub>\_start V<sub>C</sub> = 14 V, V<sub>IN</sub> > 20 V **200** 200 VC Duration tVC **7** 10 **16** ms VC Slew Rate dVC/dt Connected to VTM or equivalent,  $I_{VC} = 115 \text{ mA}$ ,  $C_{VC} = 3.2 \text{ uF}$ **0.02**  $\vert$  **0.25**  $\vert$   $V/\mu$ s ENABLE to VC Delay t<sub>ENABLE-VC</sub> 20 ps and the set of the



Specifications apply over all line and load conditions,  $T_{INT} = 25^{\circ}C$  and output voltage from 20.0 V to 55.0 V, unless otherwise noted. **Boldface** specifications apply over the temperature range of -40°C <  $T_{INT}$  < 125°C (T-grade).



enable Adaptive Loop Operation



Specifications apply over all line and load conditions,  $T_{INT} = 25^{\circ}C$  and output voltage from 20.0 V to 55.0 V, unless otherwise noted. **Boldface** specifications apply over the temperature range of -40°C < T<sub>INT</sub> < 125°C (T-grade).

### **TRIM (Adaptive Loop Operation Only)**

- Provides dynamic trim control over the PRM output voltage in Adaptive Loop Operation
- Sampled prior to every start up to detect if trim is active or inactive
- Output voltage is equal to 20 times the voltage at the TRIM pin when applied TRIM voltage is within the active range
- Trim state is detected during normal operation and cannot be changed until start up is initiated





Specifications apply over all line and load conditions,  $T_{INT} = 25^{\circ}C$  and output voltage from 20.0 V to 55.0 V, unless otherwise noted. **Boldface** specifications apply over the temperature range of -40°C < T<sub>INT</sub> < 125°C (T-grade).

### **AL: Adaptive Loop (Adaptive Loop Operation Only)**

- Provides Adaptive Loop load line programming in Adaptive Loop Operation
- Internal pullup to  $V_{CC\_INT}$  through 10 k $\Omega$  resistor
- Sampled prior to every start up to detect if Adaptive Loop load line is active or inactive
- Leave open to disable Adaptive Loop load line
- Not used in Remote Sense Operation





Specifications apply over all line and load conditions,  $T_{INT} = 25^{\circ}C$  and output voltage from 20.0 V to 55.0 V, unless otherwise noted. **Boldface** specifications apply over the temperature range of  $-40^{\circ}C < T_{INT} < 125^{\circ}C$  (T-grade).

#### **VT: VTM Temperature (Adaptive Loop Operation Only)**

- VTM temperature compensation for Adaptive Loop regulation
- Adjusts the slope of the Adaptive Loop load line to account for changes in VTM output resistance over temperature
- Connect to TM pin of compatible downstream VTM to enable temperature compensation
- Leave disconnected to disable temperature compensation



#### **REF: Reference (Adaptive Loop Operation Only)**

• Functions as REF pin in Adaptive Loop Operation

• REF represents the internal voltage reference for the voltage control circuit





Specifications apply over all line and load conditions,  $T_{INT} = 25^{\circ}C$  and output voltage from 20.0 V to 55.0 V, unless otherwise noted. **Boldface** specifications apply over the temperature range of -40°C < T<sub>INT</sub> < 125°C (T-grade).

### **REF\_EN: Reference Enable (Remote Sense and Child Operation Only)**

- Functions as REF\_EN pin in Remote Sense and Child Operation
- REF\_EN signals successful start up and powertrain ready to operate
- Intended to power and enable the external feedback circuit reference in Remote Sense Operation
- 3.25 V, 4 mA regulated voltage source



#### **Share (Adaptive Loop and Child Operation Only)**

- Functions as SHARE pin in parent child array configuration
- Current share bus for array operation (parent/child scheme)
- Sources current and provides SHARE signal in parent operation
- Sinks constant current when externally driven in active range (Child Operation)





Specifications apply over all line and load conditions,  $T_{INT} = 25^{\circ}C$  and output voltage from 20.0 V to 55.0 V, unless otherwise noted. **Boldface** specifications apply over the temperature range of -40°C < T<sub>INT</sub> < 125°C (T-grade).

#### **Control Node (Remote Sense Operation Only)**

- Functions as CONTROL NODE pin in Remote Sense Operation
- Modulator control node voltage sets power train timing
- Driven by external error amplifier in Remote Sense Operation
- Sinks constant current when externally driven in active range
- Sources current, and clamps voltage to 0.79 V when pulled below active range



### **IFB: Current Feedback (Remote Sense Operation Only)**

- Functions as IFB pin in Remote Sense Operation
- A voltage proportional to the PRM output current must be supplied externally to the IFB pin in order for the device to properly protect overcurrent events and to enable output current limit (clamp)
- Overcurrent protection trip will cause instantaneous powertrain disable, detected after t<sub>BLANK</sub>
- Not used for Adaptive Loop Operation



**NC: No Connect**

• Reserved for factory use only

• No connections should be made to these pins



# **Functional Block Diagram**





## **High Level Functional State Diagram**

Conditions that cause state transitions are shown along arrows. Sub-sequence activities listed inside the state bubbles.





# **Timing Diagrams (Adaptive Loop Operation)**





# **Timing Diagrams (Adaptive Loop Operation) (cont.)**





# **Timing Diagrams (Remote Sense Operation)**





# **Timing Diagrams (Remote Sense Operation) (cont.)**





# **Typical Performance Characteristics**



*Figure 1 — DC Safe Operating Area (SOA)*



*Figure 2 — No Load Power Dissipation vs. VIN, module enabled*







*Figure 4* — *Total efficiency and power dissipation vs. V<sub>IN</sub> and I<sub>OUT</sub> VOUT = 20.0 V, TCASE = -40°C*



*Figure 5* — *Total efficiency and power dissipation vs.*  $V_{IN}$  *and l<sub>OUT</sub>*  $V_{OUT} = 20.0 \text{ V}$ ,  $T_{CASE} = 25^{\circ} \text{C}$ 



*Figure 6 — Total efficiency and power dissipation vs. VIN and IOUT VOUT = 20.0 V, TCASE = 100°C*



## **Typical Performance Characteristics (cont.)**



*Figure 7* — *Total efficiency and power dissipation vs. V<sub>IN</sub> and I<sub>OUT</sub> VOUT = 48.0 V, TCASE = -40°C*



*Figure 8* — *Total efficiency and power dissipation vs. V<sub>IN</sub> and I<sub>OUT</sub> VOUT = 48.0 V, TCASE = 25°C*







*Figure 10* — Total efficiency and power dissipation vs. V<sub>IN</sub> and  $I_{OUT}$ *VOUT = 55.0 V, TCASE = -40°C*



*Figure 11* — *Total efficiency and power dissipation vs.*  $V_{IN}$  and  $I_{OUT}$  $V_{OUT} = 55.0 V, T_{CASE} = 25°C$ 



*Figure 12* — *Total efficiency and power dissipation vs. V<sub>IN</sub> and I<sub>OUT</sub>*  $V_{OUT}$  = 55.0 V,  $T_{CASE}$  = 100 °C



# **Typical Performance Characteristics (cont.)**



*Figure 13 — Effective Internal Input and Output Capacitance vs. Voltage – Ceramic Type*



*Figure 14 — Typical Power Train Switching Frequency and Periodic Input Charge vs. VIN, VOUT; IOUT = 10.42 A*



*Figure 15 — Typical Power Train Switching Frequency and Periodic Output Charge vs. VIN, VOUT; IOUT = 10.42 A*



*Figure 16 — Output Power vs. SHARE / CONTROL NODE Voltage;*   $V_{IN} = 48.0$  *V,*  $V_{OUT} = 48.0$  *V,*  $T_{CASE} = 25^{\circ}C$ 



*Figure 17 — Typical SHARE / CONTROL NODE Voltage vs. TCASE and IOUT;*  $V_{IN}$  = 48.0 V,  $V_{OUT}$  = 48.0 V



# **Typical Performance Characteristics (cont.)**



*Figure 18 — Powertrain Characteristics vs. IOUT, VIN Resistive Load, VOUT = 20.0 V*



*Figure 19 — Powertrain Characteristics vs. IOUT, VIN Resistive Load, VOUT = 48.0 V*



*Figure 20 — Powertrain Characteristics vs. IOUT, VIN Resistive Load, VOUT = 55.0 V*



*Figure 21 — Magnitude of powertrain dynamic input impedance vs. I<sub>OUT</sub>; VIN; VOUT = 20.0 V*



**Figure 22** — Magnitude of powertrain dynamic input impedance vs.  $I_{OUT}$ *VIN; VOUT = 48.0 V*







### **General Characteristics**

Specifications apply over all line and load conditions,  $T_{INT} = 25^{\circ}C$  and output voltage from 20.0 V to 55.0 V, unless otherwise noted. Boldface specifications apply over the temperature range of -40°C < T<sub>INT</sub> < 125°C (T-grade).





### **Pin Functions**

#### **+IN, -IN**

Input power pins

#### **+OUT, -OUT**

Output power pins. Module cannot sink current.

#### **ENABLE**

This pin turns the supply on and off. The pin is both an input and an output and can provide the following features:

- <sup>n</sup> Delayed Start: upon application of voltage (>UVLO) to the module power input and after  $t_{off}$ , the ENABLE pin will source a constant 90 μA current.
- Output enable: When ENABLE is allowed to pull up above the enable threshold, the ENABLE pin will pull up to 5 V with 1.8 mA source capability, and the module will be enabled.
- Output disable: ENABLE may be pulled down externally in order to disable the module. Pull down resistance should be less than 235 Ω to SGND.
- Fault detection flag: The ENABLE 5 V voltage source is internally turned off when a fault condition is detected.

ENABLE control should be implemented using an open collector configuration. It is not recommended to drive this pin externally.

#### **VAUX: Auxiliary Voltage Source**

Use this pin to power external devices with a non-isolated 9 V supply, with up to 5 mA load capability, switched with ENABLE input. Do not place a capacitor over 0.04 µF on this pin.

#### **SGND: Signal Ground**

This is a low current pin which provides a Kelvin connection to the PRMs internal signal ground. Use this pin as the ground reference for external circuitry and signals to avoid voltage drops caused by high currents on power returns. In array configurations, SGND pins should be star connected at a single point. A series resistor  $($ ~1Ω) to the star location is recommended to decouple return currents.

### **VC: VTM Control**

This output pin is used to temporarily provide VCC voltage to connected VTMs during start up. The pulse is nominally 14 V, 10 ms wide. A VTM can self-power once its input voltage reaches its minimum specified input voltage. The PRM output must be checked to make sure it reaches this threshold voltage before the VC pulse expires.

#### **TRIM**

The TRIM pin is used to select the operating mode and to trim the PRM output when Adaptive Loop operating mode is selected. The TRIM pin has an internal pull-up to  $V_{CC}$  INT through a 10 kΩ resistor.

#### Operating Mode Select:

If TRIM is pulled below 0.45 V during the first startup after  $V_{IN}$ is applied, Remote Sense / Child operation is selected. Otherwise, Adaptive Loop operation is selected. This selection persists until  $V_{IN}$  is removed from the part, and is not changed by fault or disable events.

#### Output Voltage Trim:

Sets the output voltage of the PRM in Adaptive Loop operation.

 **PRM48By480x500A00**

If TRIM is held between 1.00 V to 2.75 V during start up, trim is enabled, and the output is scaled by a factor of 20 resulting in an output voltage range of 20.0 V to 55.0 V.

This selection persists until the PRM is restarted with the ENABLE pin, or due to fault auto-recovery.

### **AL: Adaptive Loop (Adaptive Loop Operation)**

This input pin allows you to set the Adaptive Loop load line. Every volt on this pin represents 0.5  $\Omega$  of positive output slope. There is an internal 10 kΩ pullup resistor to  $\rm V_{CC\_INT}$  If AL is permitted to pull up to 3.20 V or higher during start up, the Adaptive Loop load line is disabled.

This selection persists until the PRM is restarted with the ENABLE pin, or due to fault auto-recovery.

### **VT: VTM Temperature (Adaptive Loop Operation)**

This pin is used in the Adaptive Loop compensation algorithm to account for the VTM output resistance variation as a function of temperature. The VTM TM pin provides this voltage, scaled as the temperature in K (Kelvin) divided by 100, so 25°C is 2.98 V. Leave disconnected or pull below 1.9 V to disable. The adjustment is fixed at 0.3%/°C relative to the value at 25°C

#### **REF: Reference (Adaptive Loop Operation)**

This output pin allows you to monitor the internal reference voltage in Adaptive Loop Operation. During normal operation it represents the output voltage scaled by a factor of 20.

In Adaptive Loop Operation this pin is for monitoring purposes only and should not be driven or loaded externally.

#### **REF\_EN: Reference Enable (Remote Sense Operation)**

In Remote Sense Operation this pin outputs a regulated 3.25 V, 4 mA voltage source. It is enabled only after successful start up of the PRM powertrain. REF\_EN is intended to power the output current transducer and also the voltage reference for the external control loop. Powering the reference generator with REF\_EN helps provide a controlled start up, since the output voltage of the system is able to track the reference level as it comes up.

#### **SHARE (Adaptive Loop and Child Operation)**

This bus sets the output current level for all the PRM modules when operating in an array (parent-child configuration). Connect them together among the modules in the shared bus. One PRM should be configured as a parent by connecting TRIM for Adaptive Loop Operation. All other PRMs should be configured as children by pulling their respective TRIM pins low. This pin can be used to monitor the error voltage externally. 0 to 100% load is represented by a voltage between 0.79 V and 7.40 V.

### **CONTROL NODE (Remote Sense Operation)**

In Remote Sense Operation, this is the input to the modulator which determines the powertrain timing and ultimately the module output power. An internal 0.5 mA current sink is always active. The bidirectional buffer between CONTROL NODE and the modulator has two states. In normal operation, CONTROL NODE will be above the 0.79 V switching threshold, and will drive the modulator through the buffer. An internal 7.40 V clamp determines the maximum output power that can be requested of the modulator.



When CONTROL NODE falls below 0.79 V, the converter will stop switching. An internal circuit clamps the modulator input to 7.40 V, and a buffer will source up to 2.5 mA out of the pin at that clamp level. For this reason, the output impedance of the amplifier driving CONTROL NODE must be taken into account. A rail-to-rail operational amplifier with low output impedance is always recommended.



*Figure 24 — PRM48B*y*480*x*500A00 AC small signal model*

The powertrain small signal (plant) response consists of a single pole determined by the load resistance, the powertrain equivalent output resistance, and the total output capacitance (internal and external to the module). Both the modulator gain and the equivalent output resistance vary as a function of line, load and output voltage. As the load increases, the powertrain pole moves to higher frequency. As a result, the closed loop crossover frequency will be the highest at full load and lowest at minimum load. Figure 24 shows a reference AC small-signal model.

### **IFB: Current Feedback (Remote Sense Operation)**

In Remote Sense Operation, IFB is the input for the module output overcurrent protection and current limit features. A voltage proportional to the powertrain output current must be applied to IFB in order for overcurrent protection to operate properly. If the IFB voltage exceeds the IFB pin's overcurrent protection threshold, the powertrain will stop switching. If the IFB voltage falls below the overcurrent protection threshold within  $t_{BLANK}$  time, then the powertrain will immediately resume switching. Otherwise a fault is detected.

The current limit threshold for the IFB pin is set lower than the protection threshold. When the IFB pin average voltage exceeds the current limit threshold, an internal integrator will activate a clamp amplifier which overrides the modulator input maximum level. This causes the powertrain to maintain a constant output current. The bandwidth of this current limit integrator is significantly slower than that of the CONTROL NODE input. Therefore this current limit cannot be used in lieu of properly compensating the (external) control loop to avoid exceeding maximum current or power ratings for the device.

### **Design Guidelines**

The PRM48By480x500A00 regulator is specifically designed to provide a controlled Factorized Bus distribution voltage for powering downstream VTM Transformer — fast, efficient, isolated, low noise Point-of-Load (POL) converters.

The PRM48By480x500A00 can be configured for two operating modes depending on the type of regulation required.

In Adaptive Loop Operation the regulation circuitry is enabled within the device and regulates the voltage at the output terminals. The PRM48By480x500A00 has a programmable Adaptive Loop load line which can be used to compensate for downstream VTM output resistance allowing for precise point of load regulation without the need for remote sensing.

In Remote Sense Operation, the internal regulation circuitry is disabled and the voltage regulation circuitry is provided externally allowing for remote sensing directly at the point of load. In certain applications Remote Sense Operation can improve regulation accuracy, and allow for operating with high amounts of load capacitance and optimizing load transient response.

#### **Operating Mode Selection**

The operating mode is selected through use of the TRIM pin. When the part is first enabled after  $V_{IN}$  is applied, the TRIM voltage is sampled. The TRIM pin has an internal pull up resistor to  $V_{CC\_INT}$ , so unless external circuitry pulls the pin voltage lower, it will float up to  $V_{CC~INT}$ .

If TRIM is pulled lower than 0.45 V during the first startup after  $V_{IN}$  is applied, the part will be configured for Remote Sense / Child Operation, where the internal voltage regulation circuitry is disabled. In this case, for all subsequent operation the part will output a voltage dependent on the SHARE / CONTROL NODE voltage provided externally (either from an external regulation circuit or parent PRM).

To configure the part for Remote Sense or Child Operation, connect the TRIM pin to SGND. It is recommended to make this connection through a 0  $\Omega$  jumper for troubleshooting purposes.

If the sampled TRIM voltage is higher than 0.55 V during the first startup after  $V_{IN}$  is applied, then the part will be configured for Adaptive Loop Operation, and the internal voltage regulation circuitry is enabled. The PRM will output a voltage dependent on the TRIM voltage, and will remain in this mode for as long as  $V_{IN}$  is applied.

To configure the part for Adaptive Loop Operation, leave the TRIM pin disconnected, or apply a voltage/resistance within the specified range.

The operating mode is detected during the first start up after  $V_{IN}$  is applied. This selection persists until  $V_{IN}$  is removed from the part, and is not changed by fault or disable events. Changing the operating mode can only be done by removing  $V_{IN}$ .



## **Design Guidelines (Adaptive Loop Operation)**

In Adaptive Loop Operation, the internal voltage control circuitry is enabled and the voltage at the output terminals is regulated. The part is nominally set to provide a fixed 48.0 V output, and the TRIM pin can be used to adjust the output over the range of 20.0 V to 55.0 V.

When used with a VTM, the AL pin provides ability to program an Adaptive Loop load line to compensate for the output resistance  $(R<sub>OUT</sub>)$  of a downstream VTM, while the VT pin provides temperature compensation to account for changes in the VTM R<sub>OUT</sub> over temperature.

**Trim Mode and Output Trim Control (Adaptive Loop Operation)**

In Adaptive Loop Operation, during any start up and after ENABLE transitions high, the TRIM pin voltage is sampled to determine if trim is active or inactive. If the sampled TRIM voltage is higher than 3.20 V then the PRM will disable trim. In this case, for all subsequent operation the output voltage will be programmed to the nominal output of 48.0 V and the TRIM pin will be ignored during normal operation.

If the sampled TRIM voltage is between 1.00 V and 2.75 V then the PRM will activate trim mode and it will remain in this mode as long as the PRM is operating.

This selection persists until the PRM is restarted with the ENABLE pin, or due to fault auto-recovery.



*Figure 25 — TRIM Connection*

The output as a function of  $V_{TRIM}$  is defined by equation (1) for 1.00 V  $\leq$  V<sub>TRIM</sub>  $\leq$  2.75 V, and allows for an output voltage ranging from 20.0 V to 55.0 V.

The TRIM pin is pulled up internally to V<sub>CC\_INT</sub> thorough a 10 kΩ resistor. V<sub>TRIM</sub> can be actively set with a DAC that is ground referenced to SGND. V<sub>TRIM</sub> can be passively set by connecting a resistor, RTRIM, from TRIM to SGND such that the voltage divider made with V<sub>CC\_INT</sub> and the 10 kΩ pull up yields the desired V<sub>TRIM</sub>. The formula for calculating this resistor is provided in Equation (1a).

$$
V_{OUT} = V_{TRIM} \bullet 20 \tag{1}
$$

$$
R_{TRIM} = \frac{10 \, k\Omega \cdot V_{TRIM}}{V_{CC_{INT}} - V_{TRIM}} = \frac{10 \, k\Omega \cdot V_{OUT\_SET}}{20 \cdot V_{CC_{INT}} - V_{OUT\_SET}}
$$
(1a)

For 1.00 V s  $V_{TRIM}$   $\leq$  2.75 V where  $V_{OUT\_SET}$  is the desired output voltage.

The output voltage transfer function saturates for applied TRIM voltages above approximately 2.75 V as illustrated in Figure 26 to prevent the output from being driven above its rated output voltage.

When TRIM is set lower than 1.00 V the output voltage is not specified and stable operation is not guaranteed.



*Figure 26 — PRM VOUT vs. VTRIM*

When trim is enabled the voltage at this pin is sampled at 120 µs intervals to determine the trim level. The output can be dynamically trimmed during normal operation, however it is not recommended to use this pin in an external analog feedback loop.

Refer to Table 1 for a summary of the TRIM pin functionality and the recommended voltage/resistance that should be applied to this pin.





 $[2]$  It is not recommended to configure TRIM with a voltage less than 1.00 V in Adaptive Loop Operation



#### **Adaptive Loop Compensation (Adaptive Loop Operation)**

A factorized power system naturally has a DC load line associated with it since the regulator stage (PRM) is positioned before the isolation and voltage transformation stage (VTM) Consider for a moment a factorized power system that has the following parameters:

- $V_F = 40 V$
- $K_{VTM}=1/4$
- ROUT\_VTM =10 mohm @ 25 $\degree$ C

At no load the output voltage at the load will be equal to 10 V ( $V_F \bullet K_{VTM}$ ). With increasing load current, the output voltage at the load will drop at a rate proportional to the VTMs R<sub>OUT</sub>. It should be noted that the  $R_{OUT}$  has a positive temperature coefficient and so the DC load line changes with temperature.

If the presence of this load line is acceptable for your application, then the PRM can be configured by way of the TRIM pin alone. Please refer to the Trimming the Output Voltage section for details. In this case both the AL and VT pins should be left open.

If the presence of this load line is undesirable, the load line can be eliminated by way of the PRMs Adaptive Loop (AL) engine. The AL engine measures the output current of the PRM and accordingly increases the output voltage of the PRM in order to regulate the PRMs output resistance to a fixed negative resistance, RLL\_AL, settable by way of the AL pin. RLL\_AL should be sized to exactly cancel the R<sub>OUT</sub> of the VTM at 25°C. The AL engine is also able to account for the positive temperature coefficient of  $R<sub>OUT</sub>$  by way of its VT pin which will be explained shortly.

#### **Setting the Adaptive Loop Load Line (Adaptive Loop Operation)**

To determine an appropriate value for the compensation slope (RLL\_AL) it helps to reflect the VTM's output resistance to the input side of the VTM. A resistance on the output side of the VTM is scaled by the VTMs transformer ratio ( $K_{VTM}$ ) squared as defined by equation (2):

$$
R_{LLAL} = R_{OUT\_REFL} = R_{OUT\_VTM\_25C} \bullet \left(\frac{1}{K_{VTM}}\right)^2 \tag{2}
$$

Where

 $R_{\text{OUT VTM}}$  is the VTM output resistance at 25 $^{\circ}$ C  $K_{VTM}$  is the VTM transformer ratio  $V_{IN}/V_{OUT}$ 



*Figure 27 — Adaptive Loop Compensation Illustration*

For our hypothetical VTM from above (with  $K_{VTM} = 1/4$  and  $R_{\text{OUT\_VTM}} = 10 \text{ m}\Omega$ ) the output resistance reflected over to the input would be equal to 160 mΩ. For this example, RLL\_AL should be set to -160 mΩ to approximately cancel at 25°C the inherent load line from the VTM.

RLL\_AL is set by the voltage difference between the AL pin and SGND pin, VAL, per the following formula:

$$
R_{LL\_AL} = V_{AL} \bullet (-0.5) \Omega/V \tag{3}
$$

 $V_{AL} \leq 3.10 V$ 

Where V<sub>AL</sub> is the voltage on the AL pin

 $V_{AL}$  is sampled by a 10-bit ADC, whose input is connected to  $V_{CC\_INT}$ through a 10 kΩ pull up resistor. This pull up disables the AL engine when the AL pin is left open. V<sub>AL</sub> can be actively set with a DAC that is ground referenced to SGND. VAL can be passively set by connecting a resistor, RAL, from AL to SGND such that the voltage divider made with V<sub>CC</sub> INT and the 10 kΩ pull up yields the desired V<sub>AL</sub>. The formula for calculating this resistor is provided in Equation (4).

$$
R_{AL} = \frac{10 \ k\Omega \cdot V_{AL}}{V_{CC\_INT} - V_{AL}} \tag{4}
$$



*Figure 28 — PRM-VTM Adaptive Loop Example*





*Figure 29 — AL Connections Figure 30 — VT Connections*

Similar to TRIM, AL is sampled during every start up to determine if the Adaptive Loop load line is enabled or disabled. If the AL pin is allowed to pull up to 3.20 V or higher during start up, then the PRM will disable the Adaptive Loop load line as long as the PRM remains operating. In this case, for all subsequent operation the output voltage will be remain at the set voltage, and the AL pin will be ignored.

This selection persists until the PRM is restarted with the ENABLE pin, or due to fault auto-recovery. When AL is enabled, the voltage at this pin is sampled at 120 µs intervals to determine the load line. The load line can be adjusted during normal operation, however it is not recommended to use this pin in an external analog feedback loop.

### **Adaptive Loop Temperature Compensation (Adaptive Loop Operation)**

By connecting the VT pin of the PRM to the VTM's TM pin, the PRM is able to monitor the internal temperature of the VTM. Knowing the VTM's internal temperature and the temperature coefficient of the VTM's  $R_{\text{OUT}}$ , which is preprogrammed into the PRMs microcontroller, the AL engine is able to scale the nominal value of  $R_{LL,AL}$  (set by the AL pin) to track the VTM's  $R<sub>OUT</sub>$  over temperature. In this way the output resistance of the PRM can be tuned to cancel the output resistance of the VTM with the addition of a single resistor across the AL pin and a connection of the VTM's TM pin to the PRMs VT pin.

The VTM TM voltage is equal to the VTM internal sensed temperature in Kelvin divided by 100. For a temperature range of -55°C to 125°C the TM voltage will range from 2.18 V to 3.98 V. The Adaptive Loop temperature compensation is pre-programed into the internal microcontroller and is 0.3%/°C assuming the VT pin is connected to the TM pin of a compatible VTM.

The TM pin has an internal pull down to SGND, and temperature compensation is disabled for VT voltages less than 1.9 V. To disable temperature compensation, leave the VT pin unconnected and open circuit. When disabled, the temperature defaults 25°C.





*Figure 31 — Adaptive Loop Temperature Compensation Illustration*

The discussion thus far only considered the case where the AL engine is used to compensate for the  $R<sub>OUT</sub>$  of the VTM. The AL engine can be more generally used to account for distribution resistances in both the factorized bus and the VTM's output distribution bus. For more information on how to apply the AL engine towards this end please contact Vicor's Applications Engineering department.

### **Stability Considerations and External Capacitance (Adaptive Loop Operation)**

 In Adaptive Loop Operation, the internal voltage regulation is enabled which has a pre-determined, fixed compensation network. The compensation is designed to be stable over a fixed set of operating and load conditions including load capacitance.

Besides internal output capacitors, external output capacitors also contribute to the closed loop frequency response, thus should be identified and understood, in order to maintain the control loop stability. This includes capacitance placed directly on the PRM output, as well as capacitance on the output of any downstream VTM (if used) reflected to its input.

Figure 32 illustrates the requirements for external capacitors for both the capacitance and ESR value. As shown in Figure 32 (a), the maximum capacitance value of ceramic capacitor is 25 µF, and the capacitance of a combination of ceramic and electrotype capacitors needs to be less than 47 µF. As shown in Figure 32 (b) and (c), the ESR value of electrotype capacitors needs to be between 0.1  $Ω$  and 1  $Ω$ ; the ESR value of ceramic capacitors needs to be between 2 mΩ and 200 mΩ.







### **Current Limit (Adaptive Loop Operation)**

In Adaptive Loop Operation, the current limit is controlled by the internal microcontroller. The current limit approximates a "brickwall" limit where the output current is prevented from crossing the current limit threshold by reducing the output voltage. The current limit threshold is pre-programmed into the internal microcontroller and cannot be changed externally.

When the internal sensed current crosses the current limit threshold, the current limit will be activated after the detection time  $t_{\text{LIM-SUPV}}$ . Once activated, the microcontroller will reduce the error amplifier reference voltage(represented by REF) in order to maintain the output current at the limit value. Current limit is able to reduce the output down to  $\rm V_{OUT\_UVP}$  below which the device will shut down do to output under voltage protection.

**Soft Start Timing and Start up (Adaptive Loop Operation)**

In Adaptive Loop Operation, the PRM has an internal soft start sequence which is initiated at every start up. This allows the PRM to start into fully discharged load capacitance. The soft start sequence ramps the output by modulating the error amplifier reference voltage (REF). The result is that the PRM output will rise at a controlled rate until the final voltage setpoint is reached. The total ramp time is typically 1.8 ms independent of the output trim level. This soft start ramp time is preprogrammed into the microcontroller and cannot be changed externally.

### **Load Transient Response (Adaptive Loop Operation)**

In Adaptive Loop Operation, response time is dependent on the internal compensation. When the Adaptive Loop load line is disabled, the PRM output voltage will recover to the initial set value as illustrated in Figure 33 and Figure 34.



*Figure 33 — PRM Example 10% to 100% Load Transient Response, Adaptive Loop Load Line Disabled*



*Figure 34 — PRM Example 100% to 10% Load Transient Response, Adaptive Loop Load Line Disabled*

When the Adaptive Loop load line is enabled, the voltage will recover to the value determined by the set point and Adaptive Loop load line settings as illustrated in Figure 35.





Actual response times are model dependent and will change based on the load step magnitude, load capacitance and operating conditions.

Because the compensation is fixed internally the load transient response cannot be altered for Adaptive Loop Operation. In order to improve the load transient response performance, the part can be configured for Remote Sense Operation with an external voltage control loop optimized for the specific intended operating conditions. Remote Sense Operation is described in the next section.



### **Arrays (Adaptive Loop Operation)**

In Adaptive Loop operation a parent-child configuration is used for arrays. Up to 5 PRMs of the same type may be placed in parallel to expand the power capacity of the system.

One PRM is designated as the parent and contains the active control loop which considers control pin inputs and drives SHARE. The other PRMs listen to SHARE and act as child powertrains only. The following high-level guidelines must be followed in order for the resultant system to start up and operate properly, and to avoid overstress or exceeding any absolute maximum ratings.

- $\blacksquare$  One PRM must be designated as a parent through configuring the TRIM pin voltage within the recommended range.
- n All other PRMs must be designated as child PRMs by tying TRIM pins to SGND. It is recommended to make this connection through a 0 Ω jumper for troubleshooting purposes.
- n All PRMs in the array must be powered from a common power source so that the input voltage to each PRM is the same. The IN pins of all PRMs must be connected together.
- $\blacksquare$  An independent fuse for each PRM +IN connection is required to maintain safety certifications (see Fusing section).
- $\blacksquare$  An independent inductor for each PRM +IN connection is recommended when used in an array, to control circulating currents among the PRM inputs and reduce the impact of beat frequencies.
- $\blacksquare$  Mismatches in both inductance, and resistance from the common power source to each PRM should be minimized.
- **n** ENABLE pins must be connected together for start up synchronization and proper fault response of the array.
- SHARE pins must be connected together to enable sharing. The bandwidth requirements of SHARE are low enough that the bus can be considered a lumped element, rather than a transmission line, and so star connections to the parent PRM with stubs, as well as daisy chain connections are permitted.
- The resistances between child unit SHARE pins and the parent's should be well matched, to avoid introducing additional sharing mismatches. The SHARE bus should not be routed under any PRM. SHARE bus parasitic capacitance to +IN or +OUT should be minimized.
- SGND of the parent PRM is the reference for all control loop functions. The SGND pins of each child PRMs should be connected to the SGND reference node on the board through a 1 Ω resistor.
- When operating within an array, the parent PRM is rated for full power while the child PRMs are de-rated to the array rated power and current values provided for Child Operation (POUT\_ARRAY,IOUT\_ARRAY). The number of PRMs required to achieve a given array capacity must consider these de-ratings to avoid overstressing any PRM in the array.
- Adaptive Loop design procedures above will hold for an array, in general, although some parameters must be scaled against the number of PRMs in the system.

Arrays of more than 5 PRMs may be possible through use of external circuitry. Please contact Vicor Applications for assistance with array sizing above 5 units.



*Figure 36 — Adaptive Loop Array Example*



## **Design Guidelines (Remote Sense Operation)**

In Remote Sense Operation, the PRM48By480x500A00 is an intelligent powertrain module designed to fully exploit external output voltage feedback and current sensing sub-circuits. These two external circuits are illustrated in Figure 36, which shows an example of the PRM in a standalone application with local voltage feedback and high side current sensing.

In general, these circuits include a precision voltage reference, an operational amplifier which provides closed loop feedback compensation, and a high side current sense circuit which includes a shunt and current sense IC.

The following design procedures refer to the circuit shown in Figure 36.

### **Setting the Output Voltage Level (Remote Sense Operation)**

The output voltage setpoint is a function of the voltage reference and the output voltage sense ratio. With reference to Figure 36, R1 and R2 form the output voltage sensing divider which provides the scaled output voltage to the negative input of the error amplifier; a dedicated reference IC provides the reference voltage to the positive input of the error amplifier. Under normal operation, the error amplifier will keep the voltages at the inverting and non-inverting inputs equal, and therefore the output voltage is defined by:

$$
V_{OUT} = V_{REF} \cdot \frac{R1 + R2}{R2} \tag{5}
$$

Note that the component R1 will also factor into the compensation as described in a later section.

It is important to apply proper slew rate to the reference voltage rise when the control loop is initially enabled. The recommended range for reference rise time is 1 ms to 9 ms. The lower rise time limit will ensure optimized modulator timing performance during start up, and to allow the current limit feature (through IFB pin) to fully protect the device during power-up. The upper rise time limit is needed to guarantee a sufficient factorized bus voltage is provided to any downstream VTM input before the end of the VC pulse.

### **Setting the Output Current Limit and Overcurrent Protection Level (Remote Sense Operation)**

In Remote Sense Operation, the internal current sensing is disabled, and an external current sense amplifier must be implemented to provide feedback to the IFB pin.

The current limit and overcurrent protection set points are linked, and scale together against the current sense shunt, and the gain of the current sense amplifier. The output of the current sense IC provides the IFB voltage which has  $V_{IFB~IL}$  and  $V_{IFB~OC}$  thresholds for the two functions respectively. The set points are therefore defined by:

$$
I_{IL} = \frac{V_{IFB\_IL}}{R_S \cdot G_{CS}}
$$
\n
$$
\tag{6}
$$

and

$$
I_{OC} = \frac{V_{IFB\_OC}}{R_S \cdot G_{CS}}
$$
\n<sup>(7)</sup>

where  $G_{CS}$  is the gain of the current sense amplifier.





### **Control Loop Compensation Requirements (Remote Sense Operation)**

In order to properly compensate the control loop, all components which contribute to the closed loop frequency response should be identified and understood. Figure 24 shows the AC small signal model for the module. Modulator DC gain  $G_{CN}$  and powertrain equivalent resistance  $r_{EO\ OUT}$  are shown. These modeling parameters will support a design cut-off frequency up to 50kHz.

Standard Bode analysis should be used for calculating the error amplifier compensation and analyzing the closed loop stability. The recommended stability criteria are as follows:

1) Phase Margin > 45º: for the closed loop response, the phase should be greater than 45º where the gain crosses 0 dB.

2) Gain Margin > 10dB : The closed loop gain should be lower than - 10dB where the phase crosses 0º.

3) Gain Slope = -20dB/decade : The closed loop gain should have a slope of -20dB/decade at the crossover frequency.

The compensation characteristics must be selected to meet these stability criteria. Refer to Figure 37 for a local sense, voltage-mode control example based on the configuration in Figure 36. In this example, it is assumed that the maximum crossover frequency (FCMAX) has been selected to occur between B and C. Type-2 compensation (Curve IJKL) is sufficient in this case.

The following data must be gathered in order to proceed:

- $\blacksquare$  Modulator Gain G<sub>CN</sub>: See Figures 18, 19, 20
- Powertrain equivalent resistance  $r_{EQ}$ : See Figures 18, 19, 20
- Internal output capacitance: see Figure 13
- $\blacksquare$  External output capacitance value

In the case of ceramic capacitors, the ESR can be considered low enough to push the associated zero well above the frequency of interest. Applications with high ESR capacitor may require a different type of compensation, or cascade control.

The system poles and zeros of the closed loop can then be defined as follows:

■ Powertrain pole, assuming the external capacitor ESR can be neglected:

$$
R_{C_{OUT\_EXT}} \ll \frac{r_{EQ\_OUT} \cdot R_{LOAD}}{r_{EQ\_OUT} + R_{LOAD}}
$$

Main pole frequency:

$$
F_{P} \approx \frac{1}{2\pi \cdot \frac{r_{EQ\_OUT} \cdot R_{LOAD}}{r_{EQ\_OUT} + R_{LOAD}} \cdot (C_{OUT\_INT} + C_{OUT\_EXT})}
$$

■ Compensation Mid-Band Gain:

$$
G_{MB} = 20 \log \frac{R_3}{R_1} \tag{8}
$$

Compensation Zero:

$$
\mathbf{F}_{Z1} = \frac{1}{2\pi \cdot \mathbf{R}_3 \cdot \mathbf{C}_1} \tag{9}
$$

**n** Compensation Pole:

$$
F_{p_2} = \frac{1}{2\pi \cdot \frac{R_3 \cdot C_1 \cdot C_2}{C_1 + C_2}}
$$

and for 
$$
F_{P2}>>F_{Z1}
$$
  $(C_1 + C_2 \approx C_1)$ :

$$
F_{p_2} \approx \frac{1}{2\pi \cdot R_3 \cdot C_2} \tag{10}
$$



*Figure 38 — Reference asymptotic Bode plot for the considered system*



### **Midband Gain Design: R1, R3 (Remote Sense Operation)**

- With reference to Figure 37: curve ABC is the:
- $\blacksquare$  minimum output voltage in the application
- $\blacksquare$  maximum input voltage expected in the application
- $\blacksquare$  maximum load

PRM open loop response, and is where the maximum crossover frequency occurs. In order for the maximum crossover frequency to occur at the design choice F<sub>CMAX</sub>, the compensation gain must be equal and opposite of the powertrain gain at this frequency. For stability purposes, the compensation should be in the Mid-band (J-K) at the crossover. Using Equation (8), the mid-band gain can be selected appropriately.

### **Compensation Zero Design :C1 (Remote Sense Operation)**

With reference to Figure 37: curve EFG is the:

- $\blacksquare$  maximum output voltage in the application
- $\blacksquare$ <br/>minimum input voltage expected in the application
- $\blacksquare$ <br/>minimum load in the application

PRM open loop response, and is where the minimum crossover frequency F<sub>CMIN</sub> occurs. Based on stability criteria, the compensation must be in the mid-band at the minimum crossover frequency, therefore  $F_{\text{CMIN}}$  will occur where EFG is equal and opposite of  $G_{\text{MB}}$ . C1 can be selected using Equation (9) so that  $F_{Z1}$  occurs prior to  $F_{CMIN}$ .

### **High Frequency Pole Design: C2 (Remote Sense Operation):**

Using Equation (10), C2 should be selected so that  $F_{P2}$  is at least one decade above F<sub>CMAX</sub> and prior to the gain bandwidth product of the operational amplifier (10MHz for this example). For applications with a higher desired crossover frequency the use of a high gain bandwidth product amplifier may be necessary to ensure that the real pole can be set at least one decade above the maximum crossover frequency.



### **Arrays (Remote Sense Operation)**

In Remote Sense Operation up to 10 PRMs of the same type may be placed in parallel to expand the power capacity of the system. All PRMs within the array are configured for Remote Sense Operation and are driven by an external control circuit which considers the control inputs and drives the CONTROL NODE bus. The following high-level guidelines must be followed in order for the resultant system to start up and operate properly, and to avoid overstress or exceeding any absolute maximum ratings.

- n All PRMs must be configured for Remote Sense Operation by tying TRIM pins to SGND. It is recommended to make this connection through a 0 Ω jumper for troubleshooting purposes.
- <sup>n</sup> All PRMs in the array must be powered from a common power source so that the input voltage to each PRM is the same.
- An independent fuse for each PRM +IN connection is required to maintain safety certifications (see Fusing section).
- An independent inductor for each PRM +IN connection is recommended when used in an array, to control circulating currents among the PRM inputs and reduce the impact of beat frequencies.
- <sup>n</sup> Mismatches in both inductance, and resistance from the common power source to each PRM should be minimized.
- ENABLE pins must be connected together for start up synchronization and proper fault response of the array.
- $\blacksquare$  Reference supply to the control loop voltage reference and current sense circuitry must be enabled when all modules'  $R_{EF-EN}$ pins have reached their operational voltage levels.
- $\blacksquare$  A single external control circuit must be implemented as

described in the Remote Sense Operation design guidelines. The control circuit should drive the CONTROL NODE bus.

- CONTROL NODE pins must be connected together to enable sharing. The bandwidth requirements of CONTROL NODE are low enough that the bus can be considered a lumped element, rather than a transmission line, and so star connections as well as daisy chain connections are permitted.
- Each PRM must have its own local current shunt and current sense circuitry to drive its IFB pin.
- $\blacksquare$  The resistances between CONTROL NODE pins should be well matched, to avoid introducing additional sharing mismatches. The CONTROL NODE bus should not be routed under any PRM. Parasitic capacitance to +IN or +OUT should be minimized.
- n One PRM should be designated to provide the SGND reference, VAUX, and REF\_EN voltages for the external circuitry.
- $\blacksquare$  The SGND pins of each PRM should be connected to the SGND reference node on the board through a 1 Ω resistor.
- $\blacksquare$  When operating within an array, the PRMs are de-rated to the array rated power and current values provided for Remote Sense Operation (POUT\_ARRAY, IOUT\_ARRAY). The number of PRMs required to achieve a given array capacity must consider these de-ratings to avoid overstressing any PRM in the array.
- $\blacksquare$  When using VAUX to power external circuitry, total current draw including CONTROL NODE sink currents must be taken into account to ensure the maximum VAUX current is not exceeded. Arrays of more than 5 PRMs may require additional circuitry to provide the required source current. Contact Vicor Applications Engineering for more information.



*Figure 39 — Non-Isolated Remote Sense Array Example*



<sup>[1]</sup> Non-Isolated Configuration: - Out connected to -IN

# **DESIGN GUIDELINES (General Operation)**

The following guidelines are general guidelines that apply to any mode of operation.

#### **FPA System Considerations**

There are a few system level design considerations that should be carefully considered when using a PRM and VTM to implement a Factorized Power Architecture (FPA) system

The VC pin of the PRM should be directly connected to the VC pin of the VTM. The PRM and VTM coordinate the soft start sequence of the FPA system through this connection. If the VC pins are not connected the VTM will not start up. When the PRM is ready to start up, it applies a voltage on VC, which enables and powers the VTM's powertrain. The PRM then proceeds to ramp up its output voltage. After approximately 10 ms, VC returns to 0 V and the VTM can then derive power directly from the factorized bus provided that the factorized bus voltage is above the minimum specified VTM operating input voltage when the VC pulse expires.

All VTM faults latch the VTM powertrain off. Input power to the system as a whole must be recycled or the PRM should be disabled and enabled by way of its ENABLE pin in order to restart the system. It is recommended that the voltage on the factorized bus return to zero before the PRM is re-enabled. Otherwise the soft start of the system may be compromised.

A RL filter should be placed between the PRM and VTM to locally isolate switching ripple currents that can interfere with module operation. It is important that the inductance have an impedance that is much greater than that of the PRM output capacitance and VTM input capacitance at the switching frequencies of the devices. A resistor should be placed in shunt to this inductor to dampen the resultant LC tank. For most cases 100 nH in parallel with 1  $\Omega$  is sufficient to isolate the switching ripple currents.

### **Verifying Stability**

A load step transient response can be used in order to estimate stability.

Figure 38 illustrates an example of a load step response. Equation (11) can be used to predict the phase margin based on the ratio of the "kick" to "droop" (as defined in Fig. 38).







### **Burst Mode Operation**

At light loads, the PRM will operate in a burst mode due to minimum timing constraints. An example burst operation waveform is illustrated in Figure 39.

For very light loads, and also for higher input voltages, the minimum time power switching cycle from the powertrain will exceed the power required by the load. In this case the error amplifier will periodically drive SHARE/CONROL NODE below the switching threshold in order to maintain regulation. Switching will cease momentarily until the error amplifier once again drives SHARE/CONTROL NODE voltage above the threshold.



*Figure 41 — Light load burst mode of operation* 

Note that during the bursts of switching, the powertrain frequency is constant, but the number of pulses as well as the time between bursts is variable. The variability depends on many factors including input voltage, output voltages, load impedance, and error amplifier output impedance.

In burst mode, the gain of the SHARE/CONTROL NODE input to the plant which is modeled in the previous sections is time varying. Therefore the small signal analysis cannot be directly applied to burst mode operation.

#### **Input and Output filter design**

Figures 14 and 15 provide the total input and output charge per cycle, as well as switching frequency, of the PRM at full load under various input and output voltages conditions.

Figure 13 provides the effective internal capacitance of the module. A conservative estimate of input and output peak-peak voltage ripple at nominal line and trim is provided by equation (12):

$$
\Delta V = \frac{Q_{TOT} - \frac{I_{FL} \cdot 0.4}{f_{SW}}}{C_{INT} + C_{EXT}}
$$
(12)

QTOT is the total input (Fig. 14) or output (Fig. 15) charge per switching cycle at full load, while  $C_{\text{INT}}$  is the module internal effective capacitance at the considered voltage (Fig. 13) and  $C_{\text{EXT}}$  is the external effective capacitance at the considered voltage.



#### **Input Filter Stability**

The PRM can provide very high dynamic transients. It is therefore very important to verify that the voltage supply source as well as the interconnecting lines are stable and do not oscillate. For this purpose, the converter dynamic input impedance magnitude  $|r_{EQ_N}|$  is provided in Figures 21, 22, 23. It is recommended to provide \_ adequate design margin with respect to the stability conditions illustrated in the previous sections.

#### **Inductive source and local, external input decoupling capacitance with negligible ESR (i.e.: ceramic type)**

The voltage source impedance can be modeled as a series RLINE LLINE circuit. The high performance ceramic decoupling capacitors will not significantly damp the network because of their low ESR; therefore in order to guarantee stability the following conditions must be verified:

$$
R_{line} > \frac{L_{line}}{(C_{N\_INT} + C_{N\_EXT}) \cdot |r_{EQ\_IN}|}
$$
(13)  

$$
R_{line} \ll |r_{EQ\_IN}|
$$
(14)

It is critical that the line source impedance be at least an octave lower than the converter's dynamic input resistance, 14. However, RLINE cannot be made arbitrarily low otherwise equation 13 is violated and the system will show instability, due to under-damped RLC input network.

### **Inductive source and local, external input decoupling capacitance with significant RCIN\_EXT ESR (i.e.: electrolytic type)**

In order to simplify the analysis in this case, the voltage source impedance can be modeled as a simple inductor L<sub>line</sub>. Notice that the high performance ceramic capacitors  $C_{IN\ INT}$  within the PRM, should be included in the external electrolytic capacitance value for this purpose. The stability criteria will be:

$$
\left| r_{EQ\_IN} \right| > R_{C_{N\_EVI}} \tag{15}
$$

$$
\frac{L_{line}}{C_{N\_EXT}\cdot R_{C_{N\_EXT}}} < |r_{EQ\_IN}| \tag{16}
$$

Equation 16 shows that if the aggregate ESR is too small – for example by using very high quality input capacitors  $(C_{IN-EXT})$  – the system will be under-damped and may even become destabilized. Again, an octave of design margin in satisfying 15 should be considered the minimum.

### **Layout Considerations**

Application Note AN:005 details board layout recommendations using VI Chip® components, with details on good power connections, reducing EMI, and shielding of control signals and techniques to reference them to SGND.

Avoid routing control signals (ENABLE, TRIM, AL etc.) directly underneath the PRM. It is critical that all control signals (aside from VC and VT) are referenced to SGND, both for routing and for pulldown and bypassing purposes. VC and VT provide control and feedback from a VTM, and must be referenced to –OUT of the PRM (-IN of the VTM).

SGND is connected to –IN internally to the PRM. SGND should not be tied to any other ground in the system.

A fuse should be incorporated at the input to each PRM, in series with the +IN pin. A 20 A or smaller input fuse (Littelfuse® NANO2® 456 Series) is required to safety agency conditions of acceptability. Always ascertain and observe the safety, regulatory, or other agency specifications that apply to your specific application.

### **Thermal Considerations**

VIChip products are multi-chip modules whose temperature distribution varies greatly for each part number as well as with the input / output conditions, thermal management and environmental conditions. Maintaining the top of the PRM48By480x500A00 case to less than 100ºC will keep all junctions within the VI Chip module below 125ºC for most applications. The percent of total heat dissipated through the top surface versus through the J-lead is entirely dependent on the particular mechanical and thermal environment. The heat dissipated through the top surface is typically 60%. The heat dissipated through the J-lead onto the PCB board surface is typically 40%. Use 100% top surface dissipation when designing for a conservative cooling solution.

It is not recommended to use a VI Chip module for an extended period of time at full load without proper heat sinking.













### **Product Outline Drawing and Recommended Land Pattern - Through Hole (T)**



# **Revision History**





### Vicor's comprehensive line of power solutions includes high density AC-DC and DC-DC modules and accessory components, fully configurable AC-DC and DC-DC power supplies, and complete custom power systems.

Information furnished by Vicor is believed to be accurate and reliable. However, no responsibility is assumed by Vicor for its use. Vicor makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication. Vicor reserves the right to make changes to any products, specifications, and product descriptions at any time without notice. Information published by Vicor has been checked and is believed to be accurate at the time it was printed; however, Vicor assumes no responsibility for inaccuracies. Testing and other quality controls are used to the extent Vicor deems necessary to support Vicor's product warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

#### **Specifications are subject to change without notice.**

### Vicor's Standard Terms and Conditions and Product Warranty

All sales are subject to Vicor's Standard Terms and Conditions of Sale, and Product Warranty which are available on Vicor's webpage (http://www.vicorpower.com/termsconditionswarranty) or upon request.

### Life Support Policy

VICOR'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF VICOR CORPORATION. As used herein, life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. Per Vicor Terms and Conditions of Sale, the user of Vicor products and components in life support applications assumes all risks of such use and indemnifies Vicor against all liability and damages.

### Intellectual Property Notice

Vicor and its subsidiaries own Intellectual Property (including issued U.S. and Foreign Patents and pending patent applications) relating to the products described in this data sheet. No license, whether express, implied, or arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Interested parties should contact Vicor's Intellectual Property Department.

The products described on this data sheet are protected by the following U.S. Patents Numbers: 5,945,130; 6,403,009; 6,710,257; 6,788,033; 6,940,013; 6,969,909; 7,038,917; 7,154,250; 7,166,898; 7,187,263; 7,202,646; 7,361,844; 7,368,957; RE40,072; D496,906; D506,438; D509,472; and for use under 6,975,098 and 6,984,965.

Contact Us: http://www.vicorpower.com/contact-us

#### **Vicor Corporation**

25 Frontage Road Andover, MA, USA 01810 Tel: 800-735-6200 Fax: 978-475-6715 www.vicorpower.com

**email**

Customer Service: custserv@vicorpower.com Technical Support: apps@vicorpower.com

©2020 Vicor Corporation. All rights reserved. The Vicor name is a registered trademark of Vicor Corporation. All other trademarks, product names, logos and brands are property of their respective owners.

