# Offline, Primary-Side Regulator with CC/CV Control and a 700V MOSFET # The Future of Analog IC Technology #### DESCRIPTION The MP020A-5 is an offline, primary-side regulator that provides accurate constant voltage and constant current regulation without an optocoupler or a secondary feedback circuit. The MP020A-5 has an integrated 700V MOSFET. The MP020A-5's variable off-time control allows a flyback converter to operate in discontinuous conduction mode (DCM). The MP020A-5 also features protection functions such as VCC under-voltage lockout (UVLO), over-current protection (OCP), over-temperature protection (OTP), open-circuit protection (OCkP), and over-voltage protection (OVP). Its internal high-voltage start-up current source and power-saving technologies limit the no-load power consumption to less than 30mW. The MP020A-5's variable switching frequency technology provides natural spectrum shaping to smooth the EMI signature, making it suitable for offline, low-power battery chargers and adapters. The MP020A-5 is available in a SOIC8-7A package. | Dowt Number | R <sub>DS(ON)</sub> | Maximum Output<br>Power (85 - 265V <sub>AC</sub> ) | | | |-------------|---------------------|----------------------------------------------------|---------------|--| | Part Number | | Adapter | Open<br>Frame | | | MP020A-5GS | 10Ω | 5W | 8W | | ### **FEATURES** - Primary-Side Control without Optocoupler or Secondary Feedback Circuit - Precise Constant Current and Constant Voltage Control (CC/CV) - Integrated 700V MOSFET with Minimal External Components - Variable Off Time, Peak-Current Control - 550µA High-Voltage Current Source - 30mW No-Load Power Consumption - Programmable Cable Compensation - OVP, OCP, OCkP, OTP, and VCC UVLO - Natural Spectrum Shaping for Improved EMI Signature - Low Cost and Simple External Circuit - Available in a SOIC8-7A Package # **APPLICATIONS** - Cell Phone Chargers - Adapters for Handheld Electronics - Standby and Auxiliary Power Supplies - Small Appliances All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc. # TYPICAL APPLICATION # ORDERING INFORMATION | Part Number* | Package | Top Marking | | |--------------|----------|-------------|--| | MP020A-5GS | SOIC8-7A | See Below | | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP020A-5GS-Z) # **TOP MARKING** MP020A-5 LLLLLLLL MPSYWW MP020A-5: Product code of MP020A-5GS LLLLLLL: Lot number MPS: MPS prefix Y: Year code WW: Week code # PACKAGE REFERENCE | <b>ABSOLUTE MAXIMUM RATINGS</b> (1) | |-----------------------------------------------------------| | DRAIN to GND0.7V to 700V | | VCC to GND0.3V to 30V | | CP to GND0.3V to 7V | | FB input0.7V to 10V | | Continuous power dissipation $(T_A = +25^{\circ}C)^{(2)}$ | | SOIC8-7A1.3W | | Junction temperature150°C | | Lead temperature260°C | | Storage temperature60°C to +150°C | | ESD capability human body mode2.0kV | | ESD capability machine mode200V | | Recommended Operating Conditions (3) | | Operating junction temp. (T <sub>J</sub> )40°C to +125°C | | Operating VCC range 6.6V to 28V | | Thermal Resistance (4) | $oldsymbol{ heta}_{JA}$ | $\boldsymbol{\theta}$ JC | | |------------------------|-------------------------|--------------------------|-------| | SOIC8-7A | . 76 | 45 | .°C/W | #### NOTES: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on JESD51-7, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS** VCC = 15V, $T_A = 25$ °C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | | |-------------------------------------|-----------------------------------------|-------------------------------------------------|-------|-------|-------|-------|--| | Supply Voltage Management (VCC) | | | | | | | | | VCC on threshold | V <sub>ССН</sub> | | 16.8 | 17.3 | 17.8 | V | | | VCC off threshold | Vccl | | 6 | 6.3 | 6.6 | V | | | VCC operating voltage | | | 6.6 | | 28 | V | | | Quiescent current | lα | At no load condition, VCC = 20V | | 360 | 410 | μΑ | | | Operating current | Іор | 60kHz, VCC = 20V | | 500 | | μΑ | | | Leakage current from VCC | I <sub>Leak_</sub> vcc | VCC = 0 → 16V, DRAIN floating | | 0.1 | 1 | μΑ | | | Internal MOSFET (DRAIN) | | | | | | | | | Break-down voltage | V <sub>BRDSS</sub> | VCC = 20V, V <sub>FB</sub> = 7V | 700 | | | V | | | Supply current from DRAIN | I <sub>Charge</sub> | VCC = 4V, V <sub>DRAIN</sub> = 100V | 450 | 550 | 750 | μΑ | | | Leakage current from DRAIN | Leak_Drain | $V_{DS} = 500 V_{DC}$ | | 1 | 10 | μΑ | | | On-state resistance | Ron | $I_D = 10 \text{mA}, T_J = 20 ^{\circ}\text{C}$ | | 10 | 13 | Ω | | | Minimum switching frequency | f <sub>MIN</sub> | At no load condition | | 120 | | Hz | | | Internal Current Sense | • • • • • • • • • • • • • • • • • • • • | | | | | | | | Current limit | I <sub>Limit</sub> | V <sub>FB</sub> = -0.5V | 365 | 380 | 395 | mA | | | Leading-edge blanking | t <sub>LEB</sub> | | 230 | 300 | 370 | ns | | | Feedback Input (FB) | | | | | | | | | FB input current | I <sub>FB</sub> | $V_{FB} = 4V$ , $V_{CP} = 3V$ | 10 | 14 | 18 | μΑ | | | FB threshold | $V_{FB}$ | | 3.93 | 4 | 4.07 | > | | | DCM detect threshold | $V_{DCM}$ | | 80 | 120 | 160 | mV | | | FB open-circuit threshold | V <sub>FBOPEN</sub> | | -0.22 | -0.15 | -0.08 | V | | | FB OVP threshold | V <sub>FBOVP</sub> | | 6.2 | 6.35 | 6.5 | ٧ | | | OVP sample delay | tovp | | | 3.5 | | μs | | | Output Cable Compensation (CP) | | | | | | | | | Cable compensation voltage | V <sub>CP</sub> | Full load | | 2 | | ٧ | | | Thermal Shutdown | | | | | | | | | Thermal shutdown threshold | | | | 150 | | °C | | | Thermal shutdown recovery threshold | | | | 120 | | °C | | # TYPICAL CHARACTERISTICS # TYPICAL CHARACTERISTICS (continued) OVP Sample Delay vs. Junction Temperature On State Resistance vs. Junction Temperature Current I<sub>Limit</sub> vs. Junction Temperature # TYPICAL PERFORMANCE CHARACTERISTICS Performance waveforms are tested on the evaluation board in the Design Example section. $V_{IN} = 230 V_{AC}$ , $V_{OUT} = 5 V$ , $I_{OUT} = 1 A$ , L = 1.6 mH, $T_A = 25 ^{\circ} C$ , unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Performance waveforms are tested on the evaluation board in the Design Example section. $V_{IN} = 230V_{AC}$ , $V_{OUT} = 5V$ , $I_{OUT} = 1A$ , L = 1.6mH, $T_A = 25^{\circ}C$ , unless otherwise noted. ### MP020A-5 CV/CC Characteristics # **PIN FUNCTIONS** | SOIC8-7A<br>Pin # | Name | Description | |-------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VCC | <b>Supply.</b> The IC begins functioning when VCC charges to the on threshold ( $V_{\text{CCH}}$ ) through an internal high-voltage current source. When VCC falls below the off threshold ( $V_{\text{CCL}}$ ), the internal high-voltage current source turns on to charge VCC. Connect a $0.1\mu\text{F}$ decoupling ceramic capacitor for most applications. | | 2, 5, 6 | GND | Ground. | | 3 | FB | <b>Feedback.</b> FB provides the output reference voltage and detects the falling voltage edges to determine the operation mode (CV mode or CC mode). | | 4 | СР | Output cable compensation. Connect a 1µF ceramic capacitor as a low pass filter. The upper resistor of the resistor divider connected to FB adjusts the compensation voltage. | | 8 | DRAIN | Internal MOSFET drain. DRAIN is the input for the high-voltage start-up current source. | # **BLOCK DIAGRAM** Figure 1: Functional Block Diagram ### **OPERATION** #### Start-Up Initially, the IC is self-supplying through an internal high-voltage current source, which is drawn from DRAIN. The internal high-voltage current source turns off for better efficiency when VCC reaches its on threshold ( $V_{\text{CCH}}$ ). Then the transformer's auxiliary winding takes over as the power source. When VCC falls below its off threshold ( $V_{\text{CCL}}$ ), the IC stops switching, and the internal high-voltage current source turns on again (see Figure ). Figure 2: VCC UVLO Figure 3: Simplified Flyback Converter #### **Working Principle** After start-up, the internal MOSFET turns on, and the current sense resistor ( $R_{CS}$ ) senses the primary current ( $i_P(t)$ ) internally (see Figure 3). The current rises linearly at a rate that can be calculated with Equation (1): $$\frac{di_{P}(t)}{dt} = \frac{V_{IN}}{L_{M}} \tag{1}$$ **Figure 1: Primary Current Waveform** When $i_P(t)$ rises up to $I_{PK}$ , the internal MOSFET turns off (see Figure 4). Then the energy stored in the inductor transfers to the secondary side through the transformer. The inductor $(L_M)$ stores energy with each cycle as a function shown in Equation (2): $$E = \frac{1}{2} L_{M} \times I_{PK}^{2} \tag{2}$$ The power transferred from the input to the output can be determined with Equation (3): $$P = \frac{1}{2}L_{M} \times I_{PK}^{2} \times f_{S} \tag{3}$$ Where $f_S$ is the switching frequency. When $I_{PK}$ is constant, the output power depends on $f_S$ . #### Constant Voltage (CV) Operation The MP020A-5 detects the auxiliary winding voltage from FB and operates in constant voltage (CV) mode to regulate the output voltage. Assume the secondary winding is the master and the auxiliary winding is the slave. When the secondary-side diode turns on, the FB voltage can be calculated with Equation (4): $$V_{FB} = \frac{N_{P\_AU}}{N_S} \times (V_O + V_D) \times \frac{R_{DOWN}}{R_{UP} + R_{DOWN}}$$ (4) Where $V_D$ is the secondary-side diode forward-drop voltage, $V_D$ is the output voltage, $V_D$ is the number of auxiliary winding turns, $V_D$ is the number of secondary side winding turns, and $V_D$ and $V_D$ are the resistor divider for sampling. Figure 2: Auxiliary Voltage Waveform The output voltage differs from the secondary voltage due to the current-dependent forward-diode voltage drop. If the secondary voltage is always detected at a fixed secondary current, the difference between the output voltage and the secondary voltage is a fixed $V_D$ . The MP020A-5 samples the auxiliary winding voltage 3.5 $\mu$ s after the primary switch turns off (see Figure 5). The CV loop control function turns the secondary-side diode off to regulate the output voltage. ### **Constant Current (CC) Operation** Figure 3 shows the constant-current operation. Figure 3: CC Control Loop The flyback always works in discontinuous conduction mode (DCM), and the zero-current detection (ZCD) sample block can detect the duty cycle of the secondary-side diode. In constant current (CC) operation, the product of $V_{ZCD}$ times $I_{pk}$ approximately equals $I_{O\_REF}$ , as shown in Equation (5): $$I_{O BEF} = V_{ZCD} \times I_{PK}$$ (5) The calculated output current from the $I_O$ estimator block is compared with the reference value ( $I_{O\_REF}$ ), and the error signal ( $V_{COMP\_I}$ ) controls the turn-on signal of the integral MOSFET. $I_O$ can be calculated with Equation (6): $$I_{O} = \frac{1}{2} \times \frac{N_{P}}{N_{S}} \times I_{O\_REF}$$ (6) The MP020A-5 maintains $I_{O REF}$ at 0.152A. #### Leading-Edge Blanking The parasitic capacitances induce a spike on the sense resistor when the power switch turns on. The MP020A-5 includes a 300ns leading-edge blanking period to avoid falsely terminating the switching pulse. During this blanking period, the current sense comparator is disabled, and the gate driver cannot switch off (see Figure 4). Figure 4: Leading-Edge Blanking #### **DCM Detection** The MP020A-5 operates in DCM in both CV and CC modes. To avoid operating in continuous conduction mode (CCM), the MP020A-5 detects the falling edge of the FB input voltage with each cycle. If the chip does not detect a 120mV falling edge, it stops switching. #### **OVP and OCkP** The MP020A-5 includes over-voltage protection (OVP) and open-circuit protection (OCkP). If the voltage at FB exceeds 6.35V for 3.5µs, or the FB input's 0.15V falling edge cannot be monitored, the MP020A-5 immediately shuts off the driving signals and enters hiccup mode. The MP020A-5 resumes normal operation when the fault has been removed. #### Thermal Shutdown When the temperature of the IC exceeds 150°C, over-temperature protection (OTP) is triggered, and the IC enters auto-recovery mode. When the temperature falls below 120°C, the IC recovers. #### **Output Cable Compensation** To compensate for the secondary-side cable voltage drop for a more precise output voltage, the MP020A-5 has an internal output cable compensation circuit (see Figure 5). The internal ZCD sample can detect the duty of the secondary-side diode. A low-pass filter converts the duty signal to a DC voltage (V<sub>CP</sub>) that changes as the load current varies. $V_{\text{CP}}$ can be converted to a current signal drawn from FB. The voltage drop on $R_{\text{UP}}$ helps the output cable compensation. When the system operates in the maximum load, the CP voltage reaches a maximum of 2V. Figure 5: Output Cable Compensator Determine the compensation voltage with Equation (7): $$V_{FCP} = \frac{5.6 \times D_{S}}{360 \times 10^{3}} \times 2 \times R_{UP} \times \frac{N_{S}}{N_{PAU}}$$ (7) Where $V_{\text{FCP}}$ is the secondary-side compensation voltage drop, $D_{\text{S}}$ is the secondary-diode duty cycle in CC mode (0.4 for the MP020A-5), $R_{\text{UP}}$ is the upper resistor of the resistor divider, $N_{\text{S}}$ is the number of turns for the secondary-side transformer windings, and $N_{\text{P\_AU}}$ is the number of transformer auxiliary winding turns. © 2017 MPS. All Rights Reserved. ### **APPLICATION INFORMATION** #### **Input Filter** The input filter helps convert the AC input to a DC source through the rectifier. Figure 6 shows the input filter, and Figure 7 shows the typical DC bus voltage waveform. Figure 6: Input Filter Figure 7: DC Input Voltage Waveform Bulk capacitors (C1 and C2) filter the rectified AC input. The inductor (L) forms a $\pi$ filter with C1 and C2 to restrain the differential mode EMI noise. The resistor (R) parallel with L restrains the mid-frequency band EMI noise. Normally, R is 1 - $10k\Omega$ . C1 and C2 are usually set as $2\mu F/W$ to $3\mu F/W$ for the universal input condition. For $230V_{AC}$ single-range applications, halve the capacitor values. Avoid using very low minimum DC voltages to ensure that the converter can supply the maximum power load, which can be calculated with Equation (8): $$V_{DC(min)} \ge \frac{N_{P}}{N_{S}} \cdot (V_{O} + V_{D}) \cdot \frac{D_{S}}{1 - D_{S}}$$ (8) If $V_{\text{DC}(\text{min})}$ cannot satisfy this expression, increase the value of the input capacitors to increase $V_{\text{DC}(\text{min})}$ . #### **Output Capacitor** Use low ESR or very low ESR output capacitors to meet the output voltage ripple requirement without using an LC post filter. Using low ESR capacitors improves output voltage regulation and feedback voltage sampling at high temperatures or low temperatures. Use an output capacitor with an ESR below $100m\Omega$ for better efficiency over high ESR output capacitors. ### **Output Diode** Use a Schottky diode because of its fast switching speed and low forward-voltage drop for better high- or low-temperature CV regulation and efficiency. If the lower average efficiency (3% to 4%) is sufficient, replace the output diode with a fast or ultra-fast diode to reduce costs. Be sure to readjust the resistor divider values to the correct output voltage because the forward voltage drop is higher than the Schottky diode's. #### Leakage Inductance The transformer's leakage inductance decreases the system efficiency and affects the output current or voltage constant precision. Optimize the transformer structure to minimize the leakage inductance. Aim for a leakage inductance less than 5% of the primary inductance. #### **RCD Snubber** The transformer's leakage inductance causes the MOSFET drain voltage to spike and excessive ringing on the drain voltage waveform, which affects the output voltage sampling 3.5µs after the MOSFET turns off. The RCD snubber circuit can limit the DRAIN voltage spike. Figure 8 shows the RCD snubber circuit. Figure 8: RCD Snubber Select R<sub>SN</sub> and C<sub>SN</sub> to meet the voltage spike requirements and improve system operation. The power dissipated in the snubber circuit can be approximated with Equation (9): $$P_{SN} = \frac{1}{2} \cdot L_{K} \cdot I_{PK}^{2} \cdot \frac{V_{SN}}{V_{SN} - N_{PS} \times V_{O}} \times f_{S}$$ (9) Where $L_K$ is the leakage inductance, $V_{SN}$ is the clamp voltage, and N<sub>PS</sub> is the turn ratio of primary and secondary side. Since R<sub>SN</sub> consumes the majority of the power, R<sub>SN</sub> is approximated with Equation (10): $$R_{SN} = \frac{V_{SN}^2}{P_{SN}} \tag{10}$$ The maximum ripple of the snubber capacitor voltage can then be calculated with Equation (11): $$\Delta V_{SN} = \frac{V_{SN}}{C_{SN} \cdot R_{SN} \cdot f_{S}}$$ (11) Generally, a 15% ripple is reasonable, so C<sub>SN</sub> can be estimated with Equation (11) as well. Normally, select a time constant ( $\tau = R_{SN} \times C_{SN}$ ) below 0.1ms for better CV sampling. Adjust the resistor based on the power loss and the acceptable clamp voltage in practical applications. The damping resistor in series with the RCD has a relatively large value to prevent any excessive voltage ringing that can affect the CV sampling and increase the output ripple. Use a 200 - $500\Omega$ damping resistor to restrain the drain-voltage ringing. #### **Divided Resistor** For better application performance, select the resistor divider's total value to be between 40 -100kΩ. Smaller resistors draw larger currents from the auxiliary winding, which increases the no-load consumption. Larger resistors may also pick up noise from adjacent components. If necessary, use a resistor between $1k\Omega$ and 2kΩ connected between the FB and resistor divider. RFB can also limit substrate injection current effects (see Figure 9). Figure 9: Feedback Resistor Divider Circuit For more accurate CV regulation, the accuracy of these feedback resistors should be at least 1%. ### **Dummy Load** When the system operates without a load and no dummy load, the output voltage rises above the normal operation because of the minimum switching frequency limitation. Use a dummy load for good load regulation. However, a large dummy load deteriorates efficiency and no-load consumption, so selecting the dummy load is tradeoff between efficiency and load regulation. For most applications, use a dummy load around 10mW, which satisfies the 30mW requirement. ### **Maximum Switching Frequency** Use a secondary-side diode conduction time that exceeds 5.4µs, as shown in Equation (12): $$T_{S_{-}ON} = I_{PK} \cdot \frac{N_{S} \cdot L_{M}}{N_{P} \cdot (V_{O} + V_{D})} > 5.4 \mu s$$ (12) For high- or low-temperature applications, select a maximum switching frequency below 75kHz. ### **PCB Layout Guide** Efficient PCB layout is critical for reliable operation, good EMI, and good thermal performance. For best results, refer to Figure 10 and follow the guidelines below. - 1. Minimize the loop area formed by the input capacitor, the MP020A-5 drain-source, and the primary winding to reduce EMI noise. - 2. Provide at least 1in<sup>2</sup> of top-side copper for adequate heat-sinking. - 3. The copper area connected to GND is the heat conduction path for the MP020A-5. - 4. Minimize the clamp circuit loop to reduce EMI. - Minimize the secondary loop area of the output diode and output filter to reduce EMI noise. - Provide sufficient copper area at the anode and cathode terminal of the output diode to act as a heat sink. - 7. Place the AC input away from the switching nodes to minimize the noise coupling that may bypass the input filter. - 8. Place the bypass capacitor as close as possible to the IC and source. - 9. Place the feedback resistors next to FB. - 10. Minimize the feedback sampling loop to minimize noise coupling. - 11. Use a single-point connection at the negative terminal of the input filter capacitor for the MP020A-5 source pin and bias winding return. Top Layer Bottom Layer Figure 10: Recommended Layout #### **Design Example** Table 1 shows a design example following the application guidelines based the specifications below. Table 1: Design Example | V <sub>IN</sub> | 85 ~ 265V <sub>AC</sub> | |------------------|-------------------------| | V <sub>out</sub> | 5V | | l <sub>out</sub> | 1A | | f <sub>S</sub> | 60kHz | Figure 14 through Figure 16 show the detailed application schematic. This circuit was used for the typical performance and circuit waveforms. For more device applications, please refer to the related evaluation board datasheets. The transformer structure used in Figure 14 can benefit from passing the 3-wire conducted EMI test (output GND connect to earth) without the Y-cap. The Y-cap results in leakage current, which is prohibited in some cell phone charger applications. Figure 15 illustrates how the common noise of the secondary-side diode is restrained. The secondary-side winding splits to two separate windings (N<sub>SEC1</sub> and N<sub>SEC2</sub>), which have the same turns and approximate parasitic capacitors ( $C_{\text{SP1}}$ and $C_{\text{SP2}}$ ), but their hot spot is opposite (Point 9 and Point 10 in Figure 15). Therefore, the common mode noise current produced at the secondary-side windings can counteract each other. The transformer structure is simple if the application does not need to pass the 3-wire conducted EMI or uses a Y-cap. Figure 16 shows a schematic with a simple transformer structure. # TYPICAL APPLICATION CIRCUITS Figure 11: 5V/1A with Complicated Transformer Structure Figure 15: Secondary Side Windings Structure to Restrain the Common Mode Noise # **TYPICAL APPLICATION CIRCUITS** Figure 16: 5V/1A with Simple Transformer Structure # **FLOW CHART** Figure 17: Flow Chart # **PACKAGE INFORMATION** #### SOIC8-7A RECOMMENDED LAND PATTERN **TOP VIEW** 0.0075(0.19) 0.0098(0.25) SIDE VIEW **FRONT VIEW** **DETAIL "A"** #### **NOTE:** - 1) CONTROL DIMENSION IS IN INCHES DIMENSION IN BRACKET IS IN MILLIMETERS - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH PROTRUSIONS OR GATE BURRS. - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. - 4) LEAD COPLANARITY(BOTTOM OF LEADS AFTER FORMING SHALL BE0.004" INCHES MAX. - 5) JEDEC REFERENCE IS MS-012. - 6) DRAWING IS NOT TO SCALE **NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.