

# 36V<sub>IN</sub>, 3A, High Efficiency, 2.1MHz, Synchronous Step-Down Converter with Low Quiescent Current

## **General Description**

The RTQ2106 is a 3A, high-efficiency, current mode synchronous step-down converter which is optimized for automotive applications. The device operates with input voltages from 3V to 36V and is protected from load dump transients up to 42V, eases input surge protection design. The device can program the output voltage between 0.8V to  $V_{IN}$ . The low quiescent current design with the integrated low  $R_{DS(ON)}$  power MOSFETs achieves high efficiency over the wide load range. The peak current mode control with simple external compensation allows the use of small inductors and results in fast transient response and good loop stability.

The ultra-low minimum on-time enable constant-frequency operation even at very high step down ratios. For switching noise sensitive applications, it can be externally synchronized from 300kHz to 2200kHz. The build-in spread-spectrum frequency modulation further helping systems designers with better EMC management.

The RTQ2106 provides complete protection functions such as input under voltage lockout, output under voltage protection, over current protection, and thermal shutdown. Cycle-by-cycle current limit provides protection against shorted outputs and soft-start eliminates input current surge during start-up. The RTQ2106 is available in TSSOP-14 (Exposed Pad) package.

# **Applications**

- Automotive Systems
- Car Camera Module and Car Cockpit Systems
- Connected Car Systems
- Point of Load Regulator in Distributed Power Systems
- · Digital Set Top Boxes
- Broadband Communications

#### **Features**

- AEC-Q100 Grade 1 Qualified
- Wide Input Voltage Range
  - ▶ 4V to 36V
  - → 3V to 36V (Soft-start is finished)
- Wide Output Voltage Range: 0.8V to V<sub>IN</sub>
- Maximum Output Current : 3A
- Peak Current Mode Control
- Integrated  $90m\Omega$  Switch and  $90m\Omega$  Synchronous Rectifier
- Low Quiescent Current : 40μA
- Fast 60ns Minimum Switch On-Time
- Ultra-Short 65ns Minimum Switch Off-Time
- Synchronizable Switching: 300kHz to 2.2MHz
- Selectable PSM/FPWM at Light Load
- Built-In Spread-Spectrum Frequency Modulation for Low EMI
- Externally Adjustable Soft-Start
- Power Good Indication
- Enable Control
- 0.8V ±1.5% Reference Accuracy
- Adjustable Current Limit
- Adjacent Pin-Short Protection
- Built-In UVLO, UVP, OTP



# **Ordering Information**

# Grade QA: AEC-Q100 Qualified and Screened by High Temperature Package Type CP: TSSOP-14 (Exposed Pad-Option 2) Lead Plating System G: Green (Halogen Free and Pb Free)

#### Note:

#### Richtek products are:

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

# **Pin Configuration**



TSSOP-14 (Exposed Pad)

# **Marking Information**

RTQ2106 GCPQAYMDNN RTQ2106GCPQA: Product Number

YMDNN: Date Code



# **Functional Pin Description**

| Pin No.             | Pin Name  | Pin Function                                                                                                                                                                                                                                                                                          |
|---------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                   | SW        | Switch node. SW is the switching node that supplies power to the output and connect the output LC filter from SW to the output load.                                                                                                                                                                  |
| 2                   | PGND      | Power ground. Connect this pin to the negative terminals of the input capacitor and output capacitor.                                                                                                                                                                                                 |
| 3                   | RLIM      | Current limit setup pin. Connect a resistor from this pin to ground to set the current limit value. The recommended resistor value is ranging from $33 k\Omega$ (for typ. 5.5A) to $91 k\Omega$ (for typ. 2.2A).                                                                                      |
| 4                   | AGND      | Analog ground.                                                                                                                                                                                                                                                                                        |
| 5                   | MODE/SYNC | Mode selection and external synchronous signal input. Ground this pin or leave this pin floating enables the power saving mode operation at light load. Apply a DC voltage of 2V or higher or tie to VCC for FPWM mode operation. Tie to a clock source for synchronization to an external frequency. |
| 6                   | PGOOD     | Open-drain power-good indication output. Once soft-start is finished, PGOOD will be pulled low to ground if any internal protection is triggered.                                                                                                                                                     |
| 7                   | COMP      | Compensation node. Connect external compensation elements to this pin to stabilize the control loop.                                                                                                                                                                                                  |
| 8                   | FB        | Feedback voltage input. Connect this pin to the midpoint of the external feedback resistive divider to set the output voltage of the converter to the desired regulation level. The device regulates the FB voltage at a feedback reference voltage, typically 0.8V.                                  |
| 9                   | SS        | Soft-start capacitor connection node. Connect an external capacitor between this pin and ground to set the soft-start time.                                                                                                                                                                           |
| 10                  | EN        | Enable control input. A logic-high enables the converter; a logic-low forces the device into shutdown mode.                                                                                                                                                                                           |
| 11                  | VCC       | Linear regulator output. VCC is the output of the internal 5V linear regulator powered by VIN. Decouple with a $10\mu F,X7R$ ceramic capacitor from VCC to ground for normal operation.                                                                                                               |
| 12                  | воот      | Bootstrap capacitor connection node to supply the high-side gate driver. Connect a $0.1\mu F$ , X7R ceramic capacitor between this pin and SW pin.                                                                                                                                                    |
| 13, 14              | VIN       | Power input. The input voltage range is from 3V to 36V after soft-start is finished. Connect input capacitors between this pin and PGND. It is recommended to use a 4.7 $\mu$ F, X7R and a 0.1 $\mu$ F, X7R capacitors.                                                                               |
| 15<br>(Exposed pad) | PAD       | Exposed pad. The exposed pad is internally unconnected and must be soldered to a large PGND plane. Connect this PGND plane to other layers with thermal vias to help dissipate heat from the device.                                                                                                  |



# **Functional Block Diagram**





#### **Operation**

#### **Control Loop**

The RTQ2106 is a high efficiency step down converter utilizes the peak current mode control. An internal oscillator initiates turn-on of the high-side MOSFET switch. At the beginning of each clock cycle, the internal highside MOSFET switch turns on, allowing current to rampup in the inductor. The inductor current is internally monitored during each switching cycle. The output voltage is sensed on the FB pin via the resistor divider, R1 and R2, and compared with the internal reference voltage (V<sub>REF</sub>) to generate a compensation signal (V<sub>COMP</sub>) on the COMP pin. A control signal derived from the inductor current is compared to the voltage at the COMP pin, derived from the feedback voltage. When the inductor current reaches its threshold, the high-side MOSFET switch is turned off and inductor current ramps-down. While the high-side MOSFET switch is off, inductor current is supplied through the low-side MOSFET switch. This cycle repeats at the next clock cycle. In this way, duty-cycle and output voltage are controlled by regulating inductor current.

#### **MODE Selection and Synchronization**

The RTQ2106 provides an MODE/SYNC pin for Forced-PWM Mode (FPWM) and Power Saving Mode (PSM) operation selection at light load. If  $V_{MODE/SYNC}$  rises above a logic-high threshold voltage ( $V_{IH\_SYNC}$ ) of the MODE/SYNC input, the device is locked in FPWM. If  $V_{MODE/SYNC}$  is held below a logic-low threshold voltage ( $V_{IL\_SYNC}$ ) of the MODE/SYNC input, the device operates in PSM at light load to improve efficiency. The RTQ2106 can also be synchronized with an external clock ranging from 300kHz to 2.2MHz by MODE/SYNC pin.

#### Forced-PWM Mode

Forced-PWM operation provides constant frequency operation at all loads and is useful in applications sensitive to switching frequency. This mode trades off reduced light load efficiency for low output voltage ripple, tight output voltage regulation, and constant switching frequency. In this mode, a negative current limit of  $I_{SK\_L}$  is imposed to prevent damage to the low-side MOSFET switch of the

regulator. The converter synchronizes to any valid clock signal on the SYNC input when in FPWM. When constant frequency operation is more important than light load efficiency, pull the MODE/SYNC input high or provide a valid synchronization input. Once activated, this feature ensures that the switching frequency stays away from the AM frequency band, while operating between the minimum and maximum duty cycle limits.

#### **Power Saving Mode**

With the MODE/SYNC pin floating or pull low, that is, with a logic low on the MODE/SYNC input, the RTQ2106 operates in power saving mode (PSM) at light load to improve light load efficiency. In PSM, IC starts to switch when V<sub>FB</sub> is lower than PSM threshold (V<sub>REF</sub> x 1.005, typically) and stops switching when V<sub>FB</sub> is high enough. IC detects the peak inductor current (I<sub>L PEAK</sub>) and keeps high-side MOSFET switch on until the IL reaches its minimum peak current level (1A at  $V_{IN}$  = 12V, typically) to ensure that IC can provide sufficiency output current with each switching pulse. Zero-current detection is also activated to prevent that IL becomes negative and to ensure no external discharging current from the output capacitor. During non-switching period, most of the internal circuit is shut down, and the supply current drops to quiescent current (typically, 40µA) to reduce the quiescent power consumption. With lower output loading, the non-switching period is longer, so the effective switching frequency becomes lower to reduce the switching loss and switch driving loss.

#### Minimum On-Time and Minimum Off-Time

The minimum on-time,  $t_{ON\_MIN}$ , is the smallest duration of time in which the high-side MOSFET switch can be in its "on" state. The minimum on-time is 60ns (typically). In continuous mode operation, the minimum on-time limit imposes a maximum operating input voltage,  $V_{IN\_MAX}$ , of :

$$V_{IN\_MAX} = \frac{V_{OUT}}{t_{ON\_MIN} \times f_{SW\_MAX}}$$

where  $f_{SW\_MAX}$  is the maximum operating frequency. The minimum off-time,  $t_{OFF\_MIN}$ , is the smallest amount of time that the RTQ2106 is capable of turning on the low-side



MOSFET switch, tripping the current comparator and turning the MOSFET switch back off. The minimum offtime is 65ns (typically). If the switching frequency should be constant, the required off time needs to be larger than minimum off time. Below shows minimum off time calculation with loss terms consideration.

$$t_{OFF\_MIN} \ \leq \ \frac{1 - \left[ \frac{V_{OUT} + I_{OUT\_MAX} \times \left(R_{DS(ON)\_L} + DCR\right)}{V_{IN\_MIN} - I_{OUT\_MAX} \times \left(R_{DS(ON)\_H} - R_{DS(ON)\_L}\right)} \right]}{f_{SW}}$$

where R<sub>DS(ON) H</sub> is the on resistance of the high-side MOSFET switch; R<sub>DS(ON)</sub> L is the on resistance of the low-side MOSFET switch; DCR is the DC resistance of inductor.

#### **Maximum Duty Cycle Operation**

The RTQ2106 is designed to operate in dropout at the high duty cycle approaching 100%. If the operational duty cycle is large and the required off time becomes smaller than minimum off time, the RTQ2106 starts to enable skip off time function and keeps high-side MOSFET switch on continuously. The RTQ2106 implements skip off time function to achieve high duty approaching 100%. Therefore, the maximum output voltage is near the minimum input supply voltage of the application. The input voltage at which the devices enter dropout changes depending on the input voltage, output voltage, switching frequency, load current, and the efficiency of the design.

#### **BOOT UVLO**

The BOOT UVLO circuit is implemented to ensure a sufficient voltage of bootstrap capacitor for turning on the high-side MOSFET switch at any condition. The BOOT UVLO usually actives at extremely high conversion ratio or the higher V<sub>OUT</sub> application operates at very light load. For extremely high conversion ratio condition after softstart is finished or higher V<sub>OUT</sub> application operates at very light load and PSM, the low-side MOSFET switch may not have sufficient turn-on time to charge the bootstrap capacitor. The device monitors voltage of bootstrap capacitor and force to turn on the low-side MOSFET switch when the voltage of bootstrap capacitor falls below V<sub>BOOT UVLO L</sub> (typically, 2.3V). Meanwhile, the minimum off-time is extended to 150ns (typically) hence prolong

the bootstrap capacitor charging time. The BOOT UVLO is sustained until the V<sub>BOOT-SW</sub> is higher than V<sub>BOOT UVLO H</sub> (typically, 2.4V).

#### Internal Regulator

The device integrates a 5V linear regulator (V<sub>CC</sub>) that is supplied by VIN and provides power to the internal circuitry. The internal regulator operates in low dropout mode when  $V_{\text{IN}}$  is below 5V. The  $V_{\text{CC}}$  can be used as the PGOOD pull-up supply but it is "NOT" allowed to power other device or circuitry. The VCC pin must be bypassed to ground with a minimum value of effective capacitance is 3μF. In many applications, a 10μF, X7R is recommended and it needs to be placed as close as possible to the  $V_{\text{CC}}$ pin. Be careful to account for the voltage coefficient of ceramic capacitors when choosing the value and case size. Many ceramic capacitors lose 50% or more of their rated value when used near their rated voltage.

#### **Enable Control**

The RTQ2106 provides an EN pin, as an external chip enable control, to enable or disable the device. If V<sub>EN</sub> is held below a logic-low threshold voltage (V<sub>ENL</sub>), switching is inhibited even if the VIN voltage is above VIN undervoltage lockout threshold ( $V_{\text{UVLOH}}$ ). If  $V_{\text{EN}}$  is held below 0.4V, the converter will enter into shutdown mode, that is, the converter is disabled. During shutdown mode, the supply current can be reduced to  $I_{SHDN}$  (5 $\mu$ A or below). If the V<sub>EN</sub> rises above the logic-high threshold voltage (V<sub>ENH</sub>) while the VIN voltage is higher than V<sub>UVLOH</sub>, the device will be turned on, that is, switching being enabled and soft-start sequence being initiated. The current source of EN typically sinks 1.2μA.

#### Soft-Start

The soft-start function is used to prevent large inrush currents while the converter is being powered up. The RTQ2106 provides an SS pin so that the soft-start time can be programmed by selecting the value of the external soft-start capacitor CSS connected from the SS pin to ground. During the start-up sequence, the soft-start capacitor is charged by an internal current source I<sub>SS</sub> (typically, 6μA) to generate a soft-start ramp voltage as a reference voltage to the PWM comparator. If the output is

www.richtek.com

for some reasons pre-biased to a certain voltage during start-up, the device will not turn on high-side MOSFET switch until the voltage difference between SS pin and FB pin is larger than 400mV ( i.e.  $V_{SS} - V_{FB} > 400$ mV, typically). And only when this ramp voltage is higher than the feedback voltage  $V_{FB}$ , the switching will be resumed. The output voltage can then ramp up smoothly to its targeted regulation voltage, and the converter can have a monotonic smooth start-up. For soft-start control, the SS pin should never be left unconnected. After the  $V_{SS}$  rises above 2V (typically), the PGOOD pin will be in high impedance and  $V_{PGOOD}$  will be held high. The typical start-up waveform shown in Figure 1 indicate the sequence and timing between the output voltage and related voltage.



Figure 1. Start-Up Sequence

#### **Power Good Indication**

The RTQ2106 features an open-drain power-good output (PGOOD) to monitor the output voltage status. The output delay of comparator prevents false flag operation for short excursions in the output voltage, such as during line and load transients. Pull-up PGOOD with a resistor to V<sub>CC</sub> or an external voltage below 5.5V. The power-good function is activated after soft start is finished and is controlled by a comparator connected to the feedback signal V<sub>FB</sub>. If V<sub>FB</sub> rises above a power-good high threshold (V<sub>TH PGLH1</sub>) (typically 90% of the reference voltage), the PGOOD pin will be in high impedance and V<sub>PGOOD</sub> will be held high after a certain delay elapsed. When V<sub>FB</sub> exceeds V<sub>TH PGHL1</sub> (typically 120% of the reference voltage), the PGOOD pin will be pulled low, moreover, IC turns off highside MOSFET switch and turns on low-side MOSFET switch until the inductor current reaches I<sub>SK L</sub> if MODE

pin is set high. If the  $V_{FB}$  is still higher than  $V_{TH\_PGHL1}$ , the high-side MOSFET switch remains prohibited and the low-side MOSFET switch will turn-on again at next cycle. If MODE pin is set low, IC turns off low-side MOSFET switch once the inductor current reaches zero current unless  $V_{BOOT-SW}$  is too low. For  $V_{FB}$  higher than  $V_{TH\_PGHL1}$ ,  $V_{PGOOD}$  can be pulled high again if  $V_{FB}$  drops back by a power-good high threshold ( $V_{TH\_PGLH2}$ ) (typically 117% of the reference voltage). When  $V_{FB}$  fall short of power-good low threshold ( $V_{TH\_PGHL2}$ ) (typically 85% of the reference voltage), the PGOOD pin will be pulled low. Once being started-up, if any internal protection is triggered, PGOOD will be pulled low to ground. The internal open-drain pull-down device ( $10\Omega$ , typically) will pull the PGOOD pin low. The power good indication profile is shown in Figure 2.



Figure 2. The Logic of PGOOD

#### **Spread-Spectrum Operation**

Due to the periodicity of the switching signals, the energy concentrates in one particular frequency and also in its harmonics. These levels or energy is radiated and therefore this is where a potential EMI issue arises. The RTQ2106 build-in spread-spectrum frequency modulation further helping systems designers with better EMC management. The spread spectrum can be active when soft-start is finished and zero-current is not detected. The spreadspectrum is implemented by a pseudo random sequence and uses +6% spread of the switching frequency, that is, the frequency will vary from 2.1MHz to 2.226MHz. Therefore, the RTQ2106 still guarantees that the 2.1MHz switching frequency does not drop into the AM band limit of 1.8MHz. However, the spread spectrum can't be active when the device is synchronized with an external clock by MODE/ SYNC pin.

Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

7



#### Input Under-Voltage Lockout

In addition to the EN pin, the RTQ2106 also provides enable control through the VIN pin. If  $V_{EN}$  rises above  $V_{ENH}$  first, switching will still be inhibited until the VIN voltage rises above  $V_{UVLOH}$ . It is to ensure that the internal regulator is ready so that operation with not-fully-enhanced internal MOSFET switches can be prevented. After the device is powered up, if the VIN voltage goes below the UVLO falling threshold voltage ( $V_{UVLOL}$ ), this switching will be inhibited; if VIN voltage rises above the UVLO rising threshold ( $V_{UVLOH}$ ), the device will resume switching. Note that  $V_{IN}$  = 3V is only designed for cold crank requirement, normal input voltage should be larger than  $V_{UVLOH}$ .

#### **High-Side Switch Peak Current-Limit Protection**

The RTQ2106 includes a cycle-by-cycle high-side switch peak current-limit protection against the condition that the inductor current increasing abnormally, even over the inductor saturation current rating. The high-side MOSFET switch peak current limit of the RTQ2106 is adjustable by placing a resistor on the RLIM pin. The recommended resistor value is ranging from  $33k\Omega$  (for typ. 5.5A) to  $91k\Omega$ (for typ. 2.2A) and it is recommended to use 1% tolerance or better and temperature coefficient of 100 ppm or less resistors. The inductor current through the high-side MOSFET switch will be measured after a certain amount of delay when the high-side MOSFET switch being turned on. If an over-current condition occurs, the converter will immediately turn off the high-side MOSFET switch and turn on the low-side MOSFET switch to prevent the inductor current exceeding the high-side MOSFET switch peak current limit (I<sub>LIM</sub> <sub>H</sub>).

#### **Low-Side Switch Current-Limit Protection**

The RTQ2106 not only implements the high-side switch peak current limit but also provides the sourcing current limit and sinking current limit for low-side MOSFET switch. With these current protections, the IC can easily control inductor current at both side switch and avoid current runaway for short-circuit condition.

For the low-side MOSFET switch sourcing current limit, there is a specific comparator in internal circuitry to compare the low-side MOSFET switch sourcing current to the low-side MOSFET switch sourcing current limit at

the end of every clock cycle. When the low-side MOSFET switch sourcing current is higher than the low-side MOSFET switch sourcing current limit which is high-side MOSFET switch current limit (I<sub>LIM\_H</sub>) multiplied by 0.95, the new switching cycle is not initiated until inductor current drops below the low-side MOSFET switch sourcing current limit.

For the low-side MOSFET switch sinking current limit protection, it is implemented by detecting the voltage across the low-side MOSFET switch. If the low-side MOSFET switch sinking current exceeds the low-side MOSFET switch sinking current limit (I<sub>SK\_L</sub>) (typically, 2A), the converter will immediately turn off the low-side MOSFET switch and turn on the high-side MOSFET switch.

#### **Output Under-Voltage Protection**

The RTQ2106 includes output under-voltage protection (UVP) against over-load or short-circuited condition by constantly monitoring the feedback voltage V<sub>FB</sub>. If V<sub>FB</sub> drops below the under-voltage protection trip threshold (typically 50% of the internal reference voltage), the UV comparator will go high to turn off the high-side MOSFET and then turn off the low-side MOSFET when the inductor current drop to zero. If the output under-voltage condition continues for a period of time, the RTQ2106 enters output under-voltage protection with hiccup mode and discharges the C<sub>SS</sub> by an internal discharging current source I<sub>SS</sub> <sub>DIS</sub> (typically, 2µA). During hiccup mode, the device remains shut down. After the V<sub>SS</sub> is discharged to less than 150mV (typically), the RTQ2106 attempts to re-start up again, the internal charging current source I<sub>SS</sub> gradually increases the voltage on C<sub>SS</sub>. The high-side MOSFET switch will start switching when voltage difference between SS pin and FB pin is larger than 400mV (i.e. V<sub>SS</sub> – V<sub>FB</sub> > 400mV, typically). If the output under-voltage condition is not removed, the high-side MOSFET switch stop switching when the voltage difference between SS pin and FB pin is 700mV (i.e.  $V_{SS} - V_{FB} = 700$ mV, typically) and then the I<sub>SS DIS</sub> discharging current source begins to discharge Css.

Upon completion of the soft-start sequence, if the output under-voltage condition is removed, the converter will resume normal operation; otherwise, such cycle for auto-

DSQ2106-QA-02 May 2019

recovery will be repeated until the output under-voltage condition is cleared.

Hiccup mode allows the circuit to operate safely with low input current and power dissipation, and then resume normal operation as soon as the over-load or short-circuit condition is removed. A short circuit protection and recovery profile is shown in Figure 3.

Since the  $C_{SS}$  will be discharged to 150mV when the RTQ2106 enters output under-voltage protection, the first discharging time ( $t_{SS\_DIS1}$ ) can be calculated as follow

$$t_{SS\_DIS1} = C_{SS} \times \frac{V_{SS} - 0.15}{I_{SS\_DIS}}$$

The equation below assumes that the  $V_{FB}$  will be 0 at short-circuited condition and it can be used to calculate the  $C_{SS}$  discharging time ( $t_{SS\_DIS2}$ ) and charging time ( $t_{SS\_CH}$ ) during hiccup mode.

$$\begin{aligned} &t_{SS\_DIS2} = C_{SS} \times \frac{0.55}{I_{SS\_DIS}} \\ &t_{SS\_CH} = C_{SS} \times \frac{0.55}{I_{SS\_CH}} \end{aligned}$$



Figure 3. Short Circuit Protection and Recovery

#### **Over-Temperature Protection**

The RTQ2106 includes an over temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. The OTP will shut down switching operation when junction temperature exceeds a thermal shutdown threshold  $T_{SD}$ . Once the junction temperature cools down by a thermal shutdown hysteresis ( $\Delta T_{SD}$ ), the IC will resume normal operation with a complete soft-start.

#### **Pin-Short Protection**

The RTQ2106 provides pin-short protection for neighbor pins. The internal protection fuse will be burned out to prevent IC smoke, fire and spark when BOOT pin is shorted to VIN pin. The hiccup mode protection will be triggered to avoid IC burn-out when SW pin is shorted to ground during internal high-side MOSFET turns on.



# Absolute Maximum Ratings (Note 1)

| • VIN Voltage, VIN                                                          | 0.3V to 42V               |
|-----------------------------------------------------------------------------|---------------------------|
| • SW Voltage, V <sub>SW</sub>                                               | 0.3V to 42V               |
| <50ns                                                                       | 5V to 46.3V               |
| • BOOT Voltage, V <sub>BOOT</sub>                                           | 0.3V to 48V               |
| BOOT to SW Voltage, V <sub>BOOT-SW</sub>                                    | 0.3V to 6V                |
| • EN and SS Voltage, V <sub>EN</sub> and V <sub>SS</sub>                    | 0.3V to 42V               |
| • Other Pins                                                                | 0.3V to 6V                |
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> |                           |
| TSSOP-14 (Exposed pad)                                                      | - 4.28W                   |
| Package Thermal Resistance (Note 2)                                         |                           |
| TSSOP-14 (Exposed pad), $\theta_{JA}$                                       | - 29.2°C/W                |
| TSSOP-14 (Exposed pad), $\theta_{JC}$                                       | - 7.5°C/W                 |
| • Junction Temperature                                                      | - 150°C                   |
| • Lead Temperature (Soldering, 10 sec.)                                     | - 260°C                   |
| • Storage Temperature Range                                                 | - −65°C to 150°C          |
| ESD Susceptibility (Note 3)                                                 |                           |
| HBM (Human Body Model)                                                      | - 2kV                     |
| Recommended Operating Conditions (Note 4)                                   |                           |
| • Supply Input Voltage                                                      | - 3V to 36V               |
| Output Voltage                                                              | - 0.8V to V <sub>IN</sub> |
| • Junction Temperature Range                                                | 40°C to 150°C             |
| Ambient Temperature Range                                                   | 40°C to 125°C             |
|                                                                             |                           |

#### **Electrical Characteristics**

( $V_{IN}$  = 12V,  $T_A$  =  $T_J$  = -40°C to 125°C, unless otherwise specified)

| Parameter               | Symbol           | Test Conditions                                                                   | Min   | Тур  | Max   | Unit |
|-------------------------|------------------|-----------------------------------------------------------------------------------|-------|------|-------|------|
| Supply Voltage          |                  | •                                                                                 |       | •    |       |      |
| Operating Input Voltage | V <sub>IN</sub>  | Soft-start is finished                                                            | 3     |      | 36    | V    |
| VIN Under-Voltage       | Vuvloh           | V <sub>IN</sub> rising                                                            | 3.6   | 3.8  | 4     | V    |
| Lockout Threshold       | Vuvlol           | V <sub>IN</sub> falling                                                           | 2.7   | 2.85 | 3     | V    |
| Shutdown Current        | Ishdn            | V <sub>EN</sub> = 0V                                                              | 5     | μΑ   |       |      |
| Quiescent Current       | IQ               | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 0.82V, not switching                      |       | 40   | 50    | μΑ   |
| Constant Voltage Regula | tion             |                                                                                   |       |      |       |      |
|                         |                  | $3V < V_{IN} < 36V$ , PWM, $T_A = T_J = 25$ °C                                    | 0.792 | 8.0  | 0.808 |      |
| Reference Voltage       | V <sub>REF</sub> | $3V < V_{IN} < 36V$ , PWM,<br>T <sub>A</sub> = T <sub>J</sub> = $-40$ °C to 125°C | 0.788 | 0.8  | 0.812 | V    |
| Enable Voltage          |                  |                                                                                   |       |      |       |      |
| Enable Threshold        | V <sub>ENH</sub> | VEN rising                                                                        | 1.15  | 1.25 | 1.35  | V    |
| Voltage                 | VENL             | VEN falling                                                                       | 0.9   | 1.05 | 1.15  | ٧    |



| Parameter                                | Symbol                 | Test Conditions                                                                      | Min   | Тур | Max  | Unit |  |
|------------------------------------------|------------------------|--------------------------------------------------------------------------------------|-------|-----|------|------|--|
| Current Limit                            | l                      |                                                                                      | ı     |     |      |      |  |
| High-Side Switch Current<br>Limit 1      | I <sub>LIM_H1</sub>    | R <sub>LIM</sub> = 91kΩ                                                              | 1.87  | 2.2 | 2.53 | Α    |  |
| High-Side Switch Current<br>Limit 2      | I <sub>LIM_H2</sub>    | R <sub>LIM</sub> = 47kΩ                                                              | 3.52  | 4   | 4.48 | A    |  |
| High-Side Switch Current<br>Limit 3      | Ішм_нз                 | R <sub>LIM</sub> = 33kΩ                                                              | 4.84  | 5.5 | 6.16 | А    |  |
| Low-Side Switch Sinking<br>Current Limit | lsk_L                  | From drain to source                                                                 |       | Α   |      |      |  |
| Switching                                |                        |                                                                                      |       |     |      |      |  |
| Switching Frequency                      | f <sub>SW</sub>        |                                                                                      | 1.89  | 2.1 | 2.31 | MHz  |  |
| SYNC Frequency Range                     |                        | MODE/SYNC Pin = External Clock                                                       | 0.3   |     | 2.2  | MHz  |  |
| SYNC Switching High<br>Threshold         | V <sub>IH</sub> _SYNC  | MODE/SYNC Pin = External Clock                                                       |       |     | 2    | V    |  |
| SYNC Switching Low<br>Threshold          | VIL_SYNC               | MODE/SYNC Pin = External Clock                                                       | 0.4   | -   | 1    | V    |  |
| SYNC Switching Clock Duty Cycle          | DSYNC                  | MODE/SYNC Pin = External Clock                                                       | 20    |     | 80   | %    |  |
| Minimum On-Time                          | ton_min                |                                                                                      |       | 60  | 80   | ns   |  |
| Minimum Off-Time                         | toff_MIN               |                                                                                      |       | 65  | 80   | ns   |  |
| Internal MOSFET                          | <b>.</b>               |                                                                                      | ı     | •   |      | •    |  |
| High-Side Switch<br>On-Resistance        | R <sub>DS(ON)</sub> _H |                                                                                      |       | 90  | 170  | mΩ   |  |
| Low-Side Switch<br>On-Resistance         | R <sub>DS(ON)_L</sub>  |                                                                                      |       | 90  | 170  | mΩ   |  |
| High-Side Switch Leakage<br>Current      | I <sub>LK_H</sub>      | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 0V                                           |       |     | 1    | μА   |  |
| Soft-Start                               |                        |                                                                                      |       |     |      |      |  |
| Soft-Start Internal Charging Current     | I <sub>SS</sub>        |                                                                                      | 4.8   | 6   | 7.2  | μА   |  |
| Power Good                               |                        |                                                                                      |       |     |      |      |  |
|                                          | VTH_PGLH1              | V <sub>FB</sub> rising, % of V <sub>REF</sub> , PGOOD from low to high               | 85    | 90  | 95   | %    |  |
| Power Good Rising                        | VTH_PGHL1              | V <sub>FB</sub> rising, % of V <sub>REF</sub> , PGOOD from high to low               |       | 120 |      | 70   |  |
| Threshold                                | V <sub>TH_PGHL2</sub>  | V <sub>FB</sub> falling, % of V <sub>REF</sub> , PGOOD from high to low              | 80    | 85  | 90   | 0/   |  |
|                                          | V <sub>TH_PGLH2</sub>  | V <sub>FB</sub> falling, % of V <sub>REF</sub> , PGOOD from low to high              | 1 117 |     |      | - %  |  |
| Power Good Leakage<br>Current            | I <sub>LK_PGOOD</sub>  | PGOOD signal good, V <sub>FB</sub> = V <sub>REF</sub> ,<br>V <sub>PGOOD</sub> = 5.5V |       |     | 0.5  | μА   |  |
| Power Good Sink<br>Current Capability    | Isk_PGOOD              | PGOOD signal fault,<br>I <sub>PGOOD</sub> sinks 2mA                                  |       |     | 0.3  | V    |  |



| Parameter                                  | Symbol            | Test Conditions                 | Min  | Тур | Max  | Unit          |
|--------------------------------------------|-------------------|---------------------------------|------|-----|------|---------------|
| Error Amplifier                            |                   |                                 |      |     |      |               |
| Error Amplifier<br>Trans-conductance       | gm                | $-10\mu A < I_{COMP} < 10\mu A$ | 665  | 950 | 1280 | μ <b>A</b> /V |
| COMP to Current<br>Sense Trans-Conductance | gm_ <sub>CS</sub> |                                 | 4.5  | 5.6 | 6.7  | A/V           |
| Spread Spectrum                            |                   |                                 |      |     |      |               |
| Spread-Spectrum Range                      | SSP               |                                 |      | +6  |      | %             |
| Over-Temperature Protecti                  | on                |                                 |      |     |      |               |
| Thermal Shutdown                           | T <sub>SD</sub>   |                                 |      | 175 |      | °C            |
| Thermal Shutdown<br>Hysteresis             | $\Delta T_{SD}$   |                                 |      | 15  |      | °C            |
| Output Under-Voltage Prot                  | ection            |                                 |      |     |      |               |
| UVP Trip Threshold                         | V <sub>UVP</sub>  | UVP detect                      | 0.35 | 0.4 | 0.45 | ٧             |

- **Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- **Note 2.**  $\theta_{JA}$  is measured under natural convection (still air) at  $T_A = 25^{\circ}\text{C}$  with the component mounted on a high effective-thermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard. The first layer is filled with copper.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.



# **Typical Application Circuit**

#### 12V, 3A Step-Down Converter



L1 = Cyntec-VCHA075D-4R7MS6 C5/C6 = GCM32EC71E226KE36L C1 = GRM31CR71H475KA12L

#### 5V, 3A Step-Down Converter



L1 = Cyntec-VCMT063T-2R2MN5 C5/C6 = GRM31CR71A226KE15L C1 = GRM31CR71H475KA12L



## **Typical Operating Characteristics**

Unless otherwise specified the following conditions apply: V<sub>IN</sub> = 12V, T<sub>A</sub> = 25°C. Specified temperatures are ambient.



























DSQ2106-QA-02 May 2019





























DSQ2106-QA-02 May 2019 www.richtek.com



#### Level III of Starting Profile (ISO16750-2)



#### **Start-Up Dropout Performance**



#### **Start-Up Dropout Performance**



#### **Radiated EMI Performance**





## **Application Information**

A general RTQ2106 application circuit is shown in typical application circuit section. External component selection is largely driven by the load requirement and begins with the selection of operating mode by setting the  $V_{\text{MODE/SYNC}}$ . Next, the inductor L, the input capacitor  $C_{\text{IN}}$ , and the output capacitor  $C_{\text{OUT}}$  are chosen. Next, feedback resistors and compensation circuit are selected to set the desired output voltage and crossover frequency. Next, the internal regulator capacitor  $C_{\text{VCC}}$  and the bootstrap capacitor  $C_{\text{BOOT}}$  can be selected. Finally, the remaining optional external components can be selected for functions such as the EN, external soft-start, PGOOD, inductor peak current limit, and synchronization.

#### FPWM/PSM Selection

The RTQ2106 provides an MODE/SYNC pin for Forced-PWM Mode (FPWM) and Power Saving Mode (PSM) operation selection at light load. To optimize efficiency at light loads, the RTQ2106 can be set in PSM. The V<sub>MODE/SYNC</sub> is held below a logic-low threshold voltage (V<sub>IL\_SYNC</sub>) of the MODE/SYNC input, that is, with the MODE/SYNC pin floating or pull low, the device operates in PSM at light load to improve light load efficiency. If it is necessary to keep switching harmonics out of the signal band, the RTQ2106 can operate in FPWM. The device is locked in PWM mode when V<sub>MODE/SYNC</sub> rises above a logic-high threshold voltage (V<sub>IH\_SYNC</sub>) of the MODE/SYNC input. The FPWM trades off reduced light load efficiency for low output voltage ripple, tight output voltage regulation, fast transient response, and constant switching frequency.

#### **Inductor Selection**

The inductor selection trade-offs among size, cost, efficiency, and transient response requirements. Generally, three key inductor parameters are specified for operation with the device: inductance value (L), inductor saturation current (I<sub>SAT</sub>), and DC resistance (DCR).

A good compromise between size and loss is a 30% peak-to-peak ripple current to the IC rated current. The switching frequency, input voltage, output voltage, and selected inductor ripple current determines the inductor value as follows:

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times \Delta I_{L}}$$

Larger inductance values result in lower output ripple voltage and higher efficiency, but a slightly degraded transient response. This result in additional phase lag in the loop and reduce the crossover frequency. As the ratio of the slope-compensation ramp to the sensed-current ramp increases, the current-mode system tilts towards voltage-mode control. Lower inductance values allow for smaller case size, but the increased ripple lowers the effective current limit threshold, increases the AC losses in the inductor and may trigger low-side switch sinking current limit at FPWM. It also cause insufficient slope compensation and ultimately loop instability as duty cycle approaches or exceeds 50%. When duty cycle exceeds 50%, below condition needs to be satisfied:

$$2.1 \times f_{SW} > \frac{V_{OUT}}{L}$$

A good compromise among size, efficiency, and transient response can be achieved by setting an inductor current ripple ( $\Delta I_L$ ) with about 10% to 50% of the maximum rated output current (3A).

To enhance the efficiency, choose a low-loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. The inductor value determines not only the ripple current but also the load-current value at which DCM/CCM switchover occurs. The inductor selected should have a saturation current rating greater than the peak current limit of the device. The core must be large enough not to saturate at the peak inductor current ( $I_{L\ PEAK}$ ):

$$\Delta I_L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L}$$

$$I_{L\_PEAK} = I_{OUT\_MAX} + \frac{1}{2}\Delta I_{L}$$

The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the high-side switch peak current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the high-



side switch peak current limit rather than the peak inductor current. It is recommended to use shielded inductors for good EMI performance.

#### Input Capacitor Selection

Input capacitor, C<sub>IN</sub>, is needed to filter the pulsating current at the drain of the high-side MOSFET switch. CIN should be sized to do this without causing a large variation in input voltage. The peak-to-peak voltage ripple on input capacitor can be estimated as equation below:

$$\Delta V_{CIN} = D \times I_{OUT} \times \frac{1 - D}{C_{IN} \times f_{SW}} + ESR \times I_{OUT}$$

$$D = \frac{V_{OUT}}{V_{IN} \times \eta}$$

Figure 4 shows the C<sub>IN</sub> ripple current flowing through the input capacitors and the resulting voltage ripple across the capacitors. For ceramic capacitors, the equivalent series resistance (ESR) is very low, the ripple which is caused by ESR can be ignored, and the minimum value of effective input capacitance can be estimated as equation below:

$$C_{\text{IN\_MIN}} = I_{\text{OUT\_MAX}} \times \frac{D(1-D)}{\Delta V_{\text{CIN\_MAX}} \times f_{\text{SW}}}$$

Where  $\Delta V_{CIN\_MAX} \leq 200 \text{mV}$ 



Figure 4. CIN Ripple Voltage and Ripple Current

In addition, the input capacitor needs to have a very low ESR and must be rated to handle the worst-case RMS input current. The RMS ripple current (I<sub>RMS</sub>) of the regulator can be determined by the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and rated output current (I<sub>OUT</sub>) as the following equation:

IRMS 
$$\cong$$
 IOUT\_MAX  $\times \frac{V_{OUT}}{V_{IN}} \times \sqrt{\frac{V_{IN}}{V_{OUT}}} - 1$ 

From the above, the maximum RMS input ripple current occurs at maximum output load, which will be used as the requirements to consider the current capabilities of the input capacitors. The maximum ripple voltage usually occurs at 50% duty cycle, that is,  $V_{IN} = 2 \times V_{OUT}$ . It is commonly to use the worse  $I_{RMS} \cong 0.5 \, x \, I_{OUT\ MAX}$  at  $V_{IN}$  = 2 x V<sub>OUT</sub> for design. Note that ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life which makes it advisable to further de-rate the capacitor, or choose a capacitor rated at a higher temperature than required.

Several capacitors may also be paralleled to meet size, height and thermal requirements in the design. For low input voltage applications, sufficient bulk input capacitance is needed to minimize transient effects during output load changes. Ceramic capacitors are ideal for switching regulator applications due to its small, robust and very low ESR. However, care must be taken when these capacitors are used at the input. A ceramic input capacitor combined with trace or cable inductance forms a high quality (under damped) tank circuit. If the RTQ2106 circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the device's rating. This situation is easily avoided by placing the low ESR ceramic input capacitor in parallel with a bulk capacitor with higher ESR to damp the voltage ringing.

The input capacitor should be placed as close as possible to the VIN pin, with a low inductance connection to the PGND of the IC. It is recommended to connect a 4.7µF, X7R capacitor between VIN pin to PGND pin. For filtering high frequency noise, additional small capacitor  $0.1\mu F$ should be placed close to the part and the capacitor should be 0402 or 0603 in size. X7R capacitors are recommended for best performance across temperature and input voltage variations.

#### **Output Capacitor Selection**

The selection of C<sub>OUT</sub> is determined by considering to satisfy the voltage ripple and the transient loads. The peakto-peak output ripple,  $\Delta V_{OUT}$ , is determined by :

$$\Delta V_{OUT} \le \Delta I_L \left( ESR + \frac{1}{8 \times f_{SW} \times C_{OUT}} \right)$$

www.richtek.com



Where the  $\Delta I_L$  is the peak-to-peak inductor ripple current. The output ripple is highest at maximum input voltage since  $\Delta I_L$  increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements.

Regarding to the transient loads, the  $V_{SAG}$  and  $V_{SOAR}$  requirement should be taken into consideration for choosing the effective output capacitance value. The amount of output sag/soar is a function of the crossover frequency factor at PWM, which can be calculated from below

$$V_{SAG} = V_{SOAR} = \frac{\Delta I_{OUT}}{2 \times \pi \times C_{OUT} \times f_{C}}$$

Ceramic capacitors have very low equivalent series resistance (ESR) and provide the best ripple performance. The recommended dielectric type of the capacitor is X7R best performance across temperature and input voltage variations. The variation of the capacitance value with temperature, DC bias voltage and switching frequency needs to be taken into consideration. For example, the capacitance value of a capacitor decreases as the DC bias across the capacitor increases. Be careful to consider the voltage coefficient of ceramic capacitors when choosing the value and case size. Most ceramic capacitors lose 50% or more of their rated value when used near their rated voltage.

Transient performance can be improved with a higher value of output capacitor. Increasing the output capacitance will also decrease the output voltage ripple.

#### **Output Voltage Programming**

The output voltage can be programmed by a resistive divider from the output to ground with the midpoint connected to the FB pin. The resistive divider allows the FB pin to sense a fraction of the output voltage as shown in Figure 5. The output voltage is set according to the following equation:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right)$$

where the reference voltage V<sub>REF</sub>, is 0.8V (Typ).



Figure 5. Output Voltage Setting

The placement of the resistive divider should be within 5mm of the FB pin. The resistance of R2 is not larger than  $170k\Omega$  for noise immunity consideration. The resistance of R1 can then be obtained as below :

$$R1 = \frac{R2 \times (V_{OUT} - V_{REF})}{V_{RFF}}$$

For better output voltage accuracy, the divider resistors (R1 and R2) with  $\pm$ 1% tolerance or better should be used.

#### **Compensation Network Design**

The purpose of loop compensation is to ensure stable operation while maximizing the dynamic performance. An undercompensated system may result in unstable operations. Typical symptoms of an unstable power supply include: audible noise from the magnetic components or ceramic capacitors, jittering in the switching waveforms, oscillation of output voltage, overheating of power MOSFETs and so on.

In most cases, the peak current mode control architecture used in the RTQ2106 only requires two external components to achieve a stable design as shown in Figure 6. The compensation can be selected to accommodate any capacitor type or value. The external compensation also allows the user to set the crossover frequency and optimize the transient performance of the device. Around the crossover frequency the peak current mode control (PCMC) equivalent circuit of Buck converter can be simplified as shown in Figure 7. The method presented here is easy to calculate and ignores the effects of the slope compensation that is internal to the device. Since the slope compensation is ignored, the actual cross over frequency will usually be lower than the crossover frequency used in the calculations. It is always necessary to make a measurement before releasing the design for final production. Though the models of power supplies are theoretically correct, they cannot take full account of



circuit parasitic and component nonlinearity, such as the ESR variations of output capacitors, then on linearity of inductors and capacitors, etc. Also, circuit PCB noise and limited measurement accuracy may also cause measurement errors. A Bode plot is ideally measured with a network analyzer while Richtek application note AN038 provides an alternative way to check the stability quickly and easily. Generally, follow the following steps to calculate the compensation components:

- 1. Set up the crossover frequency, f<sub>C</sub>. For stability purposes, our target is to have a loop gain slope that is -20dB/decade from a very low frequency to beyond the crossover frequency. Do "NOT" design the crossover frequency over 80kHz with the RTQ2106. For dynamic purposes, the higher the bandwidth, the faster the load transient response. The downside to high bandwidth is that it increases the regulators susceptibility to board noise which ultimately leads to excessive falling edge jitter of the switch node voltage.
- 2. R<sub>COMP</sub> can be determined by :

$$R_{COMP} = \frac{2\pi \times f_{C} \times V_{OUT} \times C_{OUT}}{gm \times V_{REF} \times gm\_{CS}} = \frac{2\pi \times f_{C} \times C_{OUT}}{gm \times gm\_{CS}}$$

$$\times \frac{R1 + R2}{R2}$$

where gm is the error amplifier gain of transconductance (950 $\mu$ A/V)

gm\_cs is COMP to current sense (5.6A/V)

3. A compensation zero can be placed at or before the dominant pole of buck which is provided by output capacitor and maximum output loading (R<sub>L</sub>). Calculate C<sub>COMP</sub>:

$$C_{COMP} = \frac{R_L \times C_{OUT}}{R_{COMP}}$$

4. The compensation pole is set to the frequency at the ESR zero or 1/2 of the operating frequency. Output capacitor and its ESR provide a zero and optional  $C_{\text{COMP2}}$  can be used to cancel this zero.

$$C_{COMP2} = \frac{R_{ESR} \times C_{OUT}}{R_{COMP}}$$

If 1/2 of the operating frequency is lower than the ESR zero, the compensation pole set at 1/2 of the operating frequency.

$$C_{COMP2} = \frac{1}{2\pi \times f_P \times R_{COMP}}$$

Note : Generally,  $C_{\text{COMP2}}$  is an optional component to be used to enhance noise immunity.



Figure 6. External Compensation Components



Figure 7. Simplified Equivalent Circuit of Buck with PCMC

#### Internal Regulator

The device integrates a 5V linear regulator (VCC) that is supplied by VIN and provides power to the internal circuitry. The internal regulator operates in low dropout mode when VIN voltage is below 5V. The  $V_{CC}$  can be used as the PGOOD pull-up supply but it is "NOT" allowed to power other device or circuitry. The VCC pin must be bypassed to ground with a minimum effective capacitance  $3\mu F$  capacitor. In many applications, a  $10\mu F$ , X7R is recommended and it needs to be placed as close as possible to the VCC pin. Be careful to account for the voltage coefficient of ceramic capacitors when choosing the value and case size. Many ceramic capacitors lose 50% or more of their rated value when used near their rated voltage.

#### **Bootstrap Driver Supply**

The bootstrap capacitor ( $C_{BOOT}$ ) between BOOT pin and SW pin is used to create a voltage rail above the applied

DSQ2106-QA-02 May 2019



input voltage,  $V_{IN}$ . Specifically, the bootstrap capacitor is charged through an internal diode to a voltage equal to approximately  $V_{CC}$  each time the low-side switch is turned on. The charge on this capacitor is then used to supply the required current during the remainder of the switching cycle. For most applications a  $0.1\mu F$ , 0603 ceramic capacitor with X7R is recommended and the capacitor should have a 6.3 V or higher voltage rating.

#### **External Bootstrap Diode (Option)**

It is recommended to add an external bootstrap diode between an external 5V voltage supply and the BOOT pin to improve enhancement of the high-side MOSFET switch and improve efficiency when the input voltage is below 5.5V, the recommended application circuit is shown in Figure 8. The bootstrap diode can be a low-cost one, such as 1N4148 or BAT54. The external 5V can be a fixed 5V voltage supply from the system, or a 5V output voltage generated by the RTQ2106. Note that the  $V_{BOOT-SW}$  must be lower than 5.5V. Figure 9 shows efficiency comparison between with and without Bootstrap Diode.



Figure 8. External Bootstrap Diode



Figure 9. Efficiency Comparison between with and without Bootstrap Diode

#### **External Bootstrap Resistor (Option)**

The gate driver of an internal power MOSFET, utilized as a high-side MOSFET switch, is optimized for turning on the switch not only fast enough for reducing switching power loss, but also slow enough for minimizing EMI. The EMI issue is worse when the switch is turned on rapidly due to high di/dt noises induced. When the high-side MOSFET switch is being turned off, the SW node will be discharged relatively slowly by the inductor current due to the presence of the dead time when both the high-side and low-side MOSFET switches are turned off.

In some cases, it is desirable to reduce EMI further, even at the expense of some additional power dissipation. The turn-on rate of the high-side MOSFET switch can be slowed by placing a small bootstrap resistor  $R_{\rm BOOT}$  between the BOOT pin and the external bootstrap capacitor as shown in Figure 10. The recommended range for the  $R_{\rm BOOT}$  is several ohms to 10 ohms and it could be 0402 or 0603 in size.

This will slow down the rates of the high-side MOSFET switch turn-on and the rise of  $V_{SW}$ . In order to improve EMI performance and enhancement of the internal MOSFET switch, the recommended application circuit is shown in Figure 11, which includes an external bootstrap diode for charging the bootstrap capacitor and a bootstrap resistor  $R_{BOOT}$  being placed between the BOOT pin and the capacitor/diode connection.



Figure 10. External Bootstrap Resistor at the BOOT Pin



Figure 11. External Bootstrap Diode and Resistor at the BOOT Pin



#### **EN Pin for Start-Up and Shutdown Operation**

For automatic start-up, the EN pin, with high-voltage rating, can be connected to the input supply V<sub>IN</sub> directly. The large built-in hysteresis band makes the EN pin useful for simple delay and timing circuits. The EN pin can be externally connected to V<sub>IN</sub> by adding a resistor R<sub>EN</sub> and a capacitor C<sub>EN</sub>, as shown in Figure 12, to have an additional delay. The time delay can be calculated with the EN's internal threshold, at which switching operation begins (typically 1.25V).

An external MOSFET can be added for the EN pin to be logic-controlled, as shown in Figure 13. In this case, a pull-up resistor, R<sub>EN</sub>, is connected between VIN and the EN pin. The MOSFET Q1 will be under logic control to pull down the EN pin. To prevent the device being enabled when  $V_{\text{IN}}$  is smaller than the  $V_{\text{OUT}}$  target level or some other desired voltage level, a resistive divider (R<sub>EN1</sub> and R<sub>EN2</sub>) can be used to externally set the input under-voltage lockout threshold, as shown in Figure 14.



Figure 12. Enable Timing Control



Figure 13. Logic Control for the EN Pin



Figure 14. Resistive Divider for Under-Voltage Lockout Threshold Setting

#### Soft-Start

The RTQ2106 provides adjustable soft-start function. The soft-start function is used to prevent large inrush current while converter is being powered-up. For the RTQ2106, the soft-start timing can be programmed by the external capacitor C<sub>SS</sub> between SS pin and ground. An internal current source I<sub>SS</sub> (6µA) charges an external capacitor to build a soft-start ramp voltage. The V<sub>FB</sub> will track the internal ramp voltage during soft start interval. The typical soft start time (t<sub>SS</sub>) which is V<sub>OUT</sub> rise from zero to 90% of setting value is calculated as follows:

$$t_{SS} = C_{SS} \times \frac{0.8}{I_{SS}}$$

If a heavy load is added to the output with large capacitance, the output voltage will never enter regulation because of UVP. Thus, the device remains in hiccup operation. The C<sub>SS</sub> should be large enough to ensure softstart period ends after C<sub>OUT</sub> is fully charged.

$$C_{SS} \ge C_{OUT} \times \frac{ISS \times V_{OUT}}{0.8 \times I_{COUT\_CHG}}$$

where  $I_{\text{COUT\_CHG}}$  is the  $C_{\text{OUT}}$  charge current which is related to the switching frequency, inductance, high side MOSFET switch peak current limit and load current.

#### **Power-Good Output**

The PGOOD pin is an open-drain power-good indication output and is to be connected to an external voltage source through a pull-up resistor.

The external voltage source can be an external voltage supply below 5.5V, V<sub>CC</sub> or the output of the RTQ2106 if the output voltage is regulated under 5.5V. It is recommended to connect a  $100k\Omega$  between external voltage source to PGOOD pin.

#### **Inductor Peak Current Limit Setting**

The current limit of high side MOSFET switch is adjustable by an external resistor connected to the RLIM pin. The recommended resistor value is ranging from  $33k\Omega$  (for typ. 5.5A) to 91k $\Omega$  (for typ. 2.2A) and it is recommended to use 1% tolerance or better and temperature coefficient of 100 ppm or less resistors. When the inductor current reaches the current limit threshold, the V<sub>COMP</sub> will be clamped to limit the inductor current. Inductor current ripple current also should be considered into current limit setting.



It recommends setting the current limit minimum is 1.2 times as high as the peak inductor current. Current limit minimum value can be calculate as below:

Current limit minimum =  $(I_{OUT(MAX)} + 1/2)$  inductor current ripple) x 1.2. Through external resistor  $R_{LIM}$  connect to RLIM pin to setting the current limit value.

The current limit value below offer approximate formula equation :

$$R_{LIM}(k\Omega) = \frac{178.8}{I_{SFT} - 0.2531} - 1$$

Where I<sub>SET</sub> is the desire current limit value (A)

The failure modes and effects analysis (FMEA) consideration is also applied to RLIM pin setting to avoid abnormal current limit operation at failure condition. It include failure scenarios of short-circuit to ground and the pin is left open. The inductor peak current limit will be 6.2A (typically) when the RLIM pin short to ground and 1.4A (typically) when the RLIM pin is left open. Note that the inductor peak current limit variation increases as the tolerance of R<sub>LIM</sub> increases. As the R<sub>LIM</sub> value is small, the inductor peak current limit will probably be operated as RLIM pin short to ground, and vice versa. The R<sub>LIM</sub> variation range is limited from  $30k\Omega$  to  $100k\Omega$  to eliminate the undesired inductor peak current limit. When choosing a R<sub>LIM</sub> other than the recommended range, please make sure that there is no problem by evaluating it with real machine.

#### Synchronization

The RTQ2106 can be synchronized with an external clock ranging from 300kHz to 2.2MHz which is applied to the MODE/SYNC pin. The external clock duty cycle must be from 20% to 80% and amplitude should have valleys that are below  $V_{IL\_SYNC}$  and peaks above  $V_{IH\_SYNC}$  (up to 6V). The RTQ2106 will not enter PSM operation at light load while synchronized to an external clock, but instead will operate in FPWM to maintain regulation.

#### **Thermal Consideration**

In many applications, the RTQ2106 does not generate much heat due to its high efficiency and low thermal resistance of its TSSOP-14 (Exposed Pad) package.

However, in applications in which the RTQ2106 is running at a high ambient temperature and high input voltage or high switching frequency, the generated heat may exceed the maximum junction temperature of the part.

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. If the junction temperature reaches approximately 175°C, RTQ2106 stop switching the power MOSFETs until the temperature drops about 15°C cooler.

The maximum power dissipation can be calculated by the following formula:

$$\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = \left(\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}\right) / \, \theta_{\mathsf{JA}(\mathsf{EFFECTIVE})}$$

where

 $T_{J(MAX)}$  is the maximum allowed junction temperature of the die. For recommended operating condition specifications, the maximum junction temperature is 150°C.  $T_A$  is the ambient operating temperature.  $\theta_{JA(EFFECTIVE)}$  is the system-level junction to ambient thermal resistance. It can be estimated from thermal modeling or measurements in the system.

The device thermal resistance depends strongly on the surrounding PCB layout and can be improved by providing a heat sink of surrounding copper ground. The addition of backside copper with thermal vias, stiffeners, and other enhancements can also help reduce thermal resistance.

Experiments in the Richtek thermal lab show that simply set  $\theta_{JA(EFFECTIVE)}$  as 110% to 120% of the  $\theta_{JA}$  is reasonable to obtain the allowed  $P_{D(MAX)}$ .

As an example, consider the case when the RTQ2106 is used in applications where V<sub>IN</sub> = 12V, I<sub>OUT</sub> = 3A, V<sub>OUT</sub> = 5V. The efficiency at 5V, 3A is 87.7% by using Cyntec-VCMT063T-2R2MN5 (2.2 $\mu$ H, 15m $\Omega$ DCR) as the inductor and measured at room temperature. The core loss can be obtained from its website of 37.1mW in this case. In this case, the power dissipation of RTQ2106 is

$$P_{D, RT} = \frac{1-\eta}{\eta} \times P_{OUT} - \left(I_O^2 \times DCR + P_{CORE}\right) = 1.932W$$

Considering the  $\theta_{JA(EFFECTIVE)}$  is 35°C/W by using the RTQ2106 evaluation board with 4 layers with 2 OZ. copper thickness on the outer layers and 1 OZ. copper thickness on the inner layers copper thickness, the junction



temperature of the regulator operating in a 25°C ambient temperature is approximately:

$$T_{.1} = 1.932W \times 35^{\circ}C/W + 25^{\circ}C = 92.7^{\circ}C$$

Figure 15 shows the RTQ2106 R<sub>DS(ON)</sub> versus different junction temperature. If the application calls for a higher ambient temperature, we might recalculate the device power dissipation and the junction temperature based on a higher R<sub>DS(ON)</sub> since it increases with temperature.

Using 60°C ambient temperature as an example, the change of the equivalent R<sub>DS(ON)</sub> can be obtained from Figure 15 and yields a new power dissipation of 2.066W. Therefore, the estimated new junction temperature is

$$T_J' = 2.066W \times 35^{\circ}C/W + 60^{\circ}C = 132.4^{\circ}C$$



Figure 15. RTQ2106 R<sub>DS(ON)</sub> vs. Temperature

If the application calls for a higher ambient temperature and/or higher switching frequency, care should be taken to reduce the temperature rise of the part by using a heat sink or air flow. Note that the over temperature protection is intended to protect the device during momentary overload conditions. The protection is activated outside of the absolute maximum range of operation as a secondary fail-safe and therefore should not be relied upon operationally. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device.

#### **Layout Guideline**

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the RTQ2106:

- Four-layer or six-layer PCB with maximum ground plane is strongly recommended for good thermal performance.
- Keep the traces of the main current paths wide and short.
- ▶ Place high frequency decoupling capacitor C<sub>IN2</sub> as close as possible to the IC to reduce the loop impedance and minimize switch node ringing.
- Place the C<sub>VCC</sub> as close to VCC pin as possible.
- ▶ Place bootstrap capacitor, C<sub>BOOT</sub>, as close to IC as possible. Routing the trace with width of 20mil or wider.
- Place multiple vias under the device near VIN and PGND and near input capacitors to reduce parasitic inductance and improve thermal performance. To keep thermal resistance low, extend the ground plane as much as possible, and add thermal vias under and near the RTQ2106 to additional ground planes within the circuit board and on the bottom side.
- The high frequency switching nodes, SW and BOOT, should be as small as possible. Keep analog components away from the SW and BOOT nodes.
- Reducing the area size of the SW exposed copper to reduce the electrically coupling from this voltage.
- Connect the feedback sense network behind via of output capacitor.
- ▶ Place the feedback components R<sub>FB1</sub> / R<sub>FB2</sub> / C<sub>FF</sub> near
- ▶ Place the compensation components R<sub>CP1</sub> / C<sub>CP1</sub> / C<sub>CP2</sub> near the IC.
- Connect all analog grounds to common node and then connect the common node to the power ground with a single point.

Figure 16 to Figure 19 are the layout example which uses 70mm x 100mm, four-layer PCB with 2 OZ. Cu on the outer layers and 1 OZ. Cu on the inner layers.

DSQ2106-QA-02 May 2019



Figure 16. Layout Guide (Top Layer)





Figure 17. Layout Guide (2 Inner Layer)



Figure 18. Layout Guide (3 Inner Layer)



Figure 19. Layout Guide (Bottom Layer)



# **Outline Dimension**



| Symbol |         | Dimensions I | n Millimeters | Dimensions In Inches |       |  |  |
|--------|---------|--------------|---------------|----------------------|-------|--|--|
| Syli   | IDOI    | Min          | Max           | Min                  | Max   |  |  |
| Α      |         | 1.000        | 1.200         | 0.039                | 0.047 |  |  |
| A      | .1      | 0.000        | 0.150         | 0.000                | 0.006 |  |  |
| A      | .2      | 0.800        | 1.050         | 0.031                | 0.041 |  |  |
| t      | )       | 0.190        | 0.300         | 0.007                | 0.012 |  |  |
| Γ      | )       | 4.900        | 5.100         | 0.193                | 0.201 |  |  |
| е      |         | 0.6          | 50            | 0.026                |       |  |  |
| E      | Ξ       | 6.300        | 6.500         | 0.248                | 0.256 |  |  |
| E      | 1       | 4.300        | 4.500         | 0.169                | 0.177 |  |  |
| ı      | _       | 0.450        | 0.750         | 0.018                | 0.030 |  |  |
|        | Option1 | 1.900        | 2.900         | 0.075                | 0.114 |  |  |
| U      | Option2 | 2.350        | 2.850         | 0.093                | 0.112 |  |  |
|        | Option3 | 2.640        | 3.100         | 0.104                | 0.122 |  |  |
|        | Option1 | 1.600        | 2.600         | 0.063                | 0.102 |  |  |
| V      | Option2 | 2.250        | 2.750         | 0.089                | 0.108 |  |  |
|        | Option3 | 2.550        | 3.000         | 0.100                | 0.118 |  |  |

14-Lead TSSOP (Exposed Pad) Plastic Package



# **Footprint Information**



| Package      |         | Number of | Number of Footprint Dimension (mm) |      |      |      |      |      | Tolerance |      |           |
|--------------|---------|-----------|------------------------------------|------|------|------|------|------|-----------|------|-----------|
|              |         | Pin       | Р                                  | Α    | В    | С    | D    | Sx   | Sy        | М    | TOICIANCE |
|              | Option1 | 14        | 0.65                               | 7.00 | 5.00 | 1.00 | 0.35 | 2.90 | 2.60      | 4.25 | ±0.10     |
| TSSOP-14(PP) | Option2 |           |                                    |      |      |      |      | 2.85 | 2.75      |      |           |
|              | Option3 |           |                                    |      |      |      |      | 3.10 | 3.00      |      |           |

#### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

Richtek products are sold by description only. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.