

# **FEATURES**

- **Members of the Texas Instruments (TI) Family •**<br>of JTAG Scan-Support Products
- **Extend Scan Access From Board Level to Linking Shadow Protocols Higher Level of System Integration**
- **Primary Scan Path Impedance Via the OE Input to Allow an**
- **Secondary Scan Paths to One Primary Scan**
- **Simple (Linking Shadow) Protocol Is Used to Support Backplane Interface at Primary Connect the Primary Test Access Port (TAP) Outputs and High Fanout at Secondary TAPs This Single Protocol Is to Secondary TAPs. This Single Protocol Is Used to Address and Configure the** • **While Powered at 3.3 V, Both Primary and**
- **Configured on the Same Backplane Using**
- of Test Logic Reset, Run Test/Idle, Pause DR, Flat (HV) Packages Using<br>Pause IR TAP States to Provide Center-to-Center Spacing **Pause IR TAP States to Provide Board-to-Board and Built In Self Test**
- **–BYP<sup>0</sup> ) Forces Primary to Configured Secondary Paths Without Use of**
- **–CON<sup>0</sup> ) Provides Indication of** • **Three IEEE Std 1149.1-Compatible Primary-to-Secondary Paths Connections**
	- **Configurable Secondary Scan Paths to One Secondary TAPs Can Be Configured at High** • **Multiple Devices Can Be Cascaded to Link 24 Alternate Test Master to Take Control of the**
	- **Path High-Drive Outputs (–32 mA IOH, 64 mA IOL)**
- **Secondary Scan Path. Secondary TAPs Are Fully 5 V Tolerant for** • **LASP (8986) and ASP (8996) Can Be Interfacing 5 V and/or 3.3 V Masters and**
	- **Similar Shadow Protocols Package Options Include Plastic BGA (GGV)** • **Linking Shadow Protocols Can Occur in Any and LQFP (PM) Packages and Ceramic Quad**

# **DESCRIPTION/ORDERING INFORMATION**

The 'LVT8986 linking addressable scan ports (LASPs) are members of the TI family of IEEE Std 1149.1 (JTAG) scan-support products. The scan-support product family facilitates testing of fully boundary-scannable devices. The LASP applies linking shadow protocols through the test access port (TAP) to extend scan access to the system level and divide scan chains at the board level.

The LASP consists of a primary TAP for interfacing to the backplane IEEE Std 1149.1 serial-bus signals (PTDI, PTMS, PTCK, PTDO, PRTST) and three secondary TAPs for interfacing to the board-level IEEE Std 1149.1 serial-bus signals. Each secondary TAP consists of signals  $\text{STDI}_x$ ,  $\text{STMS}_x$ ,  $\text{STCK}_x$ ,  $\text{STDO}_x$ , and  $\overline{\text{STRST}_x}$ . Conceptually, the LASP is a gateway device that can be used to connect a set of primary TAP signals to a set of secondary TAP signals – for example, to interface backplane TAP signals to a board-level TAP. The LASP provides all signal buffering that might be required at these two interfaces. Primary-to-secondary TAP connections can be configured with the help of linking shadow protocol or protocol bypass (BYP<sub>5</sub>–BYP<sub>0</sub>) inputs. All possible configurations are tabulated in Function Tables 1, 2, and 3.



### **ORDERING INFORMATION**

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





#### **GGV PACKAGE (TOP VIEW)**

#### **SN74LVT8986 . . . PM PACKAGE (TOP VIEW)**







NC − No internal connection

**www.ti.com**

**TRUMENTS** 

### **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

Most operations of the LASP are synchronous to the primary test clock (PTCK) input. PTCK always is buffered directly onto the secondary test clock (STCK<sub>2</sub>–STCK<sub>0</sub>) outputs. Upon power up of the device, the LASP assumes a condition in which the primary TAP is disconnected from the secondary TAPs (unless the bypass signals are used, as shown in Function Tables 1 and 2). This reset condition also can be entered by asserting the primary test reset (PTRST) input or by using the linking shadow protocol. PTRST always is buffered directly onto the secondary test reset ( $\overline{\text{STRST}_2}\text{-}\overline{\text{STRST}_0}$ ) outputs, ensuring that the LASP and its associated secondary TAPs can be reset simultaneously. The primary test data output (PTDO) can be configured to receive secondary test data inputs (STDI<sub>2</sub>–STDI<sub>0</sub>). Secondary test data outputs (STDO<sub>2</sub>–STDO<sub>0</sub>) can be configured to receive either the primary test data input (PTDI), STDI<sub>2</sub>–STDI<sub>0</sub>, or the cascade test data input (CTDI). Cascade test data output (CTDO) can be configured to receive either of  $STDI_{2}-STDI_{0}$ , or CTDI. CTDI and CTDO facilitate cascading multiple LASPs, which is explained in the latter part of this section. Similarly, secondary test-mode select (STMS<sub>2</sub>–STMS<sub>0</sub>) outputs can be configured to receive the primary test-mode select (PTMS) input. When any secondary TAP is disconnected, its respective STDO is at high impedance. Upon disconnecting the secondary TAP, the corresponding STMS holds its last low or high level, allowing the secondary TAP to be held in its last stable state.

# **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

The address (A<sub>9</sub>–A<sub>0</sub>) inputs to the LASP are used to identify the LASP. The position (P<sub>2</sub>–P<sub>0</sub>) inputs to the LASP are used to identify the position of the LASP within a cascade chain when multiple LASPs are cascaded. Up to 8 LASPs can be cascaded to link a maximum of 24 secondary scan paths to 1 primary scan path.

In a system, primary-to-secondary connection is based on linking shadow protocols that are received and acknowledged on PTDI and PTDO, respectively. These protocols can occur in any of the stable TAP states, other than Shift-DR or Shift-IR (i.e., Test-Logic-Reset, Run-Test/Idle, Pause-DR or Pause-IR). The essential nature of the protocols is to receive/transmit an address, position the LASP in the cascade chain that is being configured, and configuration of secondary TAPs via a serial bit-pair signaling scheme. When address and position bits received serially at PTDI match those at the parallel address (A<sub>9</sub>–A<sub>0</sub>) inputs and position (P<sub>2</sub>–P<sub>0</sub>) inputs respectively, the secondary TAPs are configured per the configuration bits received during the linking shadow protocol, then LASP serially retransmits the entire linking shadow protocol as an acknowledgment and assumes the connected (ON) status. If the received address or position does not match that at the address  $(A_9 - A_0)$  inputs or position  $(P_2 - P_0)$  inputs, the LASP immediately assumes the disconnected (OFF) status, without acknowledgment.

The LASP also supports three dedicated addresses that can be received globally (that is, to which all LASPs respond) during shadow protocols. Receipt of the dedicated disconnect address (DSA) causes the LASP to disconnect in the same fashion as a nonmatching address. Reservation of this address for global use ensures that at least one address is available to disconnect all receiving LASPs. The DSA is especially useful when the secondary TAPs of multiple LASPs are to be left in different stable states. Receipt of the reset address (RSA) causes the LASP to assume the reset condition. Receipt of the test-synchronization address (TSA) causes the LASP to assume a connect status (MULTICAST) in which PTDO is at high impedance, but the configuration of the secondary TAPs are maintained to allow simultaneous operation of the secondary TAPs of multiple LASPs. This is useful for multicast TAP-state movement, simultaneous test operation, such as in Run-Test/Idle state, and scanning of common test data into multiple like scan chains. The MULTICAST status may also be useful for concurrent in-system programming (ISP) of common modules. The TSA is valid only when received in the Pause-DR or Pause-IR TAP states. Refer to Table 9 for different address mapping.

Alternatively, primary-to-secondary connection can be selected by asserting a low level at the bypass (BYP<sub>5</sub>) input. The remaining bypass ( $\overline{\text{BYP}}_4\text{--}\overline{\text{BYP}}_0$ ) inputs are used for configuring the secondary TAPs as shown in Table 1 and Table 2. This operation is asynchronous to PTCK and is independent of PTRST and/or power-up reset. This bypassing feature is especially useful in the board-test environment because it allows board-level automated test equipment (ATE) to treat the LASP as a sim<u>ple tr</u>ansceiver. When  $\overline{\rm BYP}_5$  is high, the LASP is free to respond to linking shadow protocols. Otherwise, when  $\overline{\text{BYP}_5}$  is low, linking shadow protocols are ignored. Whether the connected status is achieved by use of linking shadow protocol or by use of bypass inputs, this status is indicated by a low level at the connect ( $\overline{\text{CON}}_2-\overline{\text{CON}}_0$ ) outputs. Likewise, when the secondary TAP is disconnected from the primary TAP, the corresponding CON output is high. Each secondary TAP has a pass-through input and output consisting of SX<sub>2</sub>–SX<sub>0</sub> and SY<sub>2</sub>–SY<sub>0</sub>, respectively. Similarly, the primary TAP also has a pass-through input and output consisting of PX and PY, respectively. Pass-through input PX drives the SY outputs of the secondary TAPs that are connected to the primary TAP. Disconnected secondary TAPs have their SY outputs at high impedance. Pass-through inputs  $SY_2$ –SY<sub>0</sub> of the connected secondary TAPs are logically ANDed and drive the PY output. Refer to Table 4-7 for pass-through input/output operation.





**FUNCTIONAL BLOCK DIAGRAM**



#### **FUNCTION TABLE 1 (Primary-to-Secondary Connect Status)**



(1) The result of receipt of the test synchronization address (TSA) on a secondary TAP, whose TAP state is Pause-DR or Pause-IR, is ON and the corresponding CON output is set low. The result of receipt of the TSA on a secondary TAP whose TAP state is Test-Logic-Reset or Run-Test-Idle is disconnect, and the corresponding CON output is set high.

#### **FUNCTION TABLE 2 (Secondary TAP Configuration Using Bypass Inputs)**



(1) In normal operation of IEEE Std 1149.1-compliant architectures, it is recommended that TMS be high prior to release of STRST. The BYP/STRST connect status ensures that this condition is met at STMS, regardless of the applied PTMS. Also, it is recommended that STMS be kept high for a minimum duration of five PTCK cycles following assertion of PTRST, either by maintaining PTRST low or by setting PTMS high. This ensures that devices with and without STRST inputs are moved to their Test-Logic-Reset TAP states. It is  $\frac{\text{expected}}{\text{that}}$  in normal application, this condition occurs only when  $\overline{\text{BYP}}_5$  is fixed at the low state. In such a case, upon release of PTRST, the LASP immediately resumes the BYP connect status.

(2) STMS level before steady-state conditions were established



**SCBS759E–OCTOBER 2002–REVISED MAY 2007**

#### **FUNCTION TABLE 2 (Secondary TAP Configuration Using Bypass Inputs)(Continued)**



(1) In normal operation of IEEE Std 1149.1-compliant architectures, it is recommended that TMS be high prior to release of TRST. The BYP/TRST connect status ensures that this condition is met at STMS, regardless of the applied PTMS. Also, it is recommended that STMS be kept high for a minimum duration of five PTCK cycles following assertion of PTRST, either by maintaining PTRST low or by setting PTMS high. This ensures that devices with and without TRST inputs are moved to their Test-Logic-Reset TAP states. It is expected that, in normal application, this condition occurs only when BYP5 is fixed at the low state. In such a case, upon release of PTRST, the LASP immediately resumes the BYP connect status.

(2) STMS level before steady-state conditions were established

(3) STMS level before steady-state conditions were established

(4) The linking shadow protocol is well defined. Some variations in the protocol are tolerated (see protocol errors). Those that are not tolerated produce the result HARD ERROR and cause disconnect, as indicated.

(5) PTDI and PTMS are connected to STDO and STMS, respectively, only on those secondary TAPs whose TAP state is Pause-DR or Pause-IR while PTDO is high impedance. The result of linking shadow protocol on a secondary TAP whose state is Test-Logic-Reset or Run-Test-Idle is DISCONNECT.









(1) STMS level before steady-state conditions were established

In order to provide the ability to cascade multiple LASPs, pad bits are used to reduce propagation delays that reduce the allowable test clock speed. These pad bits are located along the internal scan path of the LASP and, therefore, must be accommodated in the boundary-scan test program. The number of these bits ranges from one to four. The number and location completely depends on the configuration of the LASP. In Function Table 4, each LASP relative position and configuration scan path uses a (1) to indicate a pad bit in the path.

**SCBS759E–OCTOBER 2002–REVISED MAY 2007**

#### **FUNCTION TABLE 4 (Pad Bits)**





#### **FUNCTION TABLE 5 (SY<sup>x</sup> Output Configuration Using Bypass Inputs)**



#### **FUNCTION TABLE 6 (SY<sup>x</sup> Output Configuration Using Linking Shadow Protocol)**



#### **FUNCTION TABLE 7 (PY Output Configuration Using Bypass Inputs)**





#### **FUNCTION TABLE 8 (PY Output Configuration Using Linking Shadow Protocol)**

### **TERMINAL FUNCTIONS**





#### **TERMINAL FUNCTIONS (CONTINUED)**



### **APPLICATION INFORMATION**

In application, the LASP is used at each of several serially-chained groups of IEEE Std 1149.1-compliant devices. The LASP for each such group is assigned an address (via inputs  $A_9- A_0$ ) that is unique from that assigned to LASPs for the remaining groups. Additionally, within each group, each LASP is assigned a position (via inputs  $P_2-P_0$ ) that is unique from that assigned to LASPs in the same groups. This allows individually configuring the secondary scan ports of each LASP within a group with a single linking shadow protocol when cascaded. Each LASP is wired at its primary TAP to common (multidrop) TAP signals (sourced from a central IEEE Std 1149.1 bus master) and fans out its secondary TAP signals to a specific linked group of IEEE Std 1149.1-compliant devices with which it is associated. Additionally, LASPs can be cascaded together to link additional secondary scan ports to one primary scan port. LASPs also can coexist with existing boards implementing the TI ASP (8996). The ASP has one primary to one secondary port, but a LASP has three secondary ports per device; Figure 1 shows an example.



NOTE A: 1149.1 means IEEE Std 1149.1.

### **Figure 1. LASP/ASP Application**

This application allows the LASP to be wired to a four- or five-wire multidrop test access bus, such as might be found on a backplane. Each LASP would then be on a module, for example, a printed circuit board (PCB) that contains a serial chain of IEEE Std 1149.1-compliant devices and that would plug into the module-to-module bus (e.g., backplane). In the complete system, the LASP linking shadow protocols would allow the selection of the scan chain on a single module. The selected scan chain could then be controlled, via the multidrop TAP, as if it were the only scan chain in the system. Normal IR and DR scans could then be performed to accomplish the module test objectives. If ASPs are to be addressed, they would be selected by the standard shadow protocol.

Once scan operations to a given module are complete, another module can be selected in the same fashion, at which time the LASP-based connection to the first module is dissolved. This procedure can be continued progressively for each module to be tested. Finally, one of two global addresses can be issued to either leave all modules unselected [disconnect address (DSA)] or to deselect and reset scan chains for all modules [reset address (RSA)].



Additionally, in Pause-DR and Pause-IR TAP states, a third global address [test-synchronization address (TSA)] can be invoked to allow simultaneous TAP-state changes and multicast scan-in operations to selected modules. In this case, PTDO is at high impedance. This is especially useful in the former case, for allowing selected modules to be moved simultaneously to the Run-Test-Idle TAP state for module-level or module-to-module built-in self-test (BIST) functions, which operate synchronously to TCK in that TAP state and, in the latter case, for scanning common test setup/data into multiple like modules. In conjunction with the use of the pass-through input/output pairs (PX to  $SX_2$ –S $X_0$  and PY to SY<sub>2</sub>–SY<sub>0</sub>), the multicast mode can be effective for ISP of like modules.

#### **Limitations**

IEEE 1149.1 bus masters, which control the test clock (TCK), can use either a gated or free-running clock. The former, gated mode, halts the clock when pause is needed and the later, free running mode, places the applicable scan chains into a stable state while the clock continues to run. If a pause is needed while scanning data in or out, as in the Shift-DR and Shift-IR states, then the scan chains are put into Pause-DR and Pause-IR, respectively. While the LASP can successfully accept linking shadow protocols in the Pause-DR and Pause-IR states, JTAG tests cannot be successfully performed through a LASP if, while shifting data in or out, scan chains are placed in these states while using a free-running test clock.

As long as the clock continues to cycle the data in, the pad bits will continue to be updated. If the connected scan chain is in one of the pause states, the chain's boundary cells will not shift, but test values will be overwritten in the pad bits. While it may not be possible to use the LASP compatibly with a free-running test clock, by using a gated clock, these difficulties can be avoided.

# **ADDRESSING THE LASP**

Addressing of an LASP in a system is accomplished by linking shadow protocols, which are received at PTDI synchronously to PTCK. These protocols can occur only in the following stable TAP states: Test-Logic-Reset, Run-Test/Idle, Pause-DR, and Pause-IR. Linking shadow protocols never occur in Shift-DR or Shift-IR states to prevent contention on the signal bus to which PTDO is wired. Additionally, the LASP PTMS must be held at a constant low or high level throughout a linking shadow protocol. If TAP-state changes occur in the midst of a protocol, the protocol is aborted and the select-protocol state machine returns to its initial state.

These protocols are based on a serial bit-pair signaling scheme used by the ASP (8996), in which two bit-pair combinations (data one, data zero) are used to represent data and the other two bit-pair combinations (select, idle) are used for framing — that is, to indicate where data begins and ends. This allows the LASP to coexist and be fully compatible with the ASP.

These bit pairs are received serially at PTDI (or transmitted serially at PTDO) synchronously to PTCK as follows and as shown in Figure 2:

- 1. The idle bit pair (I) is represented as two consecutive high signals.
- 2. The select bit pair (S) is represented as two consecutive low signals.
- 3. The data-one bit pair (D) is represented as a low signal, followed by a high signal.
- 4. The data-zero bit pair (D) is represented as a high signal, followed by a low signal.



**Figure 2. Bit-Pair Timing (Data Zero Shown)**

### **Linking Shadow Protocol**

A complete linking shadow protocol is composed of the receipt of a select protocol, followed, if applicable, by the transmission of an acknowledge protocol. Both select and acknowledge protocols are composed of two fields (address and command) comprising a message. Select bit pairs frame each field at the beginning and end, and idle bit pairs frame the message at the beginning and end. The address is composed of 10 data bit pairs and selects the LASP by matching it against address inputs  $A_9 - A_0$ . The command consists of two subfields, position and configuration. Position identifies the physical position of the LASP in the cascaded chain and selects the LASP within the cascaded group by matching it against position inputs  $P_2-P_0$ . When the LASP is stand alone, its inputs  $P_2-P_0$  are tied low. The configuration portion of the protocol is used for configuring the primary-to-secondary TAPs connections of the LASP whose address and position matches. Figure 3 shows a complete linking shadow protocol. (The symbol T is used to represent a high-impedance condition on the associated signal line. Because the high-impedance state at PTDI is logically high due to pullup, it maps onto the idle bit pair).

**SCBS759E–OCTOBER 2002–REVISED MAY 2007**



**www.ti.com**

Texas **STRUMENTS** 

**Figure 3. Complete Linking Shadow Protocol**

### **Select Protocol**

The select protocol is the LASP's means of receiving (at PTDI) address, position, and secondary TAP configuration information from an IEEE Std 1149.1 bus master. A 10-bit address value, 3-bit position value, and 3-bit configuration are decoded from the received data-one and/or data-zero bit pairs. These bit pairs are interpreted in least-significant-bit-first order.

#### **Acknowledge Protocol**

Following the receipt of a complete select-protocol sequence, the protocol result provisionally is set to NO MATCH and the connect status set to OFF. The received address and position then are compared to that at the LASP address (A<sub>9</sub>–A<sub>0</sub>) inputs and position (P<sub>2</sub>–P<sub>0</sub>) inputs, respectively. If these values match, the LASP immediately (with no delay) responds with an acknowledge protocol transmitted from PTDO. A 10-bit address value, 3-bit position value, and 3-bit configuration are encoded into data-one and/or data-zero bit pairs and transmitted. These are, by definition, the same as received in the select protocol. The bit pairs are to be interpreted in least-significant-bit-first order. If either received address or position do not match that at the  $A_9$ – $A_0$ or  $P_2-P_0$  inputs, respectively, no acknowledge protocol is transmitted and the linking shadow protocol is considered complete.

#### **Protocol Errors**

Protocol errors occur when bit pairs are received out of sequence. Some of these sequencing errors can be tolerated and produce protocol result SOFT ERROR, and no specific action occurs as a result. Other errors represent cases where the message information could be incorrectly received and produce protocol result HARD ERROR, and these are characterized by sequences in which at least one bit of message data has been properly transmitted, followed by a sequencing error; when protocol result HARD ERROR occurs, any connection to an LASP is dissolved. Table 1 lists the bit-pair sequences that produce protocol results SOFT ERROR and HARD ERROR. A HARD ERROR also results when the primary TAP state changes during select protocol, following the proper transmission of at least one bit of address data. Figures 5, 6, and 7 show shadow-protocol timing in case of protocol result HARD ERROR, while Figure 8 shows shadow-protocol timing in the case of protocol result SOFT ERROR.





#### **Long Address**

Receipt of an address longer than ten bits produces protocol result HARD ERROR, and the LASP assumes OFF status. The sole exceptions are when all data 1s are received or all data 0s are received. In these special cases, the global addresses represented by these bit sequences are observed and appropriate action taken. That is, in the case that only data 1s (ten or more) are received, the shadow-protocol result is TEST SYNCHRONIZATION (if the primary TAP state is Pause-DR or Pause-IR) and, in the case that only data 0s (ten or more) are received, the linking shadow-protocol result is RESET (see test-synchronization address and reset address).

#### **Short Address**

In all cases, receipt of an address of less than ten bits produces protocol result HARD ERROR, and the LASP assumes OFF status.

#### **Long/Short Command**

In all cases, receipt of a command that is not a multiple of six bits produces protocol result HARD ERROR, and the LASP assumes OFF status.



**ARCHITECTURE**

Blocks for linking shadow protocol receive and linking shadow protocol transmit are responsible for receipt of select protocol and transmission of acknowledge protocol, respectively. Connect control block monitors the primary TAP state to enable receipt/acknowledge of shadow protocols in appropriate states (namely, the stable, non-shift TAP states: Test-Logic-Reset, Run-Test/Idle, Pause-DR, and Pause-IR). Upon receipt of a valid shadow protocol, this block performs the address and position matching required to compute the shadow-protocol result.

Based on the linking shadow protocol result or protocol bypass (BYP<sub>4</sub>–BYP<sub>0</sub>) inputs, the connect control block configures the secondary TAP network. In conjunction, it also sets the states of and  $\overline{CON_7}$ – $\overline{CON_7}$  outputs.

#### **TAP-State Monitor**

The TAP-state monitor is a synchronous finite-state machine that monitors the primary TAP state. The state diagram is shown in Figure 4 and mirrors that specified by IEEE Std 1149.1. The TAP-state monitor proceeds through its states based on the level of PTMS at the rising edge of PTCK. Each state is described both in terms of its significance for LASP devices and for connected IEEE Std 1149.1-compliant devices (called targets). However, the monitor state (primary TAP) can be different from that of disconnected scan chains (secondary TAP).

#### **TEST-LOGIC-RESET**

The LASP TAP-state monitor powers up in the Test-Logic-Reset state. Alternatively, the LASP can be forced asynchronously to this state by assertion of its PTRST input. In the stable Test-Logic-Reset state, the LASP is enabled to receive and respond to linking shadow protocols. The LASP does not recognize the TSA in this state. For a target device in the stable Test-Logic-Reset state, the test logic is reset and is disabled so that the normal logic function of the device is performed. The instruction register is reset to an opcode that selects the optional IDCODE instruction, if supported, or the BYPASS instruction. Certain data registers also can be reset to their power-up values.

#### **RUN-TEST/IDLE**

In the stable Run-Test/Idle state, the LASP is enabled to receive and respond to linking shadow protocols. The LASP does not recognize the TSA in this state. For a target device, Run-Test/Idle is a stable state in which the test logic actively can be running a test or can be idle.



**Figure 4. TAP Monitor State Diagram**

### **SELECT-DR-SCAN, SELECT-LR-SCAN**

The LASP is not enabled to receive and respond to linking shadow protocols in the Select-DR-Scan and Select-lR-Scan states. For a target device, no specific function is performed in the Select-DR-Scan and Select-lR-Scan states, and the TAP controller exits either of these states on the next TCK cycle. These states allow the selection of either data-register scan or instruction-register scan.

#### **CAPTURE-DR**

The LASP is not enabled to receive and respond to linking shadow protocols in the Capture-DR state. For a target device in the Capture-DR state, the selected data register can capture a data value as specified by the current instruction. Such capture operations occur on the rising edge of TCK, upon which the Capture-DR state is exited.

#### **SHIFT-DR**

The LASP is not enabled to receive and respond to linking shadow protocols in the Shift-DR state. For a target device, upon entry to the Shift-DR state, the selected data register is placed in the scan path between TDI and TDO, and on the first falling edge of TCK, TDO goes from the high-impedance state to an active state. TDO outputs the logic level present in the least-significant bit of the selected data register. While in the stable Shift-DR state, data is serially shifted through the selected data register on each TCK cycle.

**[SN54LVT8986](http://focus.ti.com/docs/prod/folders/print/sn54lvt8986.html), [SN74LVT8986](http://focus.ti.com/docs/prod/folders/print/sn74lvt8986.html)**



#### **EXIT1-DR, EXIT2-DR**

The LASP is not enabled to receive and respond to linking shadow protocols in the Exit1-DR and Exit2-DR states. For a target device, the Exit1-DR and Exit2-DR states are temporary states that end a data-register scan. It is possible to return to the Shift-DR state from either Exit1-DR or Exit2-DR without recapturing the data register. On the first falling edge of TCK after entry to Exit1-DR, TDO goes from the active state to the high-impedance state.

#### **PAUSE-DR**

In the stable Pause-DR state, the LASP is enabled to receive and respond to linking shadow protocols. Additionally, the TSA can be recognized in this state. For target devices, no specific function is performed in the stable Pause-DR state. The Pause-DR state suspends and resumes data-register scan operations without loss of data.

#### **UPDATE-DR**

The LASP is not enabled to receive and respond to linking shadow protocols in the Update-DR state. For a target device, if the current instruction calls for the selected data register to be updated with current data, such update occurs on the falling edge of TCK, following entry to the Update-DR state.

#### **CAPTURE-IR**

The LASP is not enabled to receive and respond to linking shadow protocols in the Capture-IR state. For a target device in the Capture-IR state, the instruction register captures its current status value. This capture operation occurs on the rising edge of TCK, upon which the Capture-IR state is exited.

#### **SHIFT-IR**

The LASP is not enabled to receive and respond to linking shadow protocols in the Shift-IR state. For a target device, upon entry to the Shift-IR state, the instruction register is placed in the scan path between TDI and TDO, and on the first falling edge of TCK, TDO goes from the high-impedance state to an active state. TDO outputs the logic level present in the least-significant bit of the instruction register. While in the stable Shift-IR state, instruction data is serially shifted through the instruction register on each TCK cycle.

#### **EXIT1-IR, EXIT2-IR**

The LASP is not enabled to receive and respond to linking shadow protocols in the Exit1-IR and Exit2-IR states. For target devices, the Exit1-IR and Exit2-IR states are temporary states that end an instruction-register scan. It is possible to return to the Shift-IR state from either Exit1-IR or Exit2-IR without recapturing the instruction register. On the first falling edge of TCK after entry to Exit1-IR, TDO goes from the active state to the high-impedance state.

#### **PAUSE-IR**

In the stable Pause-IR state, the LASP is enabled to receive and respond to linking shadow protocols. Additionally, the TSA can be recognized in this state. For target devices, no specific function is performed in the stable Pause-IR state, in which the TAP controller can remain indefinitely. The Pause-IR state suspends and resumes instruction-register scan operations without loss of data.

#### **UPDATE-IR**

The LASP is not enabled to receive and respond to linking shadow protocols in the Update-IR state. For target devices, the current instruction is updated and takes effect on the falling edge of TCK, following entry to the Update-IR state.

### **Address Matching**

Connect status of the LASP is computed by a match of the address received in the last valid linking-shadow protocol against that at the address (A<sub>9</sub>–A<sub>0</sub>) inputs as well as against the three dedicated addresses that are internal to the LASP (DSA, RSA, and TSA). Table 2 shows the address map.





Upon receipt of a valid linking shadow protocol, if the linking shadow protocol address and position match the address inputs  $A_9$ – $A_0$  and position inputs  $P_2$ – $P_0$ , respectively, the LASP responds by transmitting an acknowledge protocol. Following the complete transmission of the acknowledge protocol, the LASP assumes ON status, in which the secondary TAPs are configured as requested by the linking shadow protocol. The ON status allows the scan chains associated with the LASP secondary TAPs to be controlled from the multidrop primary TAP as if it were directly wired as such. Figures 9 and 10 show the linking shadow protocol timing for MATCH result when the prior LASP connect status is ON and OFF, respectively. If the linking-shadow protocol address or position does not match the address inputs  ${\sf A}_9\text{--}{\sf A}_0$  or position inputs  ${\sf P}_2\text{--}{\sf P}_0$  (unless the address is one of the three dedicated global addresses described below), the LASP responds immediately by assuming the OFF status, in which PTDO and STDO<sub>2</sub>–STDO<sub>0</sub> are high impedance and STMS<sub>2</sub>–STMS<sub>0</sub> are held at their last levels. This has the effect of deselecting the scan chains associated with the LASP secondary TAPs, but leaves the TAP state of the scan chains unchanged. No acknowledge protocol is sent. Figures 11 and 12 show the linking shadow protocol timing for a NO MATCH result when the prior LASP connect status is ON and OFF, respectively.

### **DISCONNECT ADDRESS**

The disconnect address (DSA) is one of the three internally dedicated addresses that are recognized globally. When an LASP receives the DSA, it immediately responds by assuming the OFF status, in which PTDO and  $STDO<sub>2</sub>-STDO<sub>0</sub>$  are high impedance and  $STMS<sub>2</sub>-STMS<sub>0</sub>$  are held at their last levels. This has the effect of deselecting the scan chain associated with the LASP secondary TAP, but leaves the TAP state of the scan chain unchanged. No acknowledge protocol is sent. Figures 13 and 14 show the linking shadow protocol timing for DISCONNECT result when the prior LASP connect status is ON and OFF, respectively. The same result occurs when a nonmatching address is received. No specific action to disconnect an LASP is required, as a given LASP is disconnected by the address that connects another. The dedicated DSA ensures that at least one address is available for the purpose of disconnecting all receiving LASPs. It is especially useful when the currently selected scan chain is in a different TAP state than that to be selected. In such a case, the DSA is used to leave the former scan chain in the proper state, after which the primary TAP state is moved to that needed to select the latter scan chain.

### **RESET ADDRESS**

The reset address (RSA) is one of the three internally dedicated addresses that are recognized globally. When an LASP receives the RSA, it immediately responds by assuming the RESET status in which PTDO and  $STDO<sub>2</sub>-STDO<sub>0</sub>$  are at high impedance and  $STMS<sub>2</sub>-STMS<sub>0</sub>$  are forced to the high level. This has the effect of deselecting and resetting to Test-Logic-Reset state the scan chain associated with the LASP secondary TAP. No acknowledge protocol is sent. Figures 15 and 16 show the linking shadow protocol timing for RESET result when the prior LASP connect status is ON and OFF, respectively.



#### **TEST SYNCHRONIZATION ADDRESS**

The test synchronization address (TSA) is one of the three internally dedicated addresses that are recognized globally. When an LASP receives the TSA, it immediately responds by assuming the MULTICAST status, in which PTDI and PTMS are connected to STDO and STMS, respectively, of only those secondary TAPs whose TAP state is Pause-DR or Pause-IR while PTDO is high impedance. No acknowledge protocol is sent. The result of receipt of TSA on a secondary TAP whose TAP state is Test-Logic-Reset or Run-Test-Idle is disconnect. Figures 17 and 18 show the linking shadow protocol timing for TEST SYNCHRONIZATION result when the prior LASP connect status is ON and OFF, respectively. The TSA allows simultaneous operation of the scan chains of all selected LASPs, either for global TAP-state movement or for scan input of common serial test data via PTDI. This is especially useful in the former case, to simultaneously move such scan chains into the Run-Test/Idle state in which module-level or module-to-module BIST operations can operate synchronous to TCK in that TAP state and, in the later case, to scan common test setup/data into multiple like modules. In conjunction with the use of the pass-through input/output pairs (PX to  $SX_2$ –S $X_0$  and PY to SY<sub>2</sub>–SY<sub>0</sub>), the multicast mode can be effective for ISP of like modules.

### **Protocol Bypass**

Protocol bypass is selected by a low BYP<sub>5</sub> input. This protocol-bypass mode forces the LASP into BYP status. The remaining bypass  $\overline{\text{BYP}_{4}^+}\text{BYP}_{0}^-$  inputs are used for configuring the primary-to-secondary TAP connections, regardless of previous linking shadow protocol results, and the corresponding  $\overline{\text{CON}}_{2}^{\text{-}}\overline{\text{CON}}_{0}^{\text{-}}$  outputs are made active (low). Receipt of the linking shadow protocols is disabled. When  $\overline{\text{BYP}_5}$  is taken low, the primary-to-secondary TAP connections are configured immediately (asynchronously to PTCK). The PTMS signal also is connected to its respective secondary TAP signal  $STMS<sub>2</sub>-STMS<sub>0</sub>$  unless  $\overline{PTRST}$  is low, in which case STMS<sub>2</sub>–STMS<sub>0</sub> remain high until PTRST is released. Also, the linking-shadow protocol receive block is reset to its power-up state and is held in this state, such that select protocols appearing at the primary TAP are ignored. When the  $\overline{\text{BYP}_5}$  input is released (taken high), the LASP immediately (asynchronously to PTCK) resumes the connect status selected by the last valid linking shadow protocol. The linking shadow protocol receive block again is enabled to respond to select protocols. Figures 19 and 20 show protocol-bypass timing when the LASP connect status before  $\overline{BYP_5}$  active is ON and OFF, respectively.

#### **Asynchronous Reset**

While the  $\overline{\mathsf{PTRST}}$  input always is buffered directly to the  $\mathsf{STRST}_2\!\!-\!\!\mathsf{STRST}_0$  outputs, it also serves as an asynchronous reset for the LASP. Given that  $\overline{\text{BYP}_5}$  is high, when  $\overline{\text{PTRST}}$  goes low, the LASP immediately assumes TRST status, in which  $\overline{CON_2\text{-CON}_0}$  are high and PTDO and STDO<sub>2</sub>–STDO<sub>0</sub> are at high impedance. Otherwise, if  $\overline{\sf BYP}_5^-$  is low, the LASP assumes BYP/TRST status. In either case, STMS<sub>2</sub>–STMS<sub>0</sub> are set high so that connected IEEE Std 1149.1-compliant devices can be driven synchronously to their Test-Logic-Reset states. While PTRST is low, receipt of linking shadow protocols is disabled. Figures 21 and 22 show asynchronous reset timing when the LASPs connect status before PTRST active is ON and OFF, respectively. Figure 23 shows asynchronous reset timing when  $\overline{BYP_5}$  is low.

#### **Connect Indicators**

The  $\overline{\text{CON}}_2\text{-CON}_0^-$  outputs indicate secondary-scan-port activity (STDO<sub>2</sub>–STDO<sub>0</sub>, STMS<sub>2</sub>–STMS<sub>0</sub> active), regardless of whether such activity is achieved via protocol bypass or linking shadow protocol. When acknowledge protocol is in progress, the  $\overline{CON}_{2}$ – $\overline{CON}_{0}$  outputs are high.



**www.ti.com**

Texas **INSTRUMENTS** 

J.i

**Figure 5. Linking Shadow Protocol Timing Protocol Result = HARD ERROR (PTMS Change During Select Protocol); Prior Connect Status = TAP2-ON, TAP1-OFF, TAP0-ON**



**SCBS759E–OCTOBER 2002–REVISED MAY 2007**



**Figure 6. Linking Shadow Protocol Timing Protocol Result = HARD ERROR (PTMS Change During Acknowledge Protocol); Prior Connect Status = TAP2-ON, TAP1-OFF, TAP0-ON**



**www.ti.com**

Texas **INSTRUMENTS** 

J.i

**Figure 7. Linking Shadow Protocol Timing Protocol Result = HARD ERROR (No Command); Prior Connect Status = TAP2-ON, TAP1-OFF, TAP0-ON**



**SCBS759E–OCTOBER 2002–REVISED MAY 2007**



**Figure 8. Linking Shadow Protocol Timing Protocol Result = SOFT ERROR; Prior Connect Status = TAP2-ON, TAP1-OFF, TAP0-ON**

**SCBS759E–OCTOBER 2002–REVISED MAY 2007**



**www.ti.com**

Texas **INSTRUMENTS** 

J.i





**SCBS759E–OCTOBER 2002–REVISED MAY 2007**



**Figure 10. Linking Shadow Protocol Timing Protocol Result = MATCH; Prior Connect Status = OFF**

J.i Texas **INSTRUMENTS www.ti.com**



**Figure 11. Linking Shadow Protocol Timing Protocol Result = NO MATCH; Prior Connect Status = TAP2-ON, TAP1-OFF, TAP0-ON**



**SCBS759E–OCTOBER 2002–REVISED MAY 2007**



**Figure 12. Linking Shadow Protocol Timing Protocol Result = NO MATCH; Prior Connect Status = OFF**

**ຠຠຠຠຠ຺ຠຠຠຠຠ຺ຒຠຠຠຠຠຠຠຠຠ**຺ຠຠຠຠຠ຺຺ຠຠຠຠຠຠ **PTCK Don't Care A9−A<sup>0</sup>** Don't Care **P2−P<sup>0</sup> BYP<sup>5</sup> Don't Care BYP4−BYP<sup>0</sup> Idle SEL DSAP SEL Idle Don't Care PTDI Don't Care CTDI PTMS Don't Care** ≅ **Don't Care PX Don't Care SX2−SX<sup>0</sup> Don't Care STDI<sup>2</sup> Don't Care STDI<sup>1</sup> Don't Care STDI<sup>0</sup> CON<sup>2</sup> CON<sup>1</sup> CON<sup>0</sup> STDI2 PTDO CTDO STDI2 Undetermined STDO<sup>2</sup> STDI0 STDO<sup>1</sup>** DSA<sub>**P**</sub> **STDO<sup>0</sup> PTMS STMS20 STMS<sup>2</sup> STMS10 STMS<sup>1</sup> STMS<sup>0</sup> PTMS STMS00 PY SX2 \* SX0 PX SY<sup>2</sup> SY<sup>1</sup> SY0<sup>0</sup> PX Select Protocol OFF**

**www.ti.com**

Texas **INSTRUMENTS** 

J.i

**Figure 13. Linking Shadow Protocol Timing Protocol Result = DISCONNECT; Prior Connect Status = TAP2-ON, TAP1-OFF, TAP0-ON**



**SCBS759E–OCTOBER 2002–REVISED MAY 2007**



**Figure 14. Linking Shadow Protocol Timing Protocol Result = DISCONNECT; Prior Connect Status = OFF**



**www.ti.com**

Texas **INSTRUMENTS** 

J.i





**SCBS759E–OCTOBER 2002–REVISED MAY 2007**



**Figure 16. Linking Shadow Protocol Timing Protocol Result = RESET; Prior Connect Status = OFF**





#### **Figure 17. Linking Shadow Protocol Timing Protocol Result = TEST SYNCHRONIZATION (all on); Prior Connect Status = TAP2-ON, TAP1-OFF, TAP0-ON**



**SCBS759E–OCTOBER 2002–REVISED MAY 2007**



**Figure 18. Linking Shadow Protocol Timing Protocol Result = TEST SYNCHRONIZATION (all on); Prior Connect Status = OFF**





**Figure 19. Protocol Bypass Timing, All TAPs ON, Stand-Alone Device, Prior Connect Status = TAP2-ON, TAP1-OFF, TAP0-ON**





**Figure 20. Protocol Bypass Timing, All TAPs ON, Stand-Alone Device, Prior Connect Status = OFF**

J.i Texas **INSTRUMENTS www.ti.com**

**SCBS759E–OCTOBER 2002–REVISED MAY 2007**



**Figure 21. Asynchronous Reset and Output-Enable Timing, Prior Connect Status = TAP2-ON, TAP1-OFF, TAP0-ON**

Texas Instruments **www.ti.com**

**SCBS759E–OCTOBER 2002–REVISED MAY 2007**



**SCBS759E–OCTOBER 2002–REVISED MAY 2007**



**www.ti.com**

Texas **INSTRUMENTS** 

J.i

**Figure 23. Asynchronous Reset Timing, Bypass Mode, Prior Connect Status = All ON**



**SCBS759E–OCTOBER 2002–REVISED MAY 2007**

#### **Absolute Maximum Ratings(1)**

over operating free-air temperature range (unless otherwise noted)



(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative-voltage ratings can be exceeded if the input and output clamp-current ratings are observed.

(3) This current flows only when the output is in the high state and  $V_{\rm O} < V_{\rm CC}$ 

#### **Recommended Operating Conditions**



(1) Product Preview

# **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)



(1) Product Preview

(2) All typical values are at  $V_{CC}$  = 3.3 V, T<sub>A</sub> = 25°C.<br>(3) On products compliant to MIL-PRF-38535, this parameter is not production tested.

### **Electrical Characteristics (continued)**



over recommended operating free-air temperature range (unless otherwise noted)

(4) This is the increase in supply current for each input that is at the specified TTL voltage level, rather than  $V_{CC}$  or GND

### **Timing Requirements**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see [Figure 24\)](#page-48-0)



(1) Product Preview

 $(2)$  These requirements apply only in the case in which the address inputs are changed during a linking shadow protocol. For normal application of the LASP, it is recommended that the address and position inputs remain static throughout any shadow protocols. In such cases, the timing of address and position inputs relative to PTCK need not be considered.

# **Switching Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see [Figure 24\)](#page-48-0)



(1) Product Preview

(2) The transitions at STMS<sub>x</sub> are possible only when a linking shadow protocol select is issued while STMS<sub>x</sub> is held (in the OFF status) at a level that differs from that at PTMS. Such operation is not recommended because state synchronization of the primary TAP to secondary TAP cannot be ensured.

(3) In most applications, the node to which PTDO and STDO<sub>2</sub>-STDO<sub>0</sub> are connected has a pullup resistor. In such cases, this parameter is not significant.



**SCBS759E–OCTOBER 2002–REVISED MAY 2007**

#### **Switching Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see [Figure 24\)](#page-48-0)



(1) The transitions at STMS<sub>x</sub> are possible only when a linking shadow protocol select is issued while STMS<sub>x</sub> is held (in the OFF status) at a level that differs from that at PTMS. Such operation is not recommended because state synchronization of the primary TAP to secondary TAP cannot be ensured.

(2) In most applications, the node to which PTDO and STDO<sub>2</sub>–STDO<sub>0</sub> are connected has a pullup resistor. In such cases, this parameter is not significant.



<span id="page-48-0"></span>

NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz,  $Z_0 = 50 \Omega$ ,  $t_r \le 2.5$  ns,  $t_f \le 2.5$  ns.
- D. The outputs are measured one at a time, with one transition per measurement.

#### **Figure 24. Load Circuit and Voltage Waveforms**



www.ti.com 20-Jan-2021

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **TEXAS INSTRUMENTS**

www.ti.com 5-Jan-2022

# **PACKAGE MATERIALS INFORMATION**

# **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **PM0064A LQFP - 1.6 mm max height**

PLASTIC QUAD FLATPACK



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MS-026.



# **EXAMPLE BOARD LAYOUT**

# **PM0064A LQFP - 1.6 mm max height**

PLASTIC QUAD FLATPACK



5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

7. For more information, see Texas Instruments literature number SLMA004 (www.ti.com/lit/slma004).



# **EXAMPLE STENCIL DESIGN**

# **PM0064A LQFP - 1.6 mm max height**

PLASTIC QUAD FLATPACK



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated