











TPS25200-Q1

SLVSCU5-MARCH 2015

# TPS25200-Q1 5-V eFuse With Precision Adjustable Current Limit and Overvoltage Clamp

### **Features**

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device HBM Classification Level 2
  - Device CDM Classification Level C5
- 2.5-V to 6.5-V Operation
- 20-V Continuous V<sub>IN</sub> (Absolute Maximum)
- 7.6-V Input Overvoltage Shutoff
- 5.25-V to 5.55-V Fixed Overvoltge Clamp
- 0.6-µs Overvoltage Lockout Response
- 3.5-µs Short-Circuit Response
- 67-mΩ High-Side MOSFET
- Accurate 2.5-A Minimum, 2.9-A Maximum and 2.1-A Minimum, 2.5-A Maximum Setting (Including
- ±6.3% Current-Limit Accuracy at 2.7 A
- Reverse Current Blocking While Disabled
- Built-in Soft Start
- Pin-to-Pin Compatible with TPS2553

# **Applications**

- Automotive USB Port Protection
- USB Power Switch.
- **USB Slave Devices**

## 3 Description

The TPS25200-Q1 device is a 5-V eFuse with a precision current-limit and overvoltage clamp. The device provides robust protection for load and source during overvoltage and overcurrent events.

The TPS25200-Q1 device is an intelligent protected load-switch with a  $V_{IN}$  value tolerant to 20 V. In the event that an incorrect voltage is applied at the IN pin, the output clamps to 5.4 V to protect the load. If the voltage at the IN pin exceeds 7.6 V, the device disconnects the load to prevent damage to the device, load, or both.

The TPS25200-Q1 device has an internal 67-mΩ power switch and is intended for protecting the source, device, and load under a variety of abnormal conditions. The device provides up to 2.4 A of continuous load current. The current-limit programmable from 85 mA to 2.7 A with a single resistor to ground. During overload events, the output current is limited to the level set by the R<sub>ILIM</sub> resistor. If a persistent overload occurs, the device eventually enters thermal shutoff to prevent damage to the TPS25200-Q1 device.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |
|-------------|----------|-------------------|--|--|
| TPS25200-Q1 | WSON (6) | 2.00 mm × 2.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

# **Simplified Schematic**





SLVSCU5 – MARCH 2015 www.ti.com



# **Table of Contents**

| 1 | Features 1                           |    | 9.2 Functional Block Diagram                     |    |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 9.3 Feature Description                          | 10 |
| 3 | Description 1                        |    | 9.4 Device Functional Modes                      | 1  |
| 4 | Simplified Schematic                 | 10 | Application and Implementation                   | 12 |
| 5 | Revision History2                    |    | 10.1 Application Information                     | 12 |
| 6 | Pin Configuration and Functions3     |    | 10.2 Typical Application                         | 12 |
| 7 | Specifications                       | 11 | Power Supply Recommendations                     | 19 |
| • | 7.1 Absolute Maximum Ratings         | 12 | Layout                                           | 19 |
|   | 7.2 ESD Ratings                      |    | 12.1 Layout Guidelines                           | 19 |
|   | 7.3 Recommended Operating Conditions |    | 12.2 Layout Example                              | 19 |
|   | 7.4 Thermal Information              | 13 | Device and Documentation Support                 | 20 |
|   | 7.5 Electrical Characteristics       |    | 13.1 Documentation Support                       | 2  |
|   | 7.6 Switching Characteristics 6      |    | 13.2 Trademarks                                  | 20 |
|   | 7.7 Typical Characteristics          |    | 13.3 Electrostatic Discharge Caution             | 20 |
| 8 | Parameter Measurement Information    |    | 13.4 Glossary                                    | 20 |
| 9 | Detailed Description9                | 14 | Mechanical, Packaging, and Orderable Information | 21 |
|   | 9.1 Overview                         |    | illorination                                     | 21 |

# **5 Revision History**

| DATE       | REVISION | NOTES            |
|------------|----------|------------------|
| March 2015 | *        | Initial release. |

Submit Documentation Feedback

Copyright © 2015, Texas Instruments Incorporated



# 6 Pin Configuration and Functions

### DRV Package 6-Pin WSON With Exposed Thermal Pad Top View



### **Pin Functions**

| PIN         |     | I/O | DESCRIPTION                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|-------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME        | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| EN          | 4   | I   | Logic-level control input. When this pin is driven high, the power switch is enabled. When this pin is driven low, the power switch turns off. This pin cannot be left floating and it must be limited below the absolute maximum rating if tied to the IN pin. |  |  |  |  |  |  |
| FAULT       | 3 O |     | Active-low open-drain output. This pin is asserted during an overcurrent, overvoltage, or overtemperature event. Connect a pullup resistor to the logic I/O voltage.                                                                                            |  |  |  |  |  |  |
| GND         | 5   | _   | Ground connection. Connect this pin externally to the exposed thermal pad.                                                                                                                                                                                      |  |  |  |  |  |  |
| ILIM 2 O    |     | 0   | External resistor. The ILIM pin is used to set the current-limit threshold. The recommended value for this pin is: $36 \text{ k}\Omega \le R_{\text{ILIM}} \le 1100 \text{ k}\Omega$ .                                                                          |  |  |  |  |  |  |
| IN 6 I      |     | I   | Input voltage. Connect a ceramic capacitor with a value of 0.1 $\mu F$ or greater from the IN pin to the GND pin as close to the IC as possible.                                                                                                                |  |  |  |  |  |  |
| OUT         | 1   | 0   | Protected power switch, V <sub>OUT</sub> .                                                                                                                                                                                                                      |  |  |  |  |  |  |
| Thermal pad |     | _   | The exposed thermal pad is internally connected to the GND pin. Use the thermal pad to heat-sink the device to the circuit board traces. Connect the thermal pad to the GND pin externally.                                                                     |  |  |  |  |  |  |

# 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range, voltage are referenced to GND (unless otherwise noted)(1)

|                                                |                      |            | MIN  | MAX | UNIT |
|------------------------------------------------|----------------------|------------|------|-----|------|
|                                                | IN                   |            | -0.3 | 20  | V    |
| Voltage                                        | OUT, EN, ILIM, FAULT |            |      | 7   | V    |
|                                                | From IN to OUT       | <b>-</b> 7 | 20   | V   |      |
| Continuous output current, IO                  | Thermally            | / Limited  |      |     |      |
| Continuous FAULT output sink current           |                      |            |      | 25  | mA   |
| Continuous ILIM output source current          |                      |            |      | 150 | μΑ   |
| Operating junction temperature, T <sub>J</sub> | Internally           | y limited  |      |     |      |
| Storage temperature, T <sub>stg</sub>          | ·                    | -65        | 150  | °C  |      |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



# TEXAS INSTRUMENTS

### 7.2 ESD Ratings

|                             |                         |                                                         | VALUE | UNIT |
|-----------------------------|-------------------------|---------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Election | Flactractatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
|                             | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011            | ±750  | V    |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                                  | MIN | MAX  | UNIT |
|--------------------|----------------------------------|-----|------|------|
| $V_{IN}$           | Input voltage of IN              | 2.5 | 6.5  | V    |
| $V_{EN}$           | Enable pin voltage               | 0   | 6.5  | V    |
| I <sub>FAULT</sub> | Continuous FAULT sink current    | 0   | 10   | mA   |
| I <sub>OUT</sub>   | Continuous output current of OUT |     | 2.4  | Α    |
| R <sub>ILIM</sub>  | Current-limit set resistors      | 36  | 1100 | kΩ   |
| TJ                 | Operating junction temperature   | -40 | 125  | °C   |

### 7.4 Thermal Information

|                        | THERMAL METRIC <sup>(1)</sup>                | DRV (WSON)<br>6 PINS | UNIT          |
|------------------------|----------------------------------------------|----------------------|---------------|
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 66.5                 |               |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 83.4                 |               |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 36.1                 | °C/W          |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 1.6                  | °C/ <b>VV</b> |
| ΨЈВ                    | Junction-to-board characterization parameter | 36.5                 |               |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | 7.6                  |               |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



# 7.5 Electrical Characteristics

Conditions are  $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$  and  $2.5 \text{ V} \le \text{V}_{\text{IN}} \le 6.5 \text{ V}$ .  $\text{V}_{\text{EN}} = \text{V}_{\text{IN}}$ ,  $\text{R}_{\text{ILIM}} = 36 \text{ k}\Omega$ . Positive current into pins. Typical value is at 25°C. All voltages are with respect to ground (unless otherwise noted).

|                      | PARAMETER                                                   | TEST (                                                                   | CONDITIONS                           | MIN  | TYP                | MAX  | UNIT |
|----------------------|-------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------|------|--------------------|------|------|
| POWER                | SWITCH                                                      |                                                                          |                                      | -    |                    | -    |      |
|                      |                                                             |                                                                          | T <sub>J</sub> = 25°C                |      | 67                 | 75   |      |
| r <sub>DS(on)</sub>  | IN-OUT resistance <sup>(1)</sup>                            | $2.5 \text{ V} \leq \text{V}_{\text{IN}} \leq 5 \text{ V},$              | -40°C ≤ T <sub>J</sub> ≤ 85°C        |      | 67                 | 95   | mΩ   |
| -(- ,                |                                                             | I <sub>OUT</sub> = 2.4 A                                                 | –40°C ≤ T <sub>J</sub> ≤ 125°C       |      | 67                 | 105  |      |
| ENABLE               | INPUT EN                                                    |                                                                          |                                      |      |                    | I    |      |
|                      | EN pin turn on threshold                                    | Input rising                                                             |                                      |      |                    | 1.9  | V    |
|                      | EN pin turn off threshold                                   | Input falling                                                            |                                      | 0.6  |                    |      | V    |
|                      | Hysteresis                                                  |                                                                          |                                      |      | 330 <sup>(2)</sup> |      | mV   |
| I <sub>EN</sub>      | Leakage current                                             | V <sub>EN</sub> = 0 V or 5.5 V                                           |                                      | -2   |                    | 2    | μΑ   |
| DISCHA               | •                                                           |                                                                          |                                      |      |                    | I    |      |
| R <sub>DCHG</sub>    | OUT Discharge Resistance                                    | V <sub>OUT</sub> = 5 V, V <sub>EN</sub> = 0                              | V                                    |      | 500                | 625  | Ω    |
|                      | NT LIMIT                                                    | 001 1 2.1                                                                |                                      |      |                    |      |      |
|                      |                                                             | $R_{ILIM} = 36 \text{ k}\Omega$                                          |                                      | 2530 | 2700               | 2870 |      |
|                      |                                                             | $R_{ILIM} = 42.2 \text{ k}\Omega$                                        |                                      | 2140 | 2300               | 2460 |      |
| I <sub>OS</sub>      |                                                             | $R_{ILIM} = 56 \text{ k}\Omega$                                          |                                      | 1620 | 1740               | 1860 |      |
|                      | Current-limit, see Figure 12                                | R <sub>ILIM</sub> = 80.6 kΩ                                              |                                      |      | 1206               | 1300 | mA   |
|                      |                                                             | R <sub>ILIM</sub> = 150 kΩ                                               |                                      |      | 647                | 710  |      |
|                      |                                                             | $R_{ILIM} = 1100 \text{ k}\Omega$                                        | 590                                  | 83   | 130                |      |      |
| OVERV                | OLTAGE LOCKOUT, IN                                          | ILIW                                                                     |                                      |      |                    | -    |      |
| V <sub>(OVLO)</sub>  | IN rising OVLO threshold voltage                            | IN rising                                                                |                                      | 6.8  | 7.6                | 8.45 | V    |
| (OVLO)               | Hysteresis                                                  | - 3                                                                      |                                      |      | 70 <sup>(2)</sup>  |      | mV   |
| VOLTAC               | GE CLAMP, OUT                                               |                                                                          |                                      |      |                    | -    |      |
| V <sub>(OVC)</sub>   | OUT clamp voltage threshold                                 | $C_L = 1 \mu F, R_L = 100$                                               | $\Omega$ , $V_{INI} = 6.5 \text{ V}$ | 5.25 | 5.4                | 5.55 | V    |
|                      | CURRENT                                                     |                                                                          |                                      |      |                    |      |      |
|                      |                                                             | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 5 V                             |                                      |      | 1                  | 5    |      |
| I <sub>IN(off)</sub> | Supply current, low-level output                            | $V_{EN} = 0$ or 5 V, $V_{IN} =$                                          | 20 V                                 |      | 1040               | 1700 | μΑ   |
|                      |                                                             | $V_{IN} = 5 \text{ V},$                                                  | $R_{ILIM} = 36 \text{ k}\Omega$      |      | 147                | 200  |      |
| I <sub>IN(on)</sub>  | Supply current, high-level output                           | No load on OUT                                                           | $R_{ILIM} = 150 \text{ k}\Omega$     |      | 120                | 190  | μΑ   |
| I <sub>REV</sub>     | Reverse leakage current                                     | V <sub>OUT</sub> = 6.5V, V <sub>IN</sub> = V<br>Measure I <sub>OUT</sub> |                                      |      | 3.2                | 5    | μΑ   |
| UNDER                | VOLTAGE LOCKOUT, IN                                         |                                                                          |                                      |      |                    | I    |      |
| V <sub>UVLO</sub>    | IN rising UVLO threshold voltage                            | IN rising                                                                |                                      |      | 2.35               | 2.45 | V    |
| 0.20                 | Hysteresis                                                  | Ĭ                                                                        |                                      |      | 30 <sup>(2)</sup>  |      | mV   |
| FAULT I              |                                                             |                                                                          |                                      | 1    |                    |      |      |
| V <sub>OL</sub>      | Output low voltage, FAULT                                   | I <sub>FAULT</sub> = 1 mA                                                |                                      |      | 50                 | 180  | mV   |
| OL.                  | Off-state leakage                                           | $V_{\overline{FAULT}} = 6.5 \text{ V}$                                   |                                      |      |                    | 1    | μΑ   |
| THERM                | AL SHUTDOWN                                                 | 171021                                                                   |                                      |      |                    |      | F: 1 |
|                      | Thermal shutdown threshold, OTSD2 <sup>(3)</sup>            |                                                                          |                                      | 155  |                    |      |      |
|                      | Thermal shutdown threshold only in current-limit, OTSD1 (3) |                                                                          |                                      | 135  |                    |      | °C   |
|                      | Hysteresis                                                  |                                                                          |                                      |      | 20 <sup>(2)</sup>  |      |      |

<sup>(1)</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature. Thermal effects must be taken into account separately.

<sup>(2)</sup> These parameters are provided for reference only and does not constitute part of TI's published device specifications for purposes of TI's product warranty.

<sup>(3)</sup> For more information on the thermal sensors, OTSD1 and OTSD2, see the *Thermal Sense* section.

# TEXAS INSTRUMENTS

### 7.6 Switching Characteristics

Conditions are  $-40^{\circ}\text{C} \le T_{\text{J}} \le 125^{\circ}\text{C}$  and  $2.5 \text{ V} \le V_{\text{IN}} \le 6.5 \text{ V}$ .  $V_{\text{EN}} = V_{\text{IN}}$ ,  $R_{\text{ILIM}} = 36 \text{ k}\Omega$ . Positive current are into pins. Typical value is at 25°C. All voltages are with respect to GND (unless otherwise noted)

|                          | PARAMETER                   | TEST CONDITIONS                                                                                                                                    | MIN | TYP                | MAX | UNIT |
|--------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| POWER SWITE              | СН                          |                                                                                                                                                    |     |                    | '   |      |
| t <sub>r</sub>           | OUT voltage rise time       | $C_L = 1 \mu F$ , $R_L = 100 \Omega$ , (see Figure 10)                                                                                             |     | 2.05               | 3.2 |      |
| t <sub>f</sub>           | OUT voltage fall time       | $C_L = 1 \mu F$ , $R_L = 100 \Omega$ , (see Figure 10)                                                                                             |     | 0.18               | 0.2 | ms   |
| ENABLE INPU              | T EN                        |                                                                                                                                                    |     |                    |     |      |
| t <sub>on</sub>          | Turn-on time                | $2.5 \text{ V} \le \text{V}_{\text{IN}} \le 5 \text{ V}, \text{ C}_{\text{L}} = 1 \mu\text{F}, \text{ R}_{\text{L}} = 100 \Omega,$ (see Figure 10) |     | 5.12               | 7.3 | ms   |
| t <sub>off</sub>         | Turn-off time               | $2.5 \text{ V} \le \text{V}_{\text{IN}} \le 5 \text{ V}, \text{ C}_{\text{L}} = 1 \mu\text{F}, \text{ R}_{\text{L}} = 100 \Omega,$ (see Figure 10) |     | 0.22               | 0.3 | ms   |
| CURRENT LIM              | IIT                         |                                                                                                                                                    |     |                    |     |      |
| t <sub>(IOS)</sub>       | Short-circuit response time | V <sub>IN</sub> = 5 V (see Figure 12)                                                                                                              |     | 3.5 <sup>(1)</sup> |     | μs   |
| OVERVOLTAG               | E LOCKOUT, IN               |                                                                                                                                                    |     |                    |     |      |
| $t_{(OVLO\_off\_delay)}$ | Turn-off Delay for OVLO     | $V_{IN}$ = 5 V to 10 V with 1 V/μs ramp-up rate, $V_{OUT}$ with 100- $\Omega$ load                                                                 |     | 0.6 <sup>(1)</sup> |     | μs   |
| FAULT FLAG               |                             | · · · · · · · · · · · · · · · · · · ·                                                                                                              |     |                    |     |      |
|                          | FAULT deglitch              | FAULT assertion or deassertion because of overcurrent condition                                                                                    | 5   | 8                  | 12  | ms   |

<sup>(1)</sup> This parameter is provided for reference only and does not constitute part of TI's published device specifications for purposes of TI's product warranty.

# 7.7 Typical Characteristics





Figure 2.  $I_{IN(off)}$  vs Junction Temperature

Submit Documentation Feedback

Copyright © 2015, Texas Instruments Incorporated



### **Typical Characteristics (continued)**



# **8 Parameter Measurement Information**



Figure 9. Output Rise and Fall Test Load



Figure 10. Power-On and Off Timing



Figure 11. Enable Timing, Active High Enable



Figure 12. Output Short Circuit Parameters



9 Detailed Description

# 9.1 Overview

www.ti.com

The TPS25200-Q1 device is an intelligent low-voltage switch or e-Fuse with robust overcurrent and overvoltage protection which are suitable for a variety of applications.

The TPS25200-Q1 current-limited power switch uses N-channel MOSFETs in applications requiring up to 2.4 A of continuous load current. The device allows the user to program the current-limit threshold between 85 mA and 2.7 A (typical) through an external resistor. The device enters constant-current mode when the load exceeds the current-limit threshold.

The TPS25200-Q1 input can withstand 20-V DC voltage, but clamps  $V_{OUT}$  to a precision regulated 5.4 V and shuts down in the event that the  $V_{IN}$  value exceeds 7.6 V. The device also integrates overcurrent and short-circuit protection. The precision overcurrent limit helps minimize over designing of the input power supply while the fast response short-circuit protection isolates the load when a short circuit is detected.

The additional features of the device include the following:

- Overtemperature protection to safely shutdown in the event of an overcurrent event or a slight overvoltage event where the V<sub>OUT</sub> clamp is engaged over an extended period of time.
- Deglitched fault reporting to filter the FAULT signal to ensure that the TPS25200-Q1 device does not provide false-fault alerts.
- Output discharge pulldown to ensue a load is off and not in an undefined operational state.
- Reverse blocking when disabled to prevent back-drive from an active load which inadvertently causes undetermined behavior in the application.

### 9.2 Functional Block Diagram



A. 6.4-V typical clamp voltage

SLVSCU5 – MARCH 2015 www.ti.com

# TEXAS INSTRUMENTS

### 9.3 Feature Description

#### 9.3.1 **Enable**

This logic enable input controls the power switch and device supply current. A logic-high input on the EN pin enables the driver, control circuits, and powers the switch. The enable input is compatible with both TTL and CMOS logic levels.

The EN pin can be tied to  $V_{IN}$  with a pullup resistor, and is protected with an integrated Zener diode. Use a sufficiently large (300 k $\Omega$ ) pullup resistor to ensure that  $V_{(EN)}$  is limited below the absolute maximum rating.

#### 9.3.2 Thermal Sense

The TPS25200-Q1 device uses two independent thermal sensing circuits for self protection that monitor the operating temperature of the power switch and disable operation if the temperature exceeds the values listed in the *Recommended Operating Conditions* table. The TPS25200-Q1 device operates in constant-current mode during an overcurrent condition, which increases the voltage drop across the power switch. The power dissipation in the package is proportional to the voltage drop across the power switch, which increases the junction temperature during an overcurrent condition. The first thermal sensor (OTSD1) turns off the power switch when the die temperature exceeds 135°C (minimum) and the device is in current-limit protection. Hysteresis is built into the thermal sensor, and the switch turns on after the device has cooled by approximately 20°C.

The TPS25200-Q1 device also has a second ambient thermal sensor (OTSD2). The thermal sensor turns off the power switch when the die temperature exceeds 155°C (minimum) regardless of whether the power switch is in current-limit protection and turns on the power switch after the device has cooled by approximately 20°C. The TPS25200-Q1 device continues to cycle off and on until the fault is removed.

#### 9.3.3 Overcurrent Protection

The TPS25200-Q1 device initiates thermal protection by thermal cycling during an extended overcurrent condition. The device turns off when the junction temperature exceeds 135°C (typical) while in current limit. The device remains off until the junction temperature cools by 20°C (typical) and then restarts. The TPS25200-Q1 device cycles on and off until the overload is removed (see Figure 26 and Figure 29).

The TPS25200-Q1 device responds to an overcurrent condition by limiting the output current to the  $I_{OS}$  levels shown in Figure 12. When an overcurrent condition is detected, the device maintains a constant output current and the output voltage is reduced accordingly. During an overcurrent event, two possible overload conditions can occur.

The first condition is when a short circuit or partial short circuit is present when the device is powered up or enabled. The output voltage is held near zero potential with respect to ground and the TPS25200-Q1 device ramps the output current to the  $I_{OS}$  level. The TPS25200-Q1 device limits the current to the  $I_{OS}$  level until the overload condition is removed or the device begins a thermal cycle.

The second condition is when a short circuit, partial short circuit, or transient overload occurs while the device is enabled and powered on. The device responds to the overcurrent condition within the time,  $t_{IOS}$  (see Figure 12). The current-sense amplifier is overdriven during this time and momentarily disables the internal current-limit MOSFET. The current-sense amplifier recovers and limits the output current to the  $I_{OS}$  level. Similar to the previous case, the TPS25200-Q1 device limits the current to the  $I_{OS}$  level until the overload condition is removed or the device begins a thermal cycle.

# 9.3.4 FAULT Response

The FAULT open-drain output is asserted (active low) during an overcurrent, overtemperature, or overvoltage condition. The TPS25200-Q1 device asserts the FAULT signal until the fault condition is removed and the device resumes normal operation. The TPS25200-Q1 device is designed to eliminate false FAULT reporting by using an internal delay *deglitch* circuit for overcurrent (8-ms typical) conditions without the requirement for external circuitry. This design ensures that the FAULT signal is not accidentally asserted because of normal operation such as starting into a heavy capacitive load. The deglitch circuitry delays entering and leaving current-limit induced fault conditions.

**Feature Description (continued)** 

The FAULT signal is not deglitched when the MOSFET is disabled because of an overtemperature condition but is deglitched after the device has cooled and begins to turn on. This unidirectional deglitch prevents FAULT oscillation during an overtemperature event.

The FAULT signal is not deglitched when the MOSFET is disabled into overvoltage-lockout (OVLO) or out of OVLO. The TPS25200-Q1 device does not assert the FAULT during output-voltage clamp mode.

Connect the FAULT pin with a pullup resistor to a low-voltage I/O rail.

### 9.3.5 Output Discharge

A 480- $\Omega$  (typical) output discharge dissipates the stored charge and leakage current on the OUT pin when the TPS25200-Q1 device is in undervoltage-lockout (UVLO) or OVLO or is disabled. The pulldown capability decreases as  $V_{IN}$  decreases (see Figure 8).

### 9.4 Device Functional Modes

The input voltage of the TPS25200-Q1 device can withstand up to 20 V. The input voltage, within a range of 0 V to 20 V, can be divided to four modes which are described in the following sections.



Figure 13. Output vs Input Voltage

### 9.4.1 Undervoltage Lockout (UVLO)

The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turnon threshold. Built-in hysteresis prevents unwanted on and off cycling because of input voltage droop during turn on.

### 9.4.2 Overcurrent Protection (OCP)

When 2.35 V < V<sub>IN</sub> < 5.4 V, the TPS25200-Q1 device is a traditional power switch that provides overcurrent protection.

### 9.4.3 Overvoltage Clamp (OVC)

When 5.4 V <  $V_{IN}$  < 7.6 V, the overvoltage-clamp (OVC) circuit clamps the output voltage to 5.4 V. Within this  $V_{IN}$  range, the overcurrent protection remains active. Fast transients can exceed the bandwidth of the internal gate-control amplifier but such events will not risk damage to the load. In the unlikely event that a transient is fast enough to exceed the amplifier bandwidth but not severe enough to exceed 7.6 V, it may cause momentary droops in  $V_{OUT}$  while the amplifier catches up and settles on  $V_{OUT}$  = 5.4 V. For example, a 5-V to 7-V transient with 0.5-V/ms slew rate and with 2 × 47  $\mu$ F // 100- $\Omega$  load, some drooping occurs at  $V_{OUT}$ .

### 9.4.4 Overvoltage Lockout (OVLO)

When V<sub>IN</sub> exceeds 7.6 V, the overvoltage lockout (OVLO) circuit turns off the protected power switch.

## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

The TPS25200-Q1 device is a 5-V eFuse with precision current-limit and overvoltage clamp. When a slave device such as a mobile data-card device is hot plugged into a USB port as shown in Figure 14, an input transient voltage could damage the slave device because of the cable inductance. Placing the TPS25200-Q1 device at the input of a mobile device as an overvoltage and overcurrent protector can help safeguard the slave device. Input transients also occur when the current through the cable parasitic inductance changes abruptly which can occur when the TPS25200-Q1 device turns off the internal MOSFET in response to an overvoltage or overcurrent event. The TPS25200-Q1 device can withstand the transient without a bypass bulk capacitor, or other external overvoltage protection components at the input side. The TPS25200-Q1 device also can be used at the host side as a traditional power switch that is pin-to-pin compatible with the TPS2553 device.



Figure 14. Hot Plug into 5-V USB Port With Parasitic Cable Resistance and Inductance

### 10.2 Typical Application

### 10.2.1 Overvoltage and Overcurrent Protector



Figure 15. Typical Application Schematic

Use the  $I_{OS}$  level listed in the *Electrical Characteristics* table or the  $I_{OS}$  value in the Equation 1 to select the value of  $R_{ILIM}$ .



# **Typical Application (continued)**

### 10.2.1.1 Design Requirements

For this design example, use the values listed in Table 1 as the input parameters.

**Table 1. Design Parameters** 

| DESIGN PARAMETERS              | EXAMPLE VALUE |
|--------------------------------|---------------|
| Normal input operation voltage | 5 V           |
| Output transient voltage       | 6.5 V         |
| Minimum current limit          | 2.1 A         |
| Maximum current limit          | 2.9 A         |

### 10.2.1.2 Detailed Design Procedure

#### 10.2.1.2.1 Step by Step Design Produce

To begin the design process a few parameters must be decided upon. The designer needs to know the following:

- Normal Input Operation Voltage
- · Output transient voltage
- · Minimum Current Limit
- · Maximum Current Limit

### 10.2.1.2.2 Input and Output Capacitance

Input and output capacitance improves the performance of the device; the actual capacitance should be optimized for the particular application. For all applications, a ceramic bypass capacitor with a value of 0.1  $\mu$ F or greater is recommended between the IN and GND pins. This capacitor should be placed as close to the device as possible for local noise decoupling.

When  $V_{IN}$  ramp up exceeds 7.6 V,  $V_{OUT}$  follows  $V_{IN}$  until the TPS25200-Q1 device turns off the internal MOSFET after  $t_{(OVLO\_off\_delay)}$ . Because  $t_{(OVLO\_off\_delay)}$  largely depends on the  $V_{IN}$  ramp rate,  $V_{OUT}$  receives some peak voltage. Increasing the output capacitance can lower the output peak voltage as shown in Figure 16.



Figure 16.  $V_{OUT}$  Peak Voltage vs  $C_{OUT}$  ( $V_{IN}$  Step From 5 V to 15 V With 1-V/us Ramp-Up Rate)

# TEXAS INSTRUMENTS

#### 10.2.1.2.3 Programming the Current-Limit Threshold

The overcurrent threshold is user programmable through an external resistor. The TPS25200-Q1 device uses an internal regulation loop to provide a regulated voltage on the ILIM pin. The current-limit threshold is proportional to the current sourced out of the ILIM pin. The recommended 1% resistor range for  $R_{ILIM}$  is 36 k $\Omega \le R_{ILIM} \le 1100$  k $\Omega$  to ensure stability of the internal regulation loop. Many applications require that the minimum current limit is above a certain current level or that the maximum current limit is below a certain current level. Therefore, considering the tolerance of the overcurrent threshold is important when selecting a value for  $R_{ILIM}$ . The following equations approximate the resulting overcurrent threshold for a given external resistor value,  $R_{ILIM}$ . See the *Electrical Characteristics* table for specific current-limit settings. The traces routing the  $R_{ILIM}$  resistor to the TPS25200-Q1 device should be as short as possible to reduce parasitic effects on the current-limit accuracy.

R<sub>ILIM</sub> can be selected to provide a current-limit threshold that occurs either above a minimum load current or below a maximum load current.

To design above a minimum current-limit threshold, find the intersection of  $R_{ILIM}$  and the minimum desired load current on the  $I_{OS(min)}$  curve. Select a value of  $R_{ILIM}$  below this value. Programming the current limit above a minimum threshold is important to ensure start up into full load or heavy capacitive loads.

To design below a maximum current-limit threshold, find the intersection of  $R_{ILIM}$  and the maximum desired load current on the  $I_{OS(max)}$  curve. Select a value of  $R_{ILIM}$  above this value. Programming the current limit below a maximum threshold is important to avoid current limiting the upstream power supplies which causes the input voltage bus to droop.

Use Equation 1, Equation 2, and Equation 3, to calculate the minimum, nominal, and maximum current-limit thresholds for  $I_{OS}$  (respectively). For each equation,  $36 \text{ k}\Omega \leq R_{ILIM} \leq 1100 \text{ k}\Omega$ .

$$I_{OSmin} (mA) = \frac{97399 (V)}{R_{ILIM} 1.015 (k\Omega)} - 30$$
 (1)

$$I_{OSnom} (mA) = \frac{98322 (V)}{R_{ILIM}^{1.003} (k\Omega)}$$
 (2)

$$I_{OSmax} (mA) = \frac{96754 (V)}{R_{ILIM} 0.985 (k\Omega)} + 30$$
(3)





Submit Documentation Feedback

Copyright © 2015, Texas Instruments Incorporated

10.2.1.2.4 Decian Above a Minimum Current Limi

### 10.2.1.2.4 Design Above a Minimum Current Limit

Some applications require that current limiting does not occur below a certain threshold. For this example, assume that 2.1 A must be delivered to the load so that the minimum desired current-limit threshold is 2100 mA. Use Equation 1 and Figure 17 to select a value for  $R_{ILIM}$ , with  $I_{OSmin} = 2100$  mA, as shown in Equation 4.

$$R_{\text{ILIM}} (k\Omega) = \left(\frac{97399}{I_{\text{OS(min)}} + 30}\right)^{\frac{1}{1.015}} = \left(\frac{97399}{2100 + 30}\right)^{\frac{1}{1.015}} = 43.22 \text{ k}\Omega$$
(4)

Select the closest 1% resistor less than the calculated value:  $R_{ILIM}$  = 42.2 k $\Omega$ . This value sets the minimum current-limit threshold at 2130 mA as shown in Equation 5.

$$I_{OSmin} (mA) = \frac{97399 (V)}{R_{ILIM}^{1.015} (k\Omega)} - 30 = \frac{97399}{(42.2 \times 1.01)^{1.015}} - 30 = 2130 \text{ mA}$$
(5)

Use Equation 3, Figure 17, and the previously calculated value for  $R_{\text{ILIM}}$  to calculate the maximum resulting current-limit threshold as shown in Equation 6.

$$I_{OSmax} (mA) = \frac{96754}{(42.2 \times 0.99)^{0.985}} + 30 = 2479 \text{ mA}$$
(6)

The resulting current-limit threshold minimum is 2130 mA and maximum is 2479 mA with  $R_{ILIM} = 42.2k\Omega \pm 1\%$ .

### 10.2.1.2.5 Design Below a Maximum Current Limit

Some applications require that current limiting must occur below a certain threshold. For this example, assume that 2.9 A must be delivered to the load so that the minimum desired current-limit threshold is 2900 mA. Use Equation 3 and Figure 18 to select  $R_{II\,IM}$ .

$$IR_{ILIM}(k\Omega) = \left(\frac{96754}{I_{OS(max)} - 30}\right)^{\frac{1}{0.985}} = \left(\frac{96754}{2900 - 30}\right)^{\frac{1}{0.985}} = 35.57 \text{ k}\Omega$$
(7)

Select the closest 1% resistor greater than the calculated value:  $R_{ILIM} = 36 \text{ k}\Omega$ . This value sets the maximum current-limit threshold at 2894 mA as shown in Equation 8.

$$I_{OSmax} (mA) = \frac{96754 (V)}{R_{ILIM}^{0.985} (k\Omega)} + 30 = \frac{96754}{(36 \times 0.99)^{0.985}} + 30 = 2894 mA$$
(8)

Use Equation 1, Figure 18, and the previously calculated value for  $R_{\text{ILIM}}$  to calculate the minimum resulting current-limit threshold as shown in Equation 9.

$$I_{OSmin} (mA) = \frac{97399}{(36 \times 1.01)^{1.015}} - 30 = 2508 \text{ mA}$$
(9)

The resulting minimum current-limit threshold minimum is 2592 mA and maximum is 2894 mA with  $R_{ILIM}$  = 36 k $\Omega$  ± 1%.

Copyright © 2015, Texas Instruments Incorporated

SLVSCU5 – MARCH 2015 www.ti.com

# Instruments

### 10.2.1.2.6 Power Dissipation and Junction Temperature

The low on-resistance of the internal N-channel MOSFET allows small surface-mount packages to pass large currents. Estimating the power dissipation and junction temperature is good design practice. The following analysis provides an approximation for calculating the junction temperature based on the power dissipation of the package.

#### **NOTE**

Thermal analysis is strongly dependent on additional system-level factors. Such factors include air flow, board layout, copper thickness and surface area, and proximity to other devices dissipating power. Good thermal design practice must include all system-level factors in addition to individual component analysis.

Begin by determining the  $r_{DS(on)}$  value of the N-channel MOSFET relative to the input voltage ( $V_{IN}$ ) and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read  $r_{DS(on)}$  from Figure 4 in the *Typical Characteristics* section. When  $V_{IN}$  is lower than  $V_{(OVC)}$ , the TPS25200-Q1 device is an traditional power switch. Using this value, calculate the power dissipation with Equation 10.

$$P_D = r_{DS(on)} \times I_{OUT}^2$$

where

- P<sub>D</sub> = Total power dissipation (W)
- $r_{DS(on)}$  = Power switch on-resistance ( $\Omega$ )

When  $V_{IN}$  exceeds  $V_{(OVC)}$ , but is lower than  $V_{(OVLO)}$ , the TPS25200-Q1 clamp output is fixed to  $V_{(OVC)}$ . Use Equation 11 to calculate the power dissipation.

$$P_D = (V_{IN} - V_{(OVC)}) \times I_{OUT}$$

where

This step calculates the total power dissipation of the N-channel MOSFET.

Finally, calculate the junction temperature using Equation 12.

$$T_J = P_D \times R_{\theta,JA} + T_A$$

where

- R<sub>θJA</sub> = Thermal resistance (°C/W)
- T<sub>A</sub> = Ambient temperature (°C) (12)

Compare the calculated junction temperature with the initial estimate. If these two values are not within a few degrees, repeat the calculation using the  $refined\ r_{DS(on)}$  value from the previous calculation as the new estimate. Two or three iterations are generally sufficient to achieve the desired result. The final junction temperature is highly dependent on thermal resistance  $R_{\theta JA}$ , and the thermal resistance is highly dependent on the individual package and board layout.

16



### 10.2.1.3 Application Curves













# **Power Supply Recommendations**

The TPS25200-Q1 device is designed for 2.7 V <  $V_{IN}$  < 5 V (typical) voltage rails. Although a  $V_{OUT}$  clamp is provided, it is not intended to regulate  $V_{OUT}$  at approximately 5.4 V with 6 V <  $V_{IN}$  < 7 V. This clamp is a protection feature only.

# 12 Layout

### 12.1 Layout Guidelines

- For all applications, a 0.1-µF or greater ceramic bypass capacitor between the IN and GND pins is recommended as close to the device as possible for local noise decoupling.
- For output capacitance, see Figure 16. A low-ESR ceramic capacitor is recommended.
- The traces routing the R<sub>ILIM</sub> resistor to the device should be as short as possible to reduce parasitic effects on the current-limit accuracy.
- The thermal pad should be directly connected to PCB ground plane using wide and short copper trace.

### 12.2 Layout Example

#### VIA to Power Ground Plane



Figure 32. TPS25200-Q1 Board Layout

SLVSCU5 – MARCH 2015 www.ti.com

# TEXAS INSTRUMENTS

## 13 Device and Documentation Support

### 13.1 Documentation Support

#### 13.1.1 Related Documentation

For related documentation see the following:

TPS2553, PRECISION ADJUSTABLE CURRENT-LIMITED POWER-DISTRIBUTION SWITCHES, SLVS841

### 13.2 Trademarks

All trademarks are the property of their respective owners.

### 13.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS25200QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | SIL                     | Samples |
| TPS25200QDRVTQ1  | ACTIVE     | WSON         | DRV                | 6    | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | SIL                     | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF TPS25200-Q1:

www.ti.com

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

PACKAGE MATERIALS INFORMATION

www.ti.com 2-Jun-2016

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS25200QDRVRQ1 | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS25200QDRVTQ1 | WSON            | DRV                | 6 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

www.ti.com 2-Jun-2016



### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS25200QDRVRQ1 | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |  |
| TPS25200QDRVTQ1 | WSON         | DRV             | 6    | 250  | 210.0       | 185.0      | 35.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated