



# 2.5-W MONO CLASS-D AUDIO AMPLIFIER WITH AUTO-RECOVERY

#### **FEATURES**

- Pin-to-pin compatibility with TPA2010D1
- Short Circuit Auto-recovery
- Maximum Battery Life and Minimum Heat
  - Efficiency With an 8-Ω Speaker:
    - 88% at 400 mW
    - 80% at 100 mW
  - 2.8-mA Quiescent Current
  - 0.5-μA Shutdown Current
- Only Three External Components
  - Optimized PWM Output Stage Eliminates LC Output Filter
  - High PSRR (-75 dB) and Wide Supply Voltage (2.5 V to 5.5 V)
  - Fully Differential Design Reduces RF Rectification and Eliminates Bypass Capacitor
  - Improved CMRR Eliminates Two Input Coupling Capacitors
- 1,45mm × 1,45 mm 9-Ball WCSP
  - NanoFree<sup>™</sup> Lead-Free (YZF)

## **APPLICATIONS**

- Wireless or Cellular Handsets and PDAs
- Personal Navigation Devices
- General Portable Audio Devices
- Linear Vibrator Drivers

## **SEE ALSO**

 TPA2031D1, TPA2032D1, TPA2033D1, TPA2034D1, TPA2035D1

#### DESCRIPTION

The TPA2036D1 is a 2.5-W high efficiency filter-free class-D audio power amplifier (class-D amp) in a 1,45 mm × 1,45 mm wafer chip scale package (WCSP) that requires only three external components.

Features such as 88% efficiency, -75-dB PSRR, improved RF immunity, and 8 mm² total PCB area make TPA2036D1 ideal for cellular handsets. A fast start-up time of 1 ms with minimal pop makes TPA2036D1 ideal for portable applications.

In cellular handsets, TPA2036D1 is capable of driving the earpiece, speaker phone, and melody ringer. TPA2036D1 allows independent gain while summing signals from separate sources, and has a low 36  $\mu V_{\text{RMS}}$  noise floor, A-weighted.

## **APPLICATION CIRCUIT**





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE                                                      | PART NUMBER                 | SYMBOL |
|----------------|--------------------------------------------------------------|-----------------------------|--------|
| –40°C to 85°C  | 9 ball, 1.45mm × 1.45mm WCSP<br>(+0,1 mm/-0,05 mm tolerance) | TPA2036D1YZF <sup>(1)</sup> | CVV    |

<sup>(1)</sup> The YZF package is only available taped and reeled. To order add the suffix R to the end of the part number for a reel of 3000, or add the suffix T to the end of the part number for a reel of 250 (e.g. TPA2036D1YZFR).

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                  |                                                              |                  | TPA2036D1                         |  |
|------------------|--------------------------------------------------------------|------------------|-----------------------------------|--|
| V                | Cupply veltage                                               | In active mode   | –0.3 V to 6 V                     |  |
| $V_{DD}$         | Supply voltage                                               | In SHUTDOWN mode | –0.3 V to 7 V                     |  |
| VI               | Input voltage                                                |                  | -0.3 V to V <sub>DD</sub> + 0.3 V |  |
|                  | Continuous total power dissipation                           |                  | See Dissipation Rating Table      |  |
| T <sub>A</sub>   | Operating free-air temperature                               |                  | -40°C to 85°C                     |  |
| TJ               | Operating junction temperature                               |                  | -40°C to 150°C                    |  |
| T <sub>stg</sub> | Storage temperature                                          |                  | -65°C to 150°C                    |  |
|                  | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | YZF              | 260°C                             |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## RECOMMENDED OPERATING CONDITIONS

|                 |                                 |                                               | MIN | NOM MAX              | UNIT |
|-----------------|---------------------------------|-----------------------------------------------|-----|----------------------|------|
| $V_{DD}$        | Supply voltage                  |                                               | 2.5 | 5.5                  | V    |
| $V_{IH}$        | High-level input voltage        | SHUTDOWN                                      | 1.3 | $V_{DD}$             | V    |
| V <sub>IL</sub> | Low-level input voltage         | SHUTDOWN                                      | 0   | 0.35                 | V    |
| R <sub>I</sub>  | Input resistor                  | Gain ≤ 20 V/V (26 dB)                         | 15  |                      | kΩ   |
| $V_{IC}$        | Common mode input voltage range | V <sub>DD</sub> = 2.5 V, 5.5 V, CMRR ≤ -49 dB | 0.5 | V <sub>DD</sub> -0.8 | V    |
| T <sub>A</sub>  | Operating free-air temperature  |                                               | -40 | 85                   | °C   |

## **PACKAGE DISSIPATION RATINGS**

| PACKAGE | DERATING FACTOR(1) | T <sub>A</sub> ≤ 25°C<br>POWER RATING | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|--------------------|---------------------------------------|---------------------------------------|---------------------------------------|
| YZF     | 7.8 mW/°C          | 975 mW                                | 624 mW                                | 507 mW                                |

(1) Derating factor measure with JEDEC High K board. 1S2P - One signal layer and two plane layers. Please see JEDEC Standard 51-7 for High-K board, and JEDEC Standard 51-12 for using package thermal information. Please see JEDEC document page for downloadable copies: http://www.jedec.org/download/default.cfm.

# **ELECTRICAL CHARACTERISTICS**

 $T_A = 25$ °C (unless otherwise noted)

|                   | PARAMETER                                       | TEST CONDITIONS                                                                                                                       | MIN                      | TYP                      | MAX                      | UNIT          |
|-------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|---------------|
| V <sub>OS</sub>   | Output offset voltage (measured differentially) | $V_{I} = 0 \text{ V}, A_{V} = 2 \text{ V/V}, V_{DD} = 2.5 \text{ V to } 5.5 \text{ V}$                                                |                          | 1                        | 25                       | mV            |
| PSRR              | Power supply rejection ratio                    | V <sub>DD</sub> = 2.5 V to 5.5 V                                                                                                      |                          | -75                      | <b>–</b> 55              | dB            |
| CMRR              | Common mode rejection ratio                     | $V_{DD} = 2.5 \text{ V to } 5.5 \text{ V}, V_{IC} = V_{DD}/2 \text{ to } 0.5 \text{ V}, V_{IC} = V_{DD}/2 \text{ to } 0.5 \text{ V},$ |                          | -68                      | -49                      | dB            |
| I <sub>IH</sub>   | High-level input current                        | V <sub>DD</sub> = 5.5 V, V <sub>I</sub> = 5.8 V, SHUTDOWN                                                                             |                          |                          | 100                      | μΑ            |
| I <sub>IL</sub>   | Low-level input current                         | $V_{DD} = 5.5 \text{ V}, V_{I} = -0.3 \text{ V}, \overline{\text{SHUTDOWN}}$                                                          |                          |                          | 5                        | μΑ            |
|                   |                                                 | V <sub>DD</sub> = 5.5 V, no load                                                                                                      |                          | 3.4                      | 4.9                      |               |
| $I_{(Q)}$         | Quiescent current                               | V <sub>DD</sub> = 3.6 V, no load                                                                                                      |                          | 2.8                      |                          | mA            |
|                   |                                                 | V <sub>DD</sub> = 2.5 V, no load                                                                                                      |                          | 2.2                      | 3.2                      |               |
| I <sub>(SD)</sub> | Shutdown current                                | $V_{(SHUTDOWN)} = 0.35 \text{ V}, V_{DD} = 2.5 \text{ V} \text{ to } 5.5 \text{ V}$                                                   |                          | 0.5                      | 2                        | μΑ            |
|                   |                                                 | V <sub>DD</sub> = 2.5 V                                                                                                               |                          | 700                      |                          |               |
|                   | Static drain-source on-state resistance         | V <sub>DD</sub> = 3.6 V                                                                                                               |                          | 500                      |                          | mΩ            |
|                   | resistance                                      | V <sub>DD</sub> = 5.5 V                                                                                                               |                          | 400                      |                          |               |
|                   | Output impedance in SHUTDOWN                    | V <sub>(SHUTDOWN)</sub> = 0.35 V                                                                                                      |                          | 2                        |                          | kΩ            |
|                   | Short circuit detection threshold               |                                                                                                                                       |                          | 2.3                      |                          | Α             |
| f <sub>(sw)</sub> | Switching frequency                             | V <sub>DD</sub> = 2.5 V to 5.5 V                                                                                                      | 200                      | 250                      | 300                      | kHz           |
|                   | Gain                                            | V <sub>DD</sub> = 2.5 V to 5.5 V                                                                                                      | 285 kΩ<br>R <sub>I</sub> | 300 kΩ<br>R <sub>I</sub> | 315 kΩ<br>R <sub>I</sub> | $\frac{V}{V}$ |
|                   | Resistance from SHUTDOWN to GND                 |                                                                                                                                       |                          | 300                      |                          | kΩ            |

# **OPERATING CHARACTERISTICS**

 $T_A = 25$ °C, Gain = 2 V/V,  $R_L = 8 \Omega$  (unless otherwise noted)

|                  | PARAMETER                            | TEST CONDITION                                                                   | IS                                                         | MIN TYP | MAX | UNIT          |  |
|------------------|--------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------|---------|-----|---------------|--|
|                  |                                      |                                                                                  | $V_{DD} = 5 V$                                             | 2.5     |     |               |  |
|                  |                                      | THD + N = 10%, f = 1 kHz, $R_L = 4 \Omega$                                       | V <sub>DD</sub> = 3.6 V                                    | 1.3     |     | W             |  |
|                  |                                      |                                                                                  | V <sub>DD</sub> = 2.5 V                                    | 0.52    |     |               |  |
|                  |                                      |                                                                                  | V <sub>DD</sub> = 5 V                                      | 2.08    |     |               |  |
|                  |                                      | THD + N = 1%, f = 1 kHz, $R_L = 4 \Omega$                                        | $V_{DD} = 3.6 \text{ V}$                                   | 1.06    |     | W             |  |
| D                | Output nower                         |                                                                                  | V <sub>DD</sub> = 2.5 V                                    | 0.42    |     |               |  |
| P <sub>O</sub>   | Output power                         |                                                                                  | V <sub>DD</sub> = 5 V                                      | 1.45    |     |               |  |
|                  |                                      | THD + N = 10%, f = 1 kHz, $R_L = 8 \Omega$                                       | V <sub>DD</sub> = 3.6 V                                    | 0.73    |     | W             |  |
|                  |                                      |                                                                                  | V <sub>DD</sub> = 2.5 V                                    | 0.33    |     |               |  |
|                  |                                      |                                                                                  | V <sub>DD</sub> = 5 V                                      | 1.19    |     |               |  |
|                  |                                      | THD + N = 1%, f = 1 kHz, $R_L$ = 8 $\Omega$                                      | V <sub>DD</sub> = 3.6 V                                    | 0.59    |     | W             |  |
|                  |                                      |                                                                                  | V <sub>DD</sub> = 2.5 V                                    | 0.26    |     |               |  |
|                  |                                      | $V_{DD} = 5 \text{ V}, P_{O} = 1 \text{ W}, R_{L} = 8 \Omega, f = 1 \text{ kH}$  | 0.18%                                                      |         |     |               |  |
| THD+N            | Total harmonic distortion plus noise | $V_{DD} = 3.6 \text{ V}, P_O = 0.5 \text{ W}, R_L = 8 \Omega, f = 100 \text{ M}$ | 0.19%                                                      |         |     |               |  |
|                  | 110100                               | $V_{DD}$ = 2.5 V, $P_O$ = 200 mW, $R_L$ = 8 $\Omega,f$                           | 0.20%                                                      |         |     |               |  |
| k <sub>SVR</sub> | Supply ripple rejection ratio        | $V_{DD}$ = 3.6 V, Inputs ac-grounded with $C_{I}$ = 2 $\mu F$                    | $f = 217 \text{ Hz},$ $V_{(RIPPLE)} = 200 \text{ mV}_{pp}$ | -67     |     | dB            |  |
| SNR              | Signal-to-noise ratio                | $V_{DD} = 5 \text{ V}, P_O = 1 \text{ W}, R_L = 8 \Omega$                        |                                                            | 97      |     | dB            |  |
| V                | Output voltage noise                 | $V_{DD} = 3.6 \text{ V}, f = 20 \text{ Hz to } 20 \text{ kHz},$                  | No weighting                                               | 48      |     |               |  |
| V <sub>n</sub>   | Output voltage noise                 | Inputs ac-grounded with $C_I = 2 \mu F$                                          | A weighting                                                | 36      |     | $\mu V_{RMS}$ |  |
| CMRR             | Common mode rejection ratio          | $V_{DD} = 3.6 \text{ V}, V_{IC} = 1 \text{ V}_{pp}$                              | f = 217 Hz                                                 | -63     |     | dB            |  |
| Z <sub>I</sub>   | Input impedance                      |                                                                                  |                                                            | 142 150 | 158 | kΩ            |  |

# **OPERATING CHARACTERISTICS (continued)**

 $T_A = 25$ °C, Gain = 2 V/V,  $R_L = 8 \Omega$  (unless otherwise noted)

| PARAMETER                   | TEST CONDITIONS          | MIN | TYP MAX | UNIT |
|-----------------------------|--------------------------|-----|---------|------|
| Start-up time from shutdown | $V_{DD} = 3.6 \text{ V}$ |     | 1       | ms   |

# **Terminal Functions**

| TERMIN          | IAL    | 1/0 | DECORIDATION                         |
|-----------------|--------|-----|--------------------------------------|
| NAME            | YZF    | I/O | DESCRIPTION                          |
| IN-             | C1     | I   | Negative differential input          |
| IN+             | A1     | I   | Positive differential input          |
| $V_{DD}$        | B1, B2 | I   | Power supply                         |
| V <sub>O+</sub> | C3     | 0   | Positive BTL output                  |
| GND             | A2, B3 | I   | High-current ground                  |
| V <sub>O-</sub> | A3     | 0   | Negative BTL output                  |
| SHUTDOWN        | C2     | I   | Shutdown terminal (active low logic) |

# **FUNCTIONAL BLOCK DIAGRAM**



Notes:

\*Total gain = 
$$2 \times \frac{150 \text{ k}\Omega}{\text{R}_{\text{I}}}$$

# TYPICAL CHARACTERISTICS

## **TABLE OF GRAPHS**

|                                                                                                                                                                                                  |                                                 |                              | FIGURE         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------------|----------------|
|                                                                                                                                                                                                  | Efficiency                                      | vs Output power              | 1, 2           |
| P <sub>D</sub>                                                                                                                                                                                   | Power dissipation                               | vs Output power              | 3, 4           |
|                                                                                                                                                                                                  | Supply current                                  | vs Output power              | 5, 6           |
| $I_{(Q)}$                                                                                                                                                                                        | Quiescent current                               | vs Supply voltage            | 7              |
| I <sub>(SD)</sub>                                                                                                                                                                                | Shutdown current                                | vs Shutdown voltage          | 8              |
| В                                                                                                                                                                                                | Output names                                    | vs Supply voltage            | 9              |
| P <sub>0</sub>                                                                                                                                                                                   | Output power vs Load resistance vs Output power | vs Load resistance           | 10, 11         |
|                                                                                                                                                                                                  |                                                 | vs Output power              | 12, 13         |
| THD+N                                                                                                                                                                                            | Total harmonic distortion plus noise            | vs Frequency                 | 14, 15, 16, 17 |
| PD         PO           SI         SI           I(Q)         QI           I(SD)         SI           PO         OI           THD+N         TO           KSVR         SI           G         KSVR |                                                 | vs Common-mode input voltage | 18             |
| K <sub>SVR</sub>                                                                                                                                                                                 | Supply voltage rejection ratio                  | vs Frequency                 | 19, 20, 21     |
|                                                                                                                                                                                                  | CCM neuror cumply rejection                     | vs Time                      | 22             |
|                                                                                                                                                                                                  | GSM power supply rejection                      | vs Frequency                 | 23             |
| K <sub>SVR</sub>                                                                                                                                                                                 | Supply voltage rejection ratio                  | vs Common-mode input voltage | 24             |
| CMDD                                                                                                                                                                                             | Common mode valenties votice                    | vs Frequency                 | 25             |
| CIVIRK                                                                                                                                                                                           | Common-mode rejection ratio                     | vs Common-mode input voltage | 26             |

## **TEST SET-UP FOR GRAPHS**



#### Notes:

- (1)  $C_1$  was Shorted for any Common-Mode input voltage measurement
- (2) A 33- µH inductor was placed in series with the load resistor to emulate a small speaker for efficiency measurements.
- (3) The 30-kHz low-pass filter is required even if the analyzer has an internal low-pass filter. An RC low pass filter (100  $\Omega$ , 47 nF) is used on each output for the data sheet graphs.

Copyright © 2008, Texas Instruments Incorporated









Figure 10.



Figure 11.



**TOTAL HARMONIC DISTORTION +** 

NOISE

Figure 12.





Figure 13.

# **TOTAL HARMONIC DISTORTION +** NOISE vs FREQUENCY



Figure 14.

# **TOTAL HARMONIC DISTORTION +** NOISE



Figure 15.

# **TOTAL HARMONIC DISTORTION +** NOISE



**TOTAL HARMONIC DISTORTION +** NOISE vs FREQUENCY



Figure 17.

## **TOTAL HARMONIC DISTORTION +** NOISE



Figure 18.





# **SUPPLY RIPPLE REJECTION RATIO** vs FREQUENCY



Figure 20.

SUPPLY RIPPLE REJECTION RATIO vs FREQUENCY



**GSM POWER SUPPLY REJECTION** 



**GSM POWER SUPPLY REJECTION** 



Figure 22.

 $V_{DD} = 5 V$ 

SUPPLY RIPPLE REJECTION RATIO

DC COMMON MODE VOLTAGE

 $V_{DD} = 3.6 \text{ V}$ 

DC Common Mode Voltage - V Figure 24.



**COMMON-MODE REJECTION RATIO** 

vs FREQUENCY

**COMMON-MODE REJECTION RATIO** vs COMMON-MODE INPUT VOLTAGE



Figure 25.

Figure 26.

Sopply Ripple Rejection Ratio - dB

-10

-20

-30

-40

-50

-60

-80

0.5

1.5 2 2.5 3 3.5 4 4.5 5

# **APPLICATION INFORMATION**

#### **FULLY DIFFERENTIAL AMPLIFIER**

The TPA2036D1 is a fully differential amplifier with differential inputs and outputs. The fully differential amplifier consists of a differential amplifier and a common-mode amplifier. The differential amplifier ensures that the amplifier outputs a differential voltage on the output that is equal to the differential input times the gain. The common-mode feedback ensures that the common-mode voltage at the output is biased around  $V_{DD}/2$  regardless of the common-mode voltage at the input. The fully differential TPA2036D1 can still be used with a single-ended input; however, the TPA2036D1 should be used with differential inputs when in a noisy environment, like a wireless handset, to ensure maximum noise rejection.

## **Advantages of Fully Differential Amplifiers**

- · Input-coupling capacitors not required:
  - The fully differential amplifier allows the inputs to be biased at voltage other than mid-supply. For example, if a codec has a midsupply lower than the midsupply of the TPA2036D1, the common-mode feedback circuit will adjust, and the TPA2036D1 outputs will still be biased at midsupply of the TPA2036D1. The inputs of the TPA2036D1 can be biased from 0.5 V to V<sub>DD</sub> –0.8 V. If the inputs are biased outside of that range, input-coupling capacitors are required.
- Midsupply bypass capacitor, C<sub>(BYPASS)</sub>, not required:
  - The fully differential amplifier does not require a bypass capacitor. This is because any shift in the midsupply affects both positive and negative channels equally and cancels at the differential output.
- Better RF-immunity:
  - GSM handsets save power by turning on and shutting off the RF transmitter at a rate of 217 Hz. The
    transmitted signal is picked-up on input and output traces. The fully differential amplifier cancels the signal
    much better than the typical audio amplifier.

## SHORT CIRCUIT AUTO-RECOVERY

When a short circuit event happens, the TPA2036D1 goes to shutdown mode and tries to reactivate itself after 40  $\mu$ s. This auto-recovery will continue until the short circuit event is removed. With the recommended PCB layout, this feature can protect the device without affecting the device's long term reliability.

## SHUTDOWN BEHAVIOR

The input of TPA2036D1 has ESD protection circuitry. During shutdown, the maximum allowed voltage at input and output pins is -0.3 V to  $V_{DD} + 0.3 \text{ V}$ .

#### **COMPONENT SELECTION**

Figure 27 shows the TPA2036D1 typical schematic with differential inputs and Figure 28 shows the TPA2036D1 with differential inputs and input capacitors, and Figure 29 shows the TPA2036D1 with single-ended inputs. Differential inputs should be used whenever possible because the single-ended inputs are much more susceptible to noise. X5R or X7R with ±10% or better dielectric material is required.

**REF DES VALUE EIA SIZE MANUFACTURER PART NUMBER** 0402 ERJ-2RKF1503X  $R_{l}$ 150 kΩ (±1%) Panasonic GRM155R61A105KE  $C_S$ 1 μF (X5R, ±10%) 0402 Murata 15D C<sub>I</sub><sup>(1)</sup> 3.3 nF (X5R, ±10%) 0201 Murata GRM033R61A332KA

**Table 1. Typical Component Values** 

Copyright © 2008, Texas Instruments Incorporated

01D

<sup>(1)</sup>  $C_l$  is only needed for single-ended input or if  $V_{lCM}$  is not between 0.5 V and  $V_{DD}-0.8$  V.  $C_l=3.3$  nF (with  $R_l=150$  k $\Omega$ ) gives a high-pass corner frequency of 321 Hz.

TEXAS INSTRUMENTS

SLOS589-OCTOBER 2008 www.ti.com

## Input Resistors ()

The input resistors () set the gain of the amplifier according to Equation 1.

$$Gain = \frac{2 \times 150 \text{ k}\Omega}{\text{R}_{\text{I}}} \qquad \left(\frac{\text{V}}{\text{V}}\right) \tag{1}$$

Resistor matching is very important in fully differential amplifiers. The balance of the output on the reference voltage depends on matched ratios of the resistors. CMRR, PSRR, and cancellation of the second harmonic distortion diminish if resistor mismatch occurs. Therefore, it is recommended to use 1% tolerance resistors or better to keep the performance optimized. Matching is more important than overall tolerance. Resistor arrays with 1% matching can be used with a tolerance greater than 1%.

Place the input resistors very close to the input of TPA2036D1 to limit noise injection on the high-impedance nodes.

For optimal performance the gain should be set to 2 V/V or lower. Lower gain allows the TPA2036D1 to operate at its best, and keeps a high voltage at the input making the inputs less susceptible to noise.

## **Decoupling Capacitor s)**

The TPA2036D1 is a high-performance class-D audio amplifier that requires adequate power supply decoupling to ensure the efficiency is high and total harmonic distortion (THD) is low. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 1  $\mu F$  (X5R or X7R dielectric), placed as close as possible (less than 1 mm) to the device  $V_{DD}$  lead works best. Placing this decoupling capacitor close to the TPA2036D1 is very important for the efficiency of the class-D amplifier, because any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency. For filtering lower-frequency noise signals, a 10  $\mu F$  or greater capacitor placed near the audio power amplifier would also help, but it is not required in most applications because of the high PSRR of this device.

## Input Capacitors ()

The TPA2036D1 does not require input coupling capacitors if the design uses a differential source that is biased from 0.5 V to  $\text{V}_{\text{DD}}$  -0.8 V (shown in Figure 27). If the input signal is not biased within the recommended common-mode input range, if needing to use the input as a high pass filter (shown in Figure 28), or if using a single-ended source (shown in Figure 29), input coupling capacitors are required.

The input capacitors and input resistors form a high-pass filter with the corner frequency, f<sub>c</sub>, determined in Equation 2.

$$f_{C} = \frac{1}{\left(2\pi R_{|C|}\right)} \tag{2}$$

The value of the input capacitor is important to consider as it directly affects the bass (low frequency) performance of the circuit. Speakers in wireless phones cannot usually respond well to low frequencies, so the corner frequency can be set to block low frequencies in this application.

Equation 3 is reconfigured to solve for the input coupling capacitance.

$$C_{l} = \frac{1}{\left(2\pi R_{l} f_{c}\right)} \tag{3}$$

If the corner frequency is within the audio band, the capacitors should have a tolerance of  $\pm 10\%$  or better, because any mismatch in capacitance causes an impedance mismatch at the corner frequency and below.

For a flat low-frequency response, use large input coupling capacitors (1  $\mu$ F). In a GSM phone application, there is a possibility of the 217 Hz "camping" signal being summed into the audio signal. This signal can be minimized by reducing the RF impedance of the power supply connection through good grounding technique and decoupling. Keeping the inputs trace length of TPA2036D1 balanced will also minimize the GSM noise both in the RF and audio domain.

10



www.ti.com



Figure 27. Typical TPA2036D1 Application Schematic With Differential Input for a Wireless Phone



Figure 28. TPA2036D1 Application Schematic With Differential Input and Input Capacitors



Figure 29. TPA2036D1 Application Schematic With Single-Ended Input

**INSTRUMENTS** 

SLOS589-OCTOBER 2008 www.ti.com

#### **SUMMING INPUT SIGNALS WITH THE TPA2036D1**

Most wireless phones or PDAs need to sum signals at the audio power amplifier or just have two signal sources that need separate gain. The TPA2036D1 makes it easy to sum signals or use separate signal sources with different gains. Many phones now use the same speaker for the earpiece and ringer, where the wireless phone would require a much lower gain for the phone earpiece than for the ringer. PDAs and phones that have stereo headphones require summing of the right and left channels to output the stereo signal to the mono speaker.

#### **Summing Two Differential Input Signals**

Two extra resistors are needed for summing differential signals (a total of 5 components). The gain for each input source can be set independently (see Equation 4 and Equation 5, and Figure 30).

Gain 1 = 
$$\frac{V_O}{V_{I1}} = \frac{2 \times 150 \text{ k}\Omega}{R_{I1}}$$
  $\left(\frac{V}{V}\right)$  (4)

Gain 2 = 
$$\frac{V_O}{V_{I2}} = \frac{2 \times 150 \text{ k}\Omega}{R_{I2}}$$
  $\left(\frac{V}{V}\right)$  (5)

If summing left and right inputs with a gain of 1 V/V, use  $R_{11} = R_{12} = 300 \text{ k}\Omega$ .

If summing a ring tone and a phone signal, set the ring-tone gain to Gain 2 = 2 V/V, and the phone gain to gain 1 = 0.1 V/V. The resistor values would be. . .

$$R_{l1} = 3 M\Omega$$
, and  $= R_{l2} = 150 k\Omega$ .



Figure 30. Application Schematic With TPA2036D1 Summing Two Differential Inputs

# Summing a Differential Input Signal and a Single-Ended Input Signal

Figure 31 shows how to sum a differential input signal and a single-ended input signal. Ground noise can couple in through IN+ with this method. It is better to use differential inputs. The corner frequency of the single-ended input is set by  $C_{12}$ , shown in Equation 8. To assure that each input is balanced, the single-ended input must be driven by a low-impedance source even if the input is not in use.

12

Gain 1 = 
$$\frac{V_O}{V_{I1}}$$
 =  $\frac{2 \times 150 \text{ k}\Omega}{R_{I1}}$   $\left(\frac{V}{V}\right)$  (6)

Gain 2 = 
$$\frac{V_O}{V_{I2}} = \frac{2 \times 150 \text{ k}\Omega}{R_{I2}}$$
  $\left(\frac{V}{V}\right)$  (7)

$$C_{12} = \frac{1}{(2\pi R_{12} f_{c2})}$$
 (8)

If summing a ring tone and a phone signal, the phone signal should use a differential input signal while the ring tone might be limited to a single-ended signal. Phone gain is set at gain 1 = 0.1 V/V, and the ring-tone gain is set to gain 2 = 2 V/V, the resistor values would be...

$$R_{l1} = 3 \text{ M}\Omega$$
, and  $= R_{l2} = 150 \text{ k}\Omega$ .

The high pass corner frequency of the single-ended input is set by  $C_{12}$ . If the desired corner frequency is less than 20 Hz...

$$C_{12} > \frac{1}{(2\pi \ 150 \text{k}\Omega \ 20 \text{Hz})}$$
 (9)

$$C_{12} > 53 \,\text{nF} \tag{10}$$



Figure 31. Application Schematic With TPA2036D1 Summing Differential Input and Single-Ended Input Signals

Copyright © 2008, Texas Instruments Incorporated



## **Summing Two Single-Ended Input Signals**

Four resistors and three capacitors are needed for summing single-ended input signals. The gain and corner frequencies ( $f_{c1}$  and  $f_{c2}$ ) for each input source can be set independently (see Equation 11 through Equation 14, and Figure 32). Resistor,  $R_P$ , and capacitor,  $C_P$ , are needed on the IN+ terminal to match the impedance on the IN- terminal. The single-ended inputs must be driven by low impedance sources even if one of the inputs is not outputting an ac signal.

Gain 1 = 
$$\frac{V_O}{V_{I1}} = \frac{2 \times 150 \text{ k}\Omega}{R_{I1}} \quad \left(\frac{V}{V}\right)$$
 (11)

Gain 2 = 
$$\frac{V_O}{V_{I2}} = \frac{2 \times 150 \text{ k}\Omega}{R_{I2}}$$
  $\left(\frac{V}{V}\right)$  (12)

$$C_{11} = \frac{1}{\left(2\pi R_{11} f_{c1}\right)} \tag{13}$$

$$C_{12} = \frac{1}{\left(2\pi R_{12} f_{c2}\right)} \tag{14}$$

$$C_{P} = C_{11} + C_{12}$$
 (15)

$$R_{p} = \frac{R_{11} \times R_{12}}{(R_{11} + R_{12})}$$
(16)



Figure 32. Application Schematic With TPA2036D1 Summing Two Single-Ended Inputs

## **BOARD LAYOUT**

In making the pad size for the WCSP balls, it is recommended that the layout use nonsolder mask defined (NSMD) land. With this method, the solder mask opening is made larger than the desired land area, and the opening size is defined by the copper pad width. Figure 33 and Table 2 show the appropriate diameters for a WCSP layout. The TPA2036D1 evaluation module (EVM) layout is shown in the next section as a layout example.



Figure 33. Land Pattern Dimensions



#### **Table 2. Land Pattern Dimensions**

| SOLDER PAD DEFINITIONS        | COPPER PAD               | SOLDER MASK<br>OPENING   | COPPER<br>THICKNESS | STENCIL<br>OPENING                    | STENCIL<br>THICKNESS |
|-------------------------------|--------------------------|--------------------------|---------------------|---------------------------------------|----------------------|
| Nonsolder mask defined (NSMD) | 275 μm<br>(+0.0, –25 μm) | 375 μm<br>(+0.0, –25 μm) | 1 oz max (32 μm)    | 275 μm x 275 μm Sq. (rounded corners) | 125 μm thick         |

#### NOTES:

- Circuit traces from NSMD defined PWB lands should be 75 μm to 100 μm wide in the exposed area inside the solder mask opening. Wider trace widths reduce device stand off and impact reliability.
- 2. Recommend solder paste is Type 3 or Type 4.
- 3. Best reliability results are achieved when the PWB laminate glass transition temperature is above the operating the range of the intended application.
- 4. For a PWB using a Ni/Au surface finish, the gold thickness should be less  $0.5 \mu m$  to avoid a reduction in thermal fatigue performance.
- 5. Solder mask thickness should be less than 20 μm on top of the copper circuit pattern.
- 6. Best solder stencil performance is achieved using laser cut stencils with electro polishing. Use of chemically etched stencils results in inferior solder paste volume control.
- 7. Trace routing away from WCSP device should be balanced in X and Y directions to avoid unintentional component movement due to solder wetting forces.

#### **Component Location**

Place all the external components very close to the TPA2036D1. The input resistors need to be very close to the TPA2036D1 input pins so noise does not couple on the high impedance nodes between the input resistors and the input amplifier of the TPA2036D1. Placing the decoupling capacitor, CS, close to the TPA2036D1 is important for the efficiency of the class-D amplifier. Any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency.

#### **Trace Width**

Recommended trace width at the solder balls is 75  $\mu m$  to 100  $\mu m$  to prevent solder wicking onto wider PCB traces. Figure 34 shows the layout of the TPA2036D1 evaluation module (EVM).

For high current pins ( $V_{DD}$ , GND  $V_{O+}$ , and  $V_{O-}$ ) of the TPA2036D1, use 100- $\mu$ m trace widths at the solder balls and at least 500- $\mu$ m PCB traces to ensure proper performance and output power for the device.

For input pins (IN–, IN+, and  $\overline{SHUTDOWN}$ ) of the TPA2036D1, use 75- $\mu$ m to 100- $\mu$ m trace widths at the solder balls. IN– and IN+ pins need to run side-by-side to maximize common-mode noise cancellation. Placing input resistors, R<sub>IN</sub>, as close to the TPA2036D1 as possible is recommended.



Figure 34. Close Up of TPA2036D1 Land Pattern From TPA2036D1 EVM

#### **EFFICIENCY AND THERMAL INFORMATION**

The maximum ambient temperature depends on the heat-sinking ability of the PCB system. The derating factor for the YZF package is shown in the dissipation rating table. Converting this to  $\theta_{JA}$ :

$$\theta_{\text{JA}} = \frac{1}{\text{Derating Factor}} = \frac{1}{0.0078} = 128.2^{\circ}\text{C/W}$$
(17)

Given  $\theta_{JA}$  of 128.2°C/W, the maximum allowable junction temperature of 150°C, and the maximum internal dissipation of 0.4 W (2.25 W, 4- $\Omega$  load, 5-V supply, from Figure 3), the maximum ambient temperature can be calculated with the following equation.

$$T_A Max = T_J Max - \theta_{JA} P_{Dmax} = 150 - 128.2 (0.4) = 98.72 °C$$
 (18)

Equation 18 shows that the calculated maximum ambient temperature is 98.72°C at maximum power dissipation with a 5-V supply and 4- $\Omega$  a load, see Figure 3. The TPA2036D1 is designed with thermal protection that turns the device off when the junction temperature surpasses 165°C ~ 190°C to prevent damage to the IC. Also, using speakers more resistive than 4- $\Omega$  dramatically increases the thermal performance by reducing the output current and increasing the efficiency of the amplifier.

# **ELIMINATING THE OUTPUT FILTER WITH THE TPA2036D1**

This section focuses on why the user can eliminate the output filter with the TPA2036D1.

TEXAS INSTRUMENTS

SLOS589-OCTOBER 2008 www.ti.com

#### **Effect on Audio**

The class-D amplifier outputs a pulse-width modulated (PWM) square wave, which is the sum of the switching waveform and the amplified input audio signal. The human ear acts as a band-pass filter such that only the frequencies between approximately 20 Hz and 20 kHz are passed. The switching frequency components are much greater than 20 kHz, so the only signal heard is the amplified input audio signal.

#### **Traditional Class-D Modulation Scheme**

The traditional class-D modulation scheme, which is used in the TPA005Dxx family, has a differential output where each output is 180 degrees out of phase and changes from ground to the supply voltage,  $V_{DD}$ . Therefore, the differential pre-filtered output varies between positive and negative  $V_{DD}$ , where filtered 50% duty cycle yields 0 volts across the load. The traditional class-D modulation scheme with voltage and current waveforms is shown in Figure 35. Note that even at an average of 0 volts across the load (50% duty cycle), the current to the load is high causing a high loss and thus causing a high supply current.



Figure 35. Traditional Class-D Modulation Scheme's Output Voltage and Current Waveforms Into an Inductive Load With no Input

#### **TPA2036D1 Modulation Scheme**

The TPA2036D1 uses a modulation scheme that still has each output switching from 0 to the supply voltage. However, OUT+ and OUT- are now in phase with each other with no input. The duty cycle of OUT+ is greater than 50% and OUT- is less than 50% for positive voltages. The duty cycle of OUT+ is less than 50% and OUT- is greater than 50% for negative voltages. The voltage across the load sits at 0 volts throughout most of the switching period greatly reducing the switching current, which reduces any I²R losses in the load.



Figure 36. The TPA2036D1 Output Voltage and Current Waveforms Into an Inductive Load

## Efficiency: Why You Must Use a Filter With the Traditional Class-D Modulation Scheme

The main reason that the traditional class-D amplifier needs an output filter is that the switching waveform results in maximum current flow. This causes more loss in the load, which causes lower efficiency. The ripple current is large for the traditional modulation scheme because the ripple current is proportional to voltage multiplied by the time at that voltage. The differential voltage swing is  $2 \times V_{DD}$  and the time at each voltage is half the period for the traditional modulation scheme. An ideal LC filter is needed to store the ripple current from each half cycle for the next half cycle, while any resistance causes power dissipation. The speaker is both resistive and reactive, whereas an LC filter is almost purely reactive.

The TPA2036D1 modulation scheme has very little loss in the load without a filter because the pulses are very short and the change in voltage is  $V_{DD}$  instead of 2 ×  $V_{DD}$ . As the output power increases, the pulses widen making the ripple current larger. Ripple current could be filtered with an LC filter for increased efficiency, but for most applications the filter is not needed.

An LC filter with a cutoff frequency less than the class-D switching frequency allows the switching current to flow through the filter instead of the load. The filter has less resistance than the speaker that results in less power dissipated, which increases efficiency.

### Effects of Applying a Square Wave Into a Speaker

If the amplitude of a square wave is high enough and the frequency of the square wave is within the bandwidth of the speaker, a square wave could cause the voice coil to jump out of the air gap and/or scar the voice coil. A 250-kHz switching frequency, however, is not significant because the speaker cone movement is proportional to  $1/f^2$  for frequencies beyond the audio band. Therefore, the amount of cone movement at the switching frequency is very small. However, damage could occur to the speaker if the voice coil is not designed to handle the additional power. To size the speaker for added power, the ripple current dissipated in the load needs to be calculated by subtracting the theoretical supplied power,  $P_{SUP\ THEORETICAL}$ , from the actual supply power,  $P_{SUP\ NECRETICAL}$ , at maximum output power,  $P_{OUT}$ . The switching power dissipated in the speaker is the inverse of the measured efficiency,  $\eta_{MEASURED}$ , minus the theoretical efficiency,  $\eta_{THEORETICAL}$ .

$$P_{SPKR} = P_{SUP} - P_{SUP}$$
 THEORETICAL (at max output power) (19)

$$P_{SPKR} = \frac{P_{SUP}}{P_{OUT}} - \frac{P_{SUP THEORETICAL}}{P_{OUT}}$$
 (at max output power) (20)

$$P_{SPKR} = P_{OUT} \left( \frac{1}{\eta_{MEASURED}} - \frac{1}{\eta_{THEORETICAL}} \right) (at max output power)$$
(21)

$$\eta \text{THEORETICAL} = \frac{R_L}{R_L + 2r_{DS(on)}} \text{ (at max output power)}$$
(21)

The maximum efficiency of the TPA2036D1 with a 3.6 V supply and an 8- $\Omega$  load is 86% from Equation 22. Using equation Equation 21 with the efficiency at maximum power (84%), we see that there is an additional 17 mW dissipated in the speaker. The added power dissipated in the speaker is not an issue as long as it is taken into account when choosing the speaker.

# When to Use an Output Filter

Design the TPA2036D1 without an output filter if the traces from amplifier to speaker are short. The TPA2036D1 passed FCC and CE radiated emissions with no shielding with speaker trace wires 100 mm long or less. Wireless handsets and PDAs are great applications for class-D without a filter.

A ferrite bead filter can often be used if the design is failing radiated emissions without an LC filter, and the frequency sensitive circuit is greater than 1 MHz. This is good for circuits that just have to pass FCC and CE because FCC and CE only test radiated emissions greater than 30 MHz. If choosing a ferrite bead, choose one with high impedance at high frequencies, but very low impedance at low frequencies.

Use an LC output filter if there are low frequency (< 1 MHz) EMI sensitive circuits and/or there are long leads from amplifier to speaker.

Figure 37 and Figure 38 show typical ferrite bead and LC output filters.



Figure 37. Typical Ferrite Chip Bead Filter (Chip bead example: TDK: MPZ1608S221A)



Figure 38. Typical LC Output Filter, Cutoff Frequency of 27 kHz

20

# PACKAGE MATERIALS INFORMATION

www.ti.com 13-Jun-2020

# TAPE AND REEL INFORMATION





|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Ι | P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA2036D1YZFR | DSBGA           | YZF                | 9 | 3000 | 180.0                    | 8.4                      | 1.65       | 1.65       | 0.81       | 4.0        | 8.0       | Q1               |
| TPA2036D1YZFT | DSBGA           | YZF                | 9 | 250  | 180.0                    | 8.4                      | 1.65       | 1.65       | 0.81       | 4.0        | 8.0       | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Jun-2020



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA2036D1YZFR | DSBGA        | YZF             | 9    | 3000 | 182.0       | 182.0      | 20.0        |
| TPA2036D1YZFT | DSBGA        | YZF             | 9    | 250  | 182.0       | 182.0      | 20.0        |



DIE SIZE BALL GRID ARRAY



# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated