# ANALOG<br/>DEVICESDOCSIS 3.1, Power Doubler Hybrid Module,<br/>45 MHz to 1218 MHz

## **Data Sheet**

# ADCA3952

## **FEATURES**

Total composite power: 73.3 dBmV High power gain: 25.0 dB at 1218 MHz Excellent linearity Very low distortion Composite triple beat: -80 dBc typical Composite second-order: -78 dBc typical Carrier to intermodulation noise: 58 dB typical Low noise figure: 3 dB at 45 MHz and 4 dB at 1218 MHz Unconditionally stable Transient and surge protection Configurable current: 250 mA to 490 mA at 24 V

## APPLICATIONS

45 MHz to 1218 MHz community access television (CATV) infrastructure amplifier systems Remote physical layer (PHY) DOCSIS 3.1 compliant

#### **GENERAL DESCRIPTION**

The Analog Devices, Inc., ADCA3952 is a power doubler hybrid module packaged in the industry-standard SOT-115J package. The device achieves high RF output, up to 73.3 dBmV total composite power with 9 dB tilt, by using advanced circuit design techniques, such as gallium arsenide (GaAs), pseudomorphic high electron transistor (pHEMT), and gallium nitride (GaN) HEMT technologies. The dc current can be adjusted externally for optimum distortion performance vs. power consumption over a range of output levels. The ADCA3952 provides high gain, simplifying the design and manufacturing of DOCSIS 3.1<sup>∞</sup> infrastructure equipment.



FUNCTIONAL BLOCK DIAGRAM

Figure 1.

#### Rev. 0

#### Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# TABLE OF CONTENTS

| 1 |
|---|
| 1 |
| 1 |
| 1 |
| 2 |
| 3 |
| 3 |
|   |
| 4 |
| 5 |
|   |

| ESD Caution                                 | 5  |
|---------------------------------------------|----|
| Pin Configuration and Function Descriptions | 6  |
| Typical Performance Characteristics         | 7  |
| S-Parameters                                | 7  |
| 9 dB Tilt Performance                       | 8  |
| Theory of Operation                         | 9  |
| Applications Information                    | 10 |
| Outline Dimensions                          | 12 |
| Ordering Guide                              | 12 |

## **REVISION HISTORY**

11/2020—Revision 0: Initial Version

## **SPECIFICATIONS**

## **GENERAL PERFORMANCE**

Supply voltage ( $V_{CC}$ ) = 24 V, flange temperature ( $T_{FLANGE}$ ) = 35°C, source impedance ( $Z_S$ ) = load impedance ( $Z_L$ ) = 75  $\Omega$ , and IADJ (Pin 4) floating, unless otherwise noted.

| Table 1.                                    |             |     |      |     |      |                                                                                                   |  |
|---------------------------------------------|-------------|-----|------|-----|------|---------------------------------------------------------------------------------------------------|--|
| Parameter                                   | Symbol      | Min | Тур  | Max | Unit | Test Conditions/Comments                                                                          |  |
| POWER GAIN                                  | S21         |     | 23.5 |     | dB   | Frequency = 45 MHz                                                                                |  |
|                                             |             |     | 25.0 |     | dB   | Frequency = 1218 MHz                                                                              |  |
| SLOPE STRAIGHT LINE <sup>1</sup>            |             |     | 1.0  |     | dB   | Frequency = 45 MHz to 1218 MHz                                                                    |  |
| FLATNESS OF FREQUENCY RESPONSE <sup>2</sup> |             |     | 0.6  |     | dB   | Frequency = 45 MHz to 1218 MHz                                                                    |  |
| REVERSE ISOLATION                           | S12         |     | -28  |     | dB   | Frequency = 45 MHz to 1218 MHz                                                                    |  |
| RETURN LOSS                                 |             |     |      |     |      | See Figure 3 and Figure 6                                                                         |  |
| Input                                       | S11         |     | -20  |     | dB   | Frequency = 45 MHz to 320 MHz                                                                     |  |
|                                             |             |     | -18  |     | dB   | Frequency = 320 MHz to 640 MHz                                                                    |  |
|                                             |             |     | -18  |     | dB   | Frequency = 640 MHz to 870 MHz                                                                    |  |
|                                             |             |     | -18  |     | dB   | Frequency = 870 MHz to 1000 MHz                                                                   |  |
|                                             |             |     | -16  |     | dB   | Frequency = 1000 MHz to 1218 MHz                                                                  |  |
| Output                                      | S22         |     | -20  |     | dB   | Frequency = 45 MHz to 320 MHz                                                                     |  |
|                                             |             |     | -20  |     | dB   | Frequency = 320 MHz to 640 MHz                                                                    |  |
|                                             |             |     | -20  |     | dB   | Frequency = 640 MHz to 870 MHz                                                                    |  |
|                                             |             |     | -20  |     | dB   | Frequency = 870 MHz to 1000 MHz                                                                   |  |
|                                             |             |     | -18  |     | dB   | Frequency = 1000 MHz to 1218 MHz                                                                  |  |
| NOISE FIGURE                                |             |     | 3    |     | dB   | Frequency = 45 MHz                                                                                |  |
|                                             |             |     | 4    |     | dB   | Frequency = 1218 MHz                                                                              |  |
| SUPPLY                                      |             |     |      |     |      | See the Applications Information section for adjusting the bias current and impact on performance |  |
| Maximum Operating Voltage                   | Vcc         |     | 24   | 26  | v    |                                                                                                   |  |
| DC Current (Total)                          | ICC (TOTAL) | 250 | 470  | 490 | mA   |                                                                                                   |  |

<sup>1</sup> Slope straight line is defined as the delta between the gain at the start frequency and the gain at the stop frequency. <sup>2</sup> Flatness of frequency response is defined as the delta between the gain at any frequency between the start and stop frequencies and a straight line reference drawn between the gain at the start frequency and the gain at the stop frequency.

## DISTORTION DATA (40 MHz TO 550 MHz), ERROR RATES, AND TOTAL COMPOSITE POWER

 $V_{CC}$  = 24 V,  $T_{FLANGE}$  = 35°C,  $Z_{S}$  =  $Z_{L}$  = 75  $\Omega$ , and IADJ (Pin 4) floating, unless otherwise noted.

#### Table 2.

| Parameter                        | Symbol | Min | Тур                  | Мах | Unit | Test Conditions/Comments                                                                                                                                                                                                           |
|----------------------------------|--------|-----|----------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DISTORTION                       |        |     |                      |     |      | Total composite power = 72.4 dBmV,<br>9 dB extrapolated tilt, 79 continuous wave<br>channels plus 111 digital channels, National<br>Television System Committee (NTSC) frequency<br>raster = 55.25 MHz to 547.25 MHz, -6 dB offset |
| Composite Triple Beat            | СТВ    |     | -80                  |     | dBc  | Defined by the National Cable and<br>Telecommunications Association (NCTA)                                                                                                                                                         |
| Composite Second-Order           | CSO    |     | -78                  |     | dBc  | Defined by NCTA                                                                                                                                                                                                                    |
| Carrier to Intermodulation Noise |        |     | 58                   |     | dB   | Defined by American National Standard/Society<br>of Cable Telecommunications Engineers<br>(ANSI/SCTE) 17 (test procedure for carrier to noise)                                                                                     |
| ERROR RATES                      |        |     |                      |     |      | Total composite power = 72.4 dBmV, 9 dB<br>extrapolated tilt, 190 digital (256 QAMs) channels                                                                                                                                      |
| Bit Error Ratio                  | BER    |     | $< 1 \times 10^{-9}$ |     |      | PreViterbi                                                                                                                                                                                                                         |
| TOTAL COMPOSITE POWER            | ТСР    |     | 73.3                 |     | dBmV | 9 dB tilt, see Figure 9 and Figure 10                                                                                                                                                                                              |

## **ABSOLUTE MAXIMUM RATINGS**

#### Table 3.

| Parameter                                   | Rating          |
|---------------------------------------------|-----------------|
| Vcc                                         |                 |
| DC Supply over Voltage (5 Minute)           | 28 V            |
| RF Input Voltage (RFINPUT), Single Tone     | 75 dBmV         |
| IADJ Voltage (V <sub>IADJ</sub> )           | -1 V to +26 V   |
| Operating Temperature Range                 |                 |
| TA                                          | -30°C to +85°C  |
| Tflange                                     | -30°C to +100°C |
| Storage Temperature (T <sub>s</sub> ) Range | -40°C to +100°C |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



Figure 2. Pin Configuration

#### **Table 4. Pin Function Descriptions**

| Pin No. | Mnemonic | Description                           |
|---------|----------|---------------------------------------|
| 1       | INPUT    | RF Input                              |
| 2, 3    | GND      | Ground                                |
| 4       | IADJ     | Bias Control Pin                      |
| 5       | VCC      | Positive Supply Voltage, 24 V Typical |
| 7, 8    | GND      | Ground                                |
| 9       | OUTPUT   | RF Output                             |

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $V_{CC}$  = 24 V,  $T_{FLANGE}$  = 35°C,  $Z_S$  =  $Z_L$  = 75  $\Omega$ , and IADJ (Pin 4) floating, unless otherwise noted.









Figure 4. S21 vs. Frequency at Various Temperatures



Figure 6. S22 vs. Frequency at Various Temperatures

#### **9 dB TILT PERFORMANCE**

9 dB extrapolated tilt, and 190 digital channels (QAM256, ITU-T J.83, Annex B).



Figure 8. Modulation Error Ratio RMS vs. Total Composite Power at Various Temperatures, 57 MHz, 9 dB Tilt



Figure 10. PreViterbi BER vs. Total Composite Power at Various Temperatures, 57 MHz, 9 dB Tilt

## **THEORY OF OPERATION**

The ADCA3952 is a 75  $\Omega$  input and output matched module designed for CATV applications. The ADCA3952 uses cascode field effect transistor (FET) feedback amplifiers in a Class A, push pull configuration. The bottom half of the cascode stages are implemented in a single die, linear FET process that minimizes parasitics, thereby enabling higher gain. The top devices in the cascodes are implemented using a linear GaN process able to swing high RF voltages. The frequency of operation is from 45 MHz to 1218 MHz.

Internally, the ADCA3952 module uses a balun to convert the input signal to a balanced signal that feeds the active stages. An output impedance transformer and balun combination converts the balanced GaN signals to an unbalanced 75  $\Omega$  output. The output transformer also feeds the dc to the active stages and cancels second-order distortion products coming from the active devices.

The module has a bias control pin (IADJ) that can set the dc current consumption from low bias to the full bias of the device by connecting a resistor from the IADJ pin to ground or by the use of a positive voltage.

The ADCA3952 is unconditionally stable and includes transient and surge protection circuits for robust operation in systems targeting DOCSIS 3.1 and legacy DOCSIS standards.



Figure 11. Simplified Schematic

## **APPLICATIONS INFORMATION**

Basic connections for operating the ADCA3952 are shown in Figure 14. Both the INPUT pin (Pin 1) and the OUTPUT pin (Pin 9) of the ADCA3952 are matched to 75  $\Omega$ . The VCC pin (Pin 5) requires 24 V for typical operation. It is recommended to leave the IADJ pin (Pin 4) open for full bias operation. For bias control on the ADCA3952 supply current, apply an external control voltage between -0.6 V and +1 V at the IADJ pin. Figure 12 illustrates the typical supply current over the control voltages at the IADJ pin of the ADCA3992.



In systems that require the bias current to be lower than the default but it is not critical, a resistor can be placed between the IADJ pin (Pin 4) and ground to set the current (see Figure 15). Figure 13 illustrates the typical supply current of the ADCA3952 in this configuration for a range of resistor values between 100  $\Omega$  and 40 k $\Omega$ .







Figure 15. IADJ Bias Control Connections

## **Data Sheet**

# ADCA3952

The ADCA3952 employs a versatile circuit design, allowing system designers to configure the supply voltage at the VCC connection (Pin 5) and the bias control voltage at the IADJ connection (Pin 4) to optimize the power dissipation in any given application. Figure 16 illustrates the modulation error ratio performance trade-off for different bias current configurations.



Figure 16. Modulation Error Ratio RMS vs. Current Setpoint for Various Frequencies, Bias = 24 V, 35°C, 9 dB Tilt, Total Composite Power = 72.0 dBmV

## **OUTLINE DIMENSIONS**



#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                                        | Package Option |
|--------------------|-------------------|------------------------------------------------------------|----------------|
| ADCA3952AMLZ       | -30°C to +100°C   | 8-Pin SOT-115J Module Package [MODULE], Box with 25 Pieces | ML-8-1         |

 $^{1}$  Z = RoHS Compliant Part.

©2020 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D25050-11/20(0)



www.analog.com

Rev. 0 | Page 12 of 12