# Controller, Fixed Frequency, **Current Mode, for Flyback Converters**

The NCP1288 is a new generation of the NCP12xx fixed-frequency current-mode controllers featuring a high-voltage startup current, pin-to-pin compatible with the previous generation.

Due to its proprietary Soft-Skip<sup>TM</sup> mode combined with frequency foldback, the controller exhibits excellent efficiency in light load condition while still achieving very low standby power consumption. This Soft-Skip feature also dramatically reduces the risk of acoustic noise, which enables the use of inexpensive transformers and capacitors in the clamping network.

Internal frequency jittering, ramp compensation, and a versatile latch input make this controller an excellent candidate for converters where ruggedness and components cost are the key constraints.

In addition, the controller includes a new high voltage circuitry that combines a startup current source and a brown-out / line OVP detector able to sense the input voltage either from the rectified ac line or the dc filtered bulk voltage.

Finally, due to a careful design, the precision of critical parameters is well controlled over the entire temperature range (-40°C to+125° C), enabling easier design and increased safety (e.g.  $\pm 5\%$  for the peak current limit,  $\pm 7\%$  for the oscillator).

### **Features**

- Timer-Based Overload Protections with Auto-Recovery (Option B) or Latched (Option A) Operation
- High-Voltage Current Source with Built-in Brown-out and Line Overvoltage Protections
- Fixed-Frequency Current-Mode Operation with Built-in Ramp Compensation
- Frequency Jittering for a Reduced EMI Signature
- Adjustable Overpower Compensation
- Latch-off Input for Severe Fault Conditions, with Direct Connection of an NTC for Overtemperature Protection (OTP)
- Protection Against Winding Short-Circuit
- Frequency Foldback transitioning into Soft-Skip for Improved Performance in Standby
- 65 kHz Oscillator (100 kHz and 133 kHz Versions Available Upon Request)



# ON Semiconductor®

http://onsemi.com

# **MARKING DIAGRAM**



SOIC-7 **CASE 751U** 



88Xff = Specific Device Code

X = A or B

ff = 65, 00, or 33

= Assembly Location

= Wafer Lot

= Year

= Work Week

= Pb-Free Package

### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 38 of this data sheet.

- V<sub>CC</sub> Operation up to 28 V
- Increased Precision on Critical Parameters
- ±1.0 A Peak Drive Capability
- 4.0 ms Soft-Start
- Internal Thermal Shutdown with Hysteresis
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant\*

# Typical Applications

- ac-dc Adapters for Notebooks, LCD, and Printers
- Offline Battery Chargers
- Consumer Electronic Power Supplies
- Auxiliary/Housekeeping Power Supplies

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



Figure 1. Pinout

# TYPICAL APPLICATION EXAMPLE



Figure 2. Typical Application

# PIN FUNCTION DESCRIPTION

| Pin N° | Pin Name        | Function              | Pin Description                                                                                                                                         |
|--------|-----------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | LATCH           | Latch-off Input       | Pull the pin up or down to latch-off the controller. An internal current source allows the direct connection of an NTC for over temperature detection   |
| 2      | FB              | Feedback              | A pull-down optocoupler controls the output regulation.                                                                                                 |
| 3      | CS              | Current Sense         | Senses the primary current for current–mode operation, and provides a mean for overpower compensation adjustment.                                       |
| 4      | GND             | =                     | IC ground                                                                                                                                               |
| 5      | DRV             | Drive Output          | Drives an external MOSFET                                                                                                                               |
| 6      | V <sub>CC</sub> | V <sub>CC</sub> Input | This supply pin accepts up to 28 Vdc                                                                                                                    |
| 8      | HV              | High-Voltage Pin      | Connects to the bulk capacitor or the rectified AC line to perform the functions of start-up current source and brown-out / line overvoltage detections |

# SIMPLIFIED INTERNAL BLOCK SCHEMATIC



Figure 3. Simplified Internal Block Schematic

### **MAXIMUM RATINGS**

| Rating                                                                                                                                                              | Symbol                                     | Value                      | Unit    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------------------|---------|
| Supply Pin (pin 6) (Note 1) Voltage range Current range                                                                                                             | V <sub>CCMAX</sub>                         | −0.3 to 28<br>±30          | V<br>mA |
| High Voltage Pin (pin 8) (Note 1) Voltage range Current range                                                                                                       | V <sub>HVMAX</sub><br>I <sub>HVMAX</sub>   | −0.3 to 500<br>±20         | V<br>mA |
| Driver Pin (pin 5) (Note 1) Voltage range Current range                                                                                                             | V <sub>DRVMAX</sub><br>I <sub>DRVMAX</sub> | -0.3 to 20<br>± 1500       | V<br>mA |
| All other pins (Note 1) Voltage range Current range                                                                                                                 | V <sub>MAX</sub>                           | –0.3 to 10<br>±10          | V<br>mA |
| Thermal Resistance Junction-to-Air, low conductivity PCB (Note 2) Junction-to-Air, medium conductivity PCB (Note 3) Junction-to-Air, high conductivity PCB (Note 4) | $R_{	heta JA}$                             | 162<br>147<br>125          | °C/W    |
| Temperature Range Operating Junction Temperature Storage Temperature Range                                                                                          | T <sub>JMAX</sub><br>T <sub>STRGMAX</sub>  | -40 to +150<br>-60 to +150 | °C      |
| ESD Capability Human Body Model (HBM) per JEDEC standard JESD22, Method A114E (All pins except HV) Machine Model (MM) per JEDEC standard JESD22, Method A115A       |                                            | 2000<br>200                | V       |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- 1. This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78
- 2. As mounted on a 80 x 100 x 1.5 mm FR4 substrate with a single layer of 100 mm<sup>2</sup> of 1 oz copper traces and heat spreading area. As specified for a JEDEC 51–1 conductivity test PCB. Test conditions were under natural convection or zero air flow.
- 3. As mounted on a 80 x 100 x 1.5 mm FR4 substrate with a single layer of 100 mm<sup>2</sup> of 2 oz copper traces and heat spreading area. As specified for a JEDEC 51–2 conductivity test PCB. Test conditions were under natural convection or zero air flow.
- 4. As mounted on a 80 x 100 x 1.5 mm FR4 substrate with a single layer of 650 mm<sup>2</sup> of 1 oz copper traces and heat spreading area. As specified for a JEDEC 51–3 conductivity test PCB. Test conditions were under natural convection or zero air flow.

**ELECTRICAL CHARACTERISTICS** (For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to +125°C,  $V_{HV} = 120 \text{ V}$ ,  $V_{CC} = 11 \text{ V}$  unless otherwise noted)

| Characteristics                                                                    | Test Condition                                                                                                                                                                    | Symbol                                             | Min        | Тур          | Max        | Unit |
|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------|--------------|------------|------|
| HIGH VOLTAGE CURRENT SOURCE                                                        |                                                                                                                                                                                   |                                                    |            |              |            |      |
| Minimum voltage for current source operation                                       |                                                                                                                                                                                   | V <sub>HV(min)</sub>                               | -          | _            | 60         | V    |
| Current flowing out of V <sub>CC</sub> pin @ V <sub>HV</sub> = 60 V                | V <sub>CC</sub> = 0 V<br>V <sub>CC</sub> = V <sub>CC(on)</sub> - 0.5 V                                                                                                            | I <sub>start1</sub><br>I <sub>start2</sub>         | 0.2<br>4   | 0.5<br>8     | 0.8<br>12  | mA   |
| Off-state leakage current                                                          | V <sub>HV</sub> = 500 V                                                                                                                                                           | I <sub>start(off)</sub>                            | -          | 25           | 50         | μΑ   |
| SUPPLY                                                                             |                                                                                                                                                                                   | •                                                  |            |              |            |      |
| Turn-on threshold level, V <sub>CC</sub> going up HV current source stop threshold |                                                                                                                                                                                   | V <sub>CC(on)</sub>                                | 15.0       | 16.0         | 17.0       | V    |
| UVLO and HV current source restart threshold                                       |                                                                                                                                                                                   | V <sub>CC(min)</sub>                               | 9.5        | 10.5         | 11.5       | V    |
| Hysteresis between V <sub>CC(on)</sub> and V <sub>CC(min)</sub>                    |                                                                                                                                                                                   | V <sub>CC(HYS)</sub>                               | 5.0        | -            | _          | V    |
| Blanking duration on V <sub>CC(min)</sub> and V <sub>CC(off)</sub> detection       | Guaranteed by design                                                                                                                                                              | t <sub>UVLO(blank)</sub>                           | 7          | 10           | 13         | μs   |
| V <sub>CC</sub> decreasing level at which the internal logic resets                |                                                                                                                                                                                   | V <sub>CC(reset)</sub>                             | 4.0        | 5.2          | 6.5        | V    |
| V <sub>CC</sub> level for I <sub>START1</sub> to I <sub>START2</sub> transition    |                                                                                                                                                                                   | V <sub>CC(inhibit)</sub>                           | 0.4        | 0.65         | 0.9        | V    |
| Internal current consumption (Note 5)                                              | DRV open, V <sub>FB</sub> = 3 V                                                                                                                                                   | ICC1                                               | 2.0        | 2.5          | 3.0        | mA   |
|                                                                                    | C <sub>drv</sub> = 1 nF, V <sub>FB</sub> = 3 V                                                                                                                                    | ICC2                                               | 2.3        | 3.3          | 4.3        |      |
|                                                                                    | Off mode (skip or before startup)                                                                                                                                                 | ICC3                                               | 0.9        | 1.2          | 1.5        |      |
|                                                                                    | Fault mode (fault or latch)                                                                                                                                                       | ICC4                                               | 0.4        | 0.7          | 1.0        |      |
| BROWN-OUT AND LINE OVERVOLTAGE                                                     |                                                                                                                                                                                   |                                                    |            |              |            |      |
| Brown-out threshold voltage                                                        | V <sub>HV</sub> going up<br>V <sub>HV</sub> going down                                                                                                                            | V <sub>HV(start)</sub><br>V <sub>HV(stop)</sub>    | 104<br>97  | 112<br>105   | 120<br>113 | V    |
| Timer duration for line cycle drop-out                                             |                                                                                                                                                                                   | t <sub>HV</sub>                                    | 43         | 61           | 79         | ms   |
| Overvoltage threshold                                                              | V <sub>HV</sub> going up<br>V <sub>HV</sub> going down                                                                                                                            | V <sub>HV(OV1)</sub><br>V <sub>HV(OV2)</sub>       | 400<br>395 | 430<br>425   | 460<br>455 | V    |
| Blanking duration on line overvoltage detection                                    |                                                                                                                                                                                   | t <sub>OV(blank)</sub>                             | -          | 250          | -          | μs   |
| OSCILLATOR                                                                         |                                                                                                                                                                                   |                                                    |            |              |            |      |
| Oscillator frequency                                                               |                                                                                                                                                                                   | f <sub>OSC</sub>                                   | 60         | 65           | 70         | kHz  |
| Maximum duty ratio                                                                 |                                                                                                                                                                                   | D <sub>MAX</sub>                                   | 75         | 80           | 85         | %    |
| Frequency jittering amplitude, in percentage of F <sub>OSC</sub>                   | Guaranteed by design                                                                                                                                                              | A <sub>jitter</sub>                                | ±4         | ±6           | ±8         | %    |
| Frequency jittering modulation frequency                                           | Guaranteed by design                                                                                                                                                              | F <sub>jitter</sub>                                | 85         | 125          | 165        | Hz   |
| OUTPUT DRIVER                                                                      |                                                                                                                                                                                   |                                                    |            |              |            |      |
| Rise time, 10% to 90% of V <sub>CC</sub>                                           | $V_{CC} = V_{CC(min)} + 0.2 \text{ V},$ $C_{DRV} = 1 \text{ nF}$                                                                                                                  | t <sub>rise</sub>                                  | -          | 22           | 34         | ns   |
| Fall time, 90% to 10% of $V_{CC}$                                                  | $V_{CC} = V_{CC(min)} + 0.2 \text{ V},$ $C_{DRV} = 1 \text{ nF}$                                                                                                                  | t <sub>fall</sub>                                  | -          | 22           | 34         | ns   |
| Current Capability                                                                 | $\begin{split} &V_{CC} = V_{CC(min)} + 0.2 \text{ V}, \\ &C_{DRV} = 1 \text{ nF} \\ &DRV \text{ high, } V_{DRV} = 0 \text{ V} \\ &DRV \text{ low, } V_{DRV} = V_{CC} \end{split}$ | I <sub>DRV(source)</sub><br>I <sub>DRV(sink)</sub> | -<br>-     | 1000<br>1000 | -<br>-     | mA   |
| Clamping Voltage (Maximum Gate Voltage)                                            | $V_{CC} = V_{CCmax} - 0.2 \text{ V, DRV}$ high                                                                                                                                    | V <sub>DRV(clamp)</sub>                            | 11         | 13.5         | 16         | V    |
| High-State Voltage Drop                                                            | $V_{CC} = V_{CC(min)} + 0.2 \text{ V},$ $R_{DRV} = 33 \text{ k}\Omega, \text{ DRV high}$                                                                                          | V <sub>DRV(drop)</sub>                             | -          | -            | 1          | V    |

<sup>5.</sup> Internal supply current only, current in FB pin not included (current flowing through GND pin only).

**ELECTRICAL CHARACTERISTICS** (For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{HV} = 120$  V,  $V_{CC} = 11$  V unless otherwise noted)

| Characteristics                                               | Test Condition                                                                                                                | Symbol                                                                                               | Min                | Тур                   | Max                | Unit           |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------|-----------------------|--------------------|----------------|
| CURRENT SENSE                                                 | •                                                                                                                             | •                                                                                                    |                    |                       |                    |                |
| Input Bias Current                                            | V <sub>CS</sub> = 0.7 V                                                                                                       | I <sub>bias</sub>                                                                                    | _                  | 0.02                  | _                  | μΑ             |
| Maximum Internal Current Setpoint                             | V <sub>FB</sub> > 3.5 V                                                                                                       | $V_{\rm ILIM}$                                                                                       | 0.665              | 0.7                   | 0.735              | V              |
| Threshold for Immediate Fault Protection Activation           |                                                                                                                               | V <sub>CS(stop)</sub>                                                                                | 0.95               | 1.05                  | 1.15               | V              |
| Propagation Delay from V <sub>ILIM</sub> detection to DRV off | V <sub>CS</sub> = V <sub>ILIM</sub>                                                                                           | t <sub>delay</sub>                                                                                   | -                  | 80                    | 110                | ns             |
| Leading Edge Blanking Duration for V <sub>ILIM</sub>          |                                                                                                                               | t <sub>LEB</sub>                                                                                     | 190                | 250                   | 310                | ns             |
| Leading Edge Blanking Duration for V <sub>CS(stop)</sub>      |                                                                                                                               | t <sub>BCS</sub>                                                                                     | 90                 | 120                   | 150                | ns             |
| Slope of the Compensation Ramp                                |                                                                                                                               | S <sub>comp(65kHz)</sub>                                                                             | -                  | -32.5                 | _                  | mV / μs        |
| Soft-Start Duration                                           | From 1 <sup>st</sup> pulse to V <sub>CS</sub> = V <sub>ILIM</sub>                                                             | tsstart                                                                                              | 2.8                | 4.0                   | 5.2                | ms             |
| OVERPOWER COMPENSATION                                        | •                                                                                                                             |                                                                                                      |                    |                       |                    |                |
| V <sub>HV</sub> to I <sub>OPC</sub> Conversion Ratio          |                                                                                                                               | K <sub>OPC</sub>                                                                                     | _                  | 0.5                   | _                  | μ <b>Α</b> / V |
| Current flowing out of CS pin                                 | V <sub>HV</sub> = 125 V<br>V <sub>HV</sub> = 162 V<br>V <sub>HV</sub> = 325 V<br>V <sub>HV</sub> = V <sub>HV(OV2)</sub> - 5 V | I <sub>OPC</sub> (125)<br>I <sub>OPC</sub> (162)<br>I <sub>OPC</sub> (325)<br>I <sub>OPC</sub> (max) | -<br>-<br>-<br>102 | 0<br>52<br>104<br>120 | -<br>-<br>-<br>138 | μΑ             |
| FB voltage above which I <sub>OPC</sub> is applied            |                                                                                                                               | V <sub>FB(OPC)</sub>                                                                                 | 1.50               | 1.65                  | 1.80               | V              |
| FB voltage below which I <sub>OPC</sub> = 0                   |                                                                                                                               | V <sub>FB(OPCE)</sub>                                                                                | _                  | 1.25                  | _                  | V              |
| Refresh period for dc operation                               |                                                                                                                               | t <sub>WD</sub>                                                                                      | 25                 | 35                    | 45                 | ms             |
| FEEDBACK                                                      |                                                                                                                               |                                                                                                      |                    |                       |                    |                |
| Internal Pull-up Resistor                                     | T <sub>J</sub> = 25°C                                                                                                         | R <sub>FB(up)</sub>                                                                                  | 15                 | 20                    | 25                 | kΩ             |
| V <sub>FB</sub> to Internal Current Setpoint Division ratio   |                                                                                                                               | K <sub>FB</sub>                                                                                      | 4.7                | 5.0                   | 5.3                | _              |
| Internal Pull-up Voltage on the FB pin                        |                                                                                                                               | V <sub>FB(ref)</sub>                                                                                 | 4.3                | 5.0                   | 5.7                | V              |
| OVERCURRENT PROTECTION                                        |                                                                                                                               |                                                                                                      |                    |                       |                    |                |
| Fault Timer Duration                                          | From CS reaching V <sub>ILIMIT</sub> to DRV stop                                                                              | t <sub>fault</sub>                                                                                   | 64                 | 78                    | 98                 | ms             |
| Autorecovery Mode Latch-off Time Duration                     |                                                                                                                               | t <sub>autorec</sub>                                                                                 | 1.0                | 1.4                   | 1.8                | s              |

<sup>5.</sup> Internal supply current only, current in FB pin not included (current flowing through GND pin only).

**ELECTRICAL CHARACTERISTICS** (For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{HV} = 120$  V,  $V_{CC} = 11$  V unless otherwise noted)

| Characteristics                                                                                               | Test Condition                                                 | Symbol                                                   | Min          | Тур         | Max          | Unit |
|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------|--------------|-------------|--------------|------|
| FREQUENCY FOLDBACK                                                                                            |                                                                | •                                                        | •            | •           | •            |      |
| Feedback Voltage Threshold below which frequency foldback starts                                              |                                                                | V <sub>FB(fold)</sub>                                    | 1.3          | 1.4         | 1.5          | V    |
| Minimum Switching Frequency                                                                                   | $V_{FB} = V_{skip(in)} + 0.2 V$                                | f <sub>OSC(min)</sub>                                    | 21           | 27          | 31           | kHz  |
| Threshold below which the frequency foldback is finished and the controller switches at f <sub>OSC(min)</sub> |                                                                | V <sub>FB(endfold)</sub>                                 | -            | 1.0         | -            | V    |
| SKIP CYCLE MODE                                                                                               |                                                                | •                                                        |              |             |              |      |
| Feedback Voltage Thresholds for Skip Mode                                                                     | V <sub>FB</sub> going down<br>V <sub>FB</sub> going up         | V <sub>skip(in)</sub><br>V <sub>skip(out)</sub>          | 0.63<br>0.72 | 0.7<br>0.80 | 0.77<br>0.88 | V    |
| Soft-Skip Duration                                                                                            | From 1 <sup>st</sup> pulse to $V_{CS} = V_{FB(fold)} / K_{FB}$ | tsskip                                                   | -            | 100         | -            | μS   |
| LATCH-OFF INPUT                                                                                               |                                                                |                                                          |              |             |              |      |
| High Threshold                                                                                                | V <sub>Latch</sub> going up                                    | V <sub>OVP</sub>                                         | 2.37         | 2.5         | 2.63         | ٧    |
| Low Threshold                                                                                                 | V <sub>Latch</sub> going down                                  | V <sub>OTP</sub>                                         | 0.76         | 8.0         | 0.84         | V    |
| Current Source for Direct NTC Connection During normal operation During soft-start                            | V <sub>Latch</sub> = 0 V                                       | I <sub>NTC</sub><br>I <sub>NTC(SSTART)</sub>             | 78<br>156    | 91<br>182   | 104<br>208   | μΑ   |
| Blanking Duration on High Latch Detection                                                                     |                                                                | t <sub>Latch(OVP)</sub>                                  | 40           | 55          | 70           | μs   |
| Blanking Duration on Low Latch Detection                                                                      |                                                                | t <sub>Latch(OTP)</sub>                                  | -            | 400         | -            | μs   |
| Clamping Voltage                                                                                              | I <sub>Latch</sub> = 0 mA<br>I <sub>Latch</sub> = 1 mA         | V <sub>clamp0(Latch)</sub><br>V <sub>clamp1(Latch)</sub> | 1.0<br>1.8   | 1.2<br>2.3  | 1.4<br>2.8   | ٧    |
| TEMPERATURE SHUTDOWN                                                                                          |                                                                |                                                          |              |             |              |      |
| Temperature Shutdown                                                                                          | T <sub>J</sub> going up                                        | T <sub>TSD</sub>                                         | 135          | 150         | 165          | °C   |
| Temperature Shutdown Hysteresis                                                                               | T <sub>J</sub> going down                                      | T <sub>TSD(HYS)</sub>                                    | 20           | 30          | 40           | °C   |

<sup>5.</sup> Internal supply current only, current in FB pin not included (current flowing through GND pin only).



Figure 4. Supply Voltage Thresholds vs. Junction Temperature

Figure 5. Inhibit Threshold Voltage vs.
Junction Temperature



Figure 6. Inhibit Current vs. Junction Temperature

Figure 7. Startup Current vs. Junction Temperature



Figure 8. Minimum Startup Voltage vs. Junction Temperature

Figure 9. Startup Circuit Leakage Current vs.
Junction Temperature



Figure 10. Brown-Out Circuit Thresholds vs.
Junction Temperature

Figure 11. Line Overvoltage Circuit Thresholds vs. Junction Temperature



Figure 12. I<sub>CC</sub> Supply Currents vs. Junction Temperature



Figure 13. Oscillator Frequency vs. Junction Temperature



Figure 14. Maximum Duty Ratio vs. Junction Temperature



Figure 15. Driver Transitions Time vs. Junction Temperature



Figure 16. Driver Clamp Voltage vs. Junction Temperature

Figure 17. Current Sense Voltage Thresholds vs. Junction Temperature



Figure 18. Leading Edge Blanking Time vs. Junction Temperature

Figure 19. Current Sense Propagation Delay vs. Junction Temperature



Figure 20. Soft-Start Period vs. Junction Temperature

Figure 21. Overpower Compensation Current vs. Junction Temperature



Figure 22. OPC FB Thresholds vs. Junction Temperature



Figure 23. OPC Watchdog Time Thresholds vs. Junction Temperature



Figure 24. FB to CS Ratio vs. Junction Temperature



Figure 25. FB Pull-up Resistor vs. Junction Temperature



Figure 26. FB Pull-up Voltage vs. Junction Temperature



Figure 27. Overload Timer Duration vs. Junction Temperature





Figure 32. Skip Thresholds vs. Junction Temperature

Figure 33. Soft-Skip Timer Duration vs.
Junction Temperature

### TYPICAL PERFORMANCE CHARACTERISTICS





Figure 36. Latch OTP Current Source vs.
Junction Temperature

360 500 Itatch (OTP), BLANKING TIME ON OTP tov(blank), BLANKING TIME ON LINE 480 340 460 320 OV DETECTION (µs) 440 DETECTION (µs) 300 420 280 400 260 380 240 360 220 340 320 200 300 180 -50 -25 50 125 150 -50 -25 50 100 T<sub>.I</sub>, JUNCTION TEMPERATURE (°C) T.J., JUNCTION TEMPERATURE (°C)

Figure 38. Blanking Time on OTP Detection vs.
Junction Temperature

Figure 39. Blanking Time on Line OV Detection vs. Junction Temperature

Figure 37. Blanking Time on OVP Detection vs.

Junction Temperature



Figure 40. Latch Pin Clamp Voltage vs. Junction Temperature

### APPLICATION INFORMATION

### Introduction

The NCP1288 includes all of the necessary features to build a safe and efficient power supply based on a fixed-frequency flyback converter. It is particularly well suited for applications where low part count is a key parameter, without sacrificing safety.

- Current-Mode Operation with slope compensation:
  The primary peak current is permanently controlled by
  the FB voltage, ensuring maximum safety: the DRV
  turn-off event is dictated by the peak current setpoint.
  It also ensures that the frequency response of the
  system remains first order if in DCM, which eases the
  design of the feedback loop. The controller can also be
  used in CCM with a wide input voltage range due to its
  fixed ramp compensation that prevents the appearance
  of sub-harmonic oscillations in most of the
  applications.
- Fixed-Frequency Oscillator with Jittering: The NCP1288 is available in various frequency options to fit any application. The internal oscillator features a low-frequency jittering that helps to pass the EMI requirements by spreading out the energy content of frequency peaks in quasi-peak and average mode.
- Latched / Autorecovery Timer-Based Overcurrent Protection: The overcurrent protection depends only on the FB signal, enabling it to work with any transformer, even with very poor coupling or high leakage inductance. The protection is fully latched on the A version (the power supply has to be unplugged then restarted in order to resume operation, even if the overload condition disappears), and autorecovery on the B version. The timer's duration is fixed. The controller also enters the same protection mode if the voltage on the CS pin reaches 1.5 times the maximum internal setpoint, which enables to detect winding short circuits.
- High Voltage Startup Current Source with Brown-Out and Line Overvoltage Detections: Due to On Semiconductor's Very High Voltage technology, the NCP1288 can directly be connected to the high input voltage. The startup current source ensures a clean startup while ensuring low losses when it is off. The high voltage pin also features a high-voltage sensing circuitry, which is able to turn the controller off if the input voltage is too low (brown-out condition) or too high (line overvoltage). This protection works either with a DC input voltage or a rectified AC input voltage, and is independent of the high voltage ripple. It uses a peak detector synchronized with line frequency, or with the internal watchdog timer if the HV pin is tied to a dc voltage.
- Adjustable Overpower Compensation: The high voltage sensed on the HV pin is converted into a current to add to the current sense voltage an offset

- proportional to the input voltage. By choosing the value of the resistor in series with the CS pin, the amount of compensation can be adjusted to the application.
- Frequency foldback then Soft-Skip mode for light load operation: In order to ensure a high efficiency in all load conditions, the NCP1288 implements a frequency foldback (the switching frequency is lowered to reduce switching losses) for light load condition; and a Soft-Skip (disabled in case of fast load transients) for extremely low load condition.
- Extended V<sub>CC</sub> range: The NCP1288 accepts a supply voltage as high as 28 V, making the design of the power supply easier.
- Clamped Driver Stage: Despite the high supply voltage, the voltage on DRV pin is safely clamped below 16 V; allowing the use of any standard MOSFET, and reducing the current consumption of the controller.
- **Dual Latch-off Input**: The NCP1288 can be latched off by an increasing voltage applied to its Latch pin (typically an overvoltage) or by a decreasing one, and an NTC can be directly connected to the latch pin thanks to the precise internal current source.
- **Soft–Start**: At every startup the peak current is gradually increased during 4 ms to minimize the stress on power components.
- Temperature Shutdown: The NCP1288 is internally protected against self-heating: if the die temperature is too high, the controller shuts all circuitries down (including the HV startup current source), allowing the silicon to cool down before attempting to restart. This ensures a safe behavior in case of failure.

### **Typical Operation**

- Startup: The HV startup current source ensures the charging of the V<sub>CC</sub> capacitor up to the startup threshold V<sub>CC(on)</sub>, until the input voltage is high enough (above V<sub>HV(start)</sub>) to enable the switching. The controller then delivers pulses, starting with a soft–start period t<sub>SSTART</sub> during which the peak current linearly increases before the current–mode control takes over. During the soft–start period, the low level latch is ignored, and the latch current is double, to ensure a fast pre–charge of the decoupling capacitor on the Latch pin.
- Normal operation: As long as the feedback voltage is within the regulation range, the NCP1288 runs at a fixed frequency (with jittering) in current—mode control, where the peak current (sensed on the CS pin) is set by the voltage on the FB pin. A fixed ramp compensation is applied internally to prevent sub—harmonic oscillations from occurring. The V<sub>CC</sub> must be supplied by an external source (such as an

- auxiliary winding), as the startup current source cannot permanently supply the controller without overheating.
- Light load operation: When the FB voltage decreases below V<sub>FB(fold)</sub>, typically corresponding to a load of 16% of the maximum load (for a DCM design), the switching frequency starts to decrease down to f<sub>OSC(min)</sub>. By lowering the switching losses, this feature helps to improve the efficiency in light load conditions. The frequency jittering is disabled in light load operation.
- No load operation: When the FB voltage decreases below V<sub>skip(in)</sub>, typically corresponding to a load of 1% of the maximum load, the controller enters Skip mode. By completely stopping the switching while the feedback voltage is below V<sub>skip(out)</sub>, the losses are further reduced, allowing to minimize the power dissipation under extremely low load conditions. In order to avoid audible noise, the peak current is gradually increased during the t<sub>SSKIP</sub> duration while exiting the skip mode (Soft–Skip function). In case of abrupt load increase during Soft–Skip mode, the soft–skip portion is bypassed and the peak current needed for regulation is directly applied.
- **Overload**: The NCP1288 features a timer-based overload detection, solely dependent on the feedback

- information: as soon as the internal peak current setpoint hits the  $V_{ILIM}$  clamp, the internal overload timer starts to count. When the timer times out, the controller stops and enter the protection mode, autorecovery for the B version (the controller initiates a new start–up after  $t_{autorec}$  elapses), or latched for the A version (the latch is released if a brown–out event occurs or  $V_{CC}$  is reset).
- **Brown-out**: The NCP1288 features on its HV pin a true AC line monitoring circuitry, which includes a minimum startup threshold, brown-out protection, and overvoltage protection. All of these circuits are autorecovery and operate independently of any ripple on the input voltage. They can even work with an unfiltered, rectified AC input. All thresholds are fixed, but they are designed to fit most of the standard ac-dc conversion applications.
- Latch-off: When the Latch input is pulled up (typically by an overvoltage condition), or pulled low (typically by an overtemperature condition, using the provided current source with an NTC), the controller latches off. The latch is released when a brown-out condition occurs, or when V<sub>CC</sub> decreases below V<sub>CC(reset)</sub>.

# **DETAILED DESCRIPTION**

# High-Voltage Current Source (Dynamic Self-Supply) with Built-in Brown-out Detection

The NCP1288 HV pin can be connected either to the rectified bulk voltage, or to the ac line through a rectifier.

# Startup



Figure 41. HV Startup Current Source Functional Schematic

At startup, the current source turns on when the voltage on the HV pin is higher than  $V_{HV(min)}$ , and turns off when  $V_{CC}$  reaches  $V_{CC(on)}$ . It turns on again when  $V_{CC}$  reaches  $V_{CC(min)}$ . This sequence repeats until the input voltage is high enough to ensure a proper startup, i.e. when  $V_{HV}$  reaches  $V_{HV(start)}$ . The switching actually starts the next

time  $V_{CC}$  reaches  $V_{CC(on)}$ , as shown in Figure 5. The current source is then turned off, saving additional power when the  $V_{CC}$  is supplied externally.

Once the controller has started, if  $V_{CC}$  reaches  $V_{CC(min)}$  the switching stops and the protection mode is activated: the controller must be supplied by an external voltage source.



Figure 42. Startup Timing Diagram

To reduce the power dissipation in case the  $V_{CC}$  pin is shorted to GND (in case of  $V_{CC}$  capacitor failure, or external pulldown on  $V_{CC}$  to disable the controller), the startup current is lowered when  $V_{CC}$  is below  $V_{CC(inhibit)}$ .

There are only two conditions for which the current source doesn't turn on when  $V_{CC}$  reaches  $V_{CC(min)}$ : the voltage on HV pin is too low (below  $V_{HV(min)}$ ), or a thermal shutdown condition (TSD) has been detected. In all other conditions, the HV current source always turns on and off to maintain  $V_{CC}$  between  $V_{CC(min)}$  and  $V_{CC(on)}$ .

### Brown-out and Line Overvoltage

When the input voltage goes below  $V_{HV(stop)}$ , a brown–out condition is detected, and the controller stops. The HV current source alternatively turns on and off to maintain  $V_{CC}$  between  $V_{CC(on)}$  and  $V_{CC(min)}$  until the input voltage is back above  $V_{HV(start)}$ .

The same situation occurs when an overvoltage is detected on the ac line, i.e. when the input voltage goes above  $V_{HV(OV)}$ : the controller stops, and resumes normal operation when the overvoltage condition has gone.



Figure 43. Brown-out or Line Overvoltage Timing Diagram

When  $V_{HV}$  crosses the  $V_{HV(start)}$  threshold, the controller can start immediately. When it crosses  $V_{HV(stop)}$ , it triggers

a timer of duration  $t_{\rm HV}$ : this ensures that the controller doesn't stop in case of line cycle drop-out.



The same scheme is used for the Line OVP, except that this time the controller must not stop instantaneously when the input voltage goes above  $V_{HV(\mathrm{OV1})}$ . In order to be

insensitive to spikes and voltage surges a blanking circuit is inserted after the output of the comparator, with a duration of  $t_{\rm OV(blank)}$ .



Figure 45. AC Input Line Overvoltage Timing Diagram

# Oscillator with Maximum Duty Ratio and Frequency Jittering

The NCP1288 includes an oscillator that sets the switching frequency with an accuracy of  $\pm 7\%$ . The maximum duty ratio of the DRV pin is 80% (typical), with an accuracy of  $\pm 7\%$ .

In order to improve the EMI signature, the switching frequency jitters around its nominal value, with a triangle-wave shape.



Figure 46. Frequency Jittering

# **Clamped Driver**

The supply voltage for the NCP1288 can be as high as 28 V, but most of the MOSFETs that will be connected to the DRV pin cannot tolerate a gate-to-source voltage greater than 20 V on their gate. The driver pin is therefore clamped safely below 16 V.

This driver has a typical current capability of  $\pm 1.0$  A.



Figure 47. Clamped Driver

# **CURRENT-MODE CONTROL WITH OVERPOWER COMPENSATION AND SOFT-START**

# **Current Sensing**

NCP1288 is a current-mode controller, which means that the FB voltage sets the peak current flowing in the inductance and the MOSFET. This is done through a PWM comparator: the current is sensed across a resistor and the resulting voltage is applied to the CS pin.  $V_{CS}$  is applied to

one input of the PWM comparator through the LEB block. On the other input the FB voltage divided by  $K_{FB}$  sets the threshold: when  $V_{CS}$  reaches this threshold, the output driver is turned off.

The maximum value for the peak current,  $V_{ILIM}$ , is set by a dedicated comparator.



Figure 48. Current Sense Block Schematic

Each time the controller is starting, i.e. the controller was off and starts, or restarts, when  $V_{CC}$  reaches  $V_{CC(on)}$ , a soft–start is applied: the current sense setpoint is linearly increased from 0 (the minimum level can be higher than 0

because of the LEB and propagation delay) until it reaches  $V_{\rm ILIM}$  (after a duration of  $t_{\rm SSTART}$ ), or until the FB loop imposes a setpoint lower than the one imposed by the soft–start (the 2 comparators outputs are OR'ed).



Under some conditions, like a winding short–circuit for instance, not all the energy stored during the on time is transferred to the output during the off time, even if the on time duration is at its minimum (imposed by the propagation delay of the detector added to the LEB duration). As a result, the current sense voltage keeps on increasing above  $V_{\rm ILIM}$ , because the controller is blind during the LEB blanking

time. Dangerously high current can grow in the system if nothing is done to stop the controller. In order to protect against this, an additional comparator is included, that senses when  $V_{CS}$  reaches  $V_{CS(stop)}$  (= 1.5 x  $V_{ILIM}$ ). As soon as this comparator toggles, the controller immediately enters the protection mode (latched or autorecovery according to the chosen option).

### **Compensation for Overpower Detection**

The power delivered by a flyback power supply is proportional to the square of the peak current:

$$P_{OUT} = \frac{1}{2} \cdot \eta \cdot L_{P} \cdot F_{SW} \cdot I_{P}^{2} \qquad (eq. 1)$$

(in discontinuous conduction mode).

Unfortunately, due to the inherent propagation delay of the logic, the actual peak current is higher at high input voltage than at low input voltage, as shown in Figure 50. This leads to a significant difference in the maximum output power delivered by the power supply.



Figure 50. Line Compensation for True Overpower Protection

To compensate this and have an accurate overpower protection, an offset proportional to the input voltage is added to the CS signal by turning on an internal current source ( $I_{OPC}$ ): by adding an external resistor ( $R_{OPC}$ ) in series between the sense resistor and the CS pin, a voltage offset is created across it by the current. The compensation can be adjusted by changing the value of the  $R_{OPC}$  resistor.

Since in light load conditions this offset is in the same order of magnitude as the current sense signal, it must be removed. Therefore the compensation current is only added when the FB voltage is higher than  $V_{FB(OPC)}$ , as shown in Figure 52.





Figure 52. Overpower Compensation Current Relation to Feedback Voltage and Input Voltage

A peak detector continuously senses the ac input, and its output is periodically sampled and reset, in order to follow closely the input voltage variations. The sample and reset events are controlled by the brown-out comparator when the HV pin is connected to the AC line input (as shown in Figure 53). In the case the HV pin is connected to the DC-link

capacitor, its voltage never crosses the brown-out threshold, and the watchdog timer  $t_{\rm WD}$  is used to generate the sampling and reset events (Figure 54). Note that depending on the relative speeds at which the HV and VCC voltages appear at start-up, the correct overpower compensation current may be delayed by one cycle.



Figure 53. Overpower Compensation Current with the HV pin connected to an ac voltage



Figure 54. Overpower Compensation Current with the HV pin connected to a dc voltage

# Feedback with Slope Compensation

The ratio from the FB voltage to the current sense setpoint is typically 5. This means that the FB voltage corresponding

to  $V_{ILIM}$  is 3.5 V. There is a pullup resistor of 20 k $\Omega$  (typical) from FB pin to the internal reference  $V_{FB(ref)}$ .



Figure 55. FB Circuitry

In order to allow the NCP1288 to operate in CCM with a duty cycle above 50%, a fixed slope compensation is internally applied to the current-mode control. The slope appearing on the internal voltage setpoint for the PWM

comparator is -32.5 mV/ $\mu$ s typical for the 65 kHz version (and respectively -50 mV/ $\mu$ s and -67 mV/ $\mu$ s for the 100 kHz and 133 kHz versions).

### **OVERCURRENT PROTECTION WITH FAULT TIMER**

# **Classical Overcurrent Protection**

When an overcurrent occurs on the output of the power supply, the feedback loop asks for more power than the controller can deliver, and the CS setpoint reaches  $V_{ILIM}$ . When this event occurs, an internal  $t_{fault}$  timer is started: once the timer times out, DRV pulses are stopped and the

controller is either latched off (latched protection, Version A), or it enters an autorecovery mode (Version B). The timer is reset when the CS setpoint goes back below  $V_{ILIM}$  before the timer elapses. The fault timer is also started if the driver signal is reset by the max duty ratio.



Figure 56. Timer-Based Overcurrent Protection

In autorecovery mode, the controller tries to restart after t<sub>autorec</sub>. If the fault has gone, the supply resumes operation; if not, the system starts a new burst cycle (see Figure 57).



In the latched version (Figure 58), the controller can restart only if a brown–out or a  $V_{CC}$  reset occurs. In a real

application this can only happen if the power supply is unplugged from the mains line.



Figure 58. Latched Timer-Based Overcurrent Protection

If  $V_{CC}$  reaches  $V_{CC(min)}$  before the timer has elapsed, the controller enters protection mode anyway (in both

protection mode versions). Here is the example with the latched version:



Figure 59. Overcurrent Protection Mode Triggered by V<sub>CC</sub>

### **LOW LOAD OPERATION**

### **Frequency Foldback**

In order to improve the efficiency in light load conditions, the frequency of the internal oscillator is linearly reduced from its nominal value down to  $f_{OSC(min)}$ . This frequency foldback starts when the voltage on FB pin goes below  $V_{FB(fold)}$ , and is complete before  $V_{FB}$  reaches  $V_{skip(in)}$ ,

whatever the nominal switching frequency option is. The current-mode control is still active while the oscillator frequency decreases, but the frequency jittering is off.

Note that the frequency foldback is disabled if the controller runs at its maximum duty cycle.



Figure 60. Frequency Foldback when the FB Voltage Decreases

### Skip Cycle Mode with Soft-Skip



Figure 61. Skip Cycle with Soft-Skip Schematic

When  $V_{FB}$  reaches  $V_{skip(in)}$  while decreasing, the skip mode is activated: the driver stops, and the internal consumption of the controller is decreased. While  $V_{FB}$  is below  $V_{skip(out)}$ , the controller remains in this state. When  $V_{FB}$  crosses  $V_{skip(out)}$ , the DRV pin starts to pulse again, and

the controller restarts with a short Soft-Skip duration (t<sub>SSKIP</sub>). The soft-skip imposes the peak current from nearly 0, in a voltage-mode manner: it doesn't have the same behavior as the startup soft-start which is current-mode driven.



Figure 62. Skip Cycle with Soft-Skip Timing Diagram

If during the Soft–Skip duration the FB voltage goes above  $V_{FB(fold)}$ , the Soft–Skip ends instantaneously, and the peak current follows the setpoint imposed by the

current-mode control. This transient load detection feature avoids large output voltage drops if a load transient occurs while the controller is in soft-skip mode.

#### Latch-off Input



Figure 63. Latch Detection Schematic

The Latch pin is dedicated to the latch-off function. It includes two thresholds that define a working window, between a high latch and a low latch. Within these 2 thresholds; the controller is allowed to run; but as soon as either the low or the high threshold is crossed, the controller is latched off. The lower threshold is intended to be used with an NTC thermistor, with the internal current source I<sub>NTC</sub> providing the necessary bias current.

An active clamp prevents the voltage from reaching the high threshold if it is only pulled up by the  $I_{Latch}$  current. To reach the high threshold, the pullup current has to be higher than the pulldown capability of the clamp (typically 1.5 mA at  $V_{OVP}$ ).

To avoid any false triggering, noise spikes shorter than  $t_{Latch(OVP)}$  or  $t_{Latch(OTP)}$  respectively are blanked, and only longer events can actually latch the controller.

Reset occurs when a brown–out condition is detected or the  $V_{CC}$  is cycled down to a  $V_{CC(reset)}$ , which in a real application can only happen if the power supply is unplugged from the AC line.

Upon startup, the internal references take some time before reaching their nominal values; and one of the comparators could toggle inadvertantly. Therefore the internal logic ignores the latch signal before the controller is ready to start. Once  $V_{CC}$  reaches  $V_{CC(on)}$ , the latch pin High latch state is enabled and the DRV switching starts only if it is allowed; whereas the Low latch (typically sensing an overtemperature) is taken into account only after the soft–start is finished. In addition, the NTC current is doubled during the soft–start period, to speed up the charging of the Latch pin capacitor.



# Temperature shutdown

The die includes a temperature shutdown protection with a turn-off threshold guaranteed between 140°C and 160°C, and a typical hysteresis of 30°C. When the temperature rises above the high threshold, the controller stops switching

instantaneously, the HV current source is turned off, and the internal logic state is reset.

When the temperature falls below the low threshold, the HV startup current source is enabled, and a regular startup sequence takes place.

# **STATE DIAGRAMS**

# **HV Startup Current Source**



Figure 65. HV Startup Current Source State Diagram

# **Controller Operation (Latched Version: A Option)**



Figure 66. Controller Operation State Diagram (Latched Protection)

# Controller Operation (Autorecovery Version: B Option)



Figure 67. Controller Operation State Diagram (Autorecovery Protection)

**Table 1. ORDERING INFORMATION** 

| Part No.       | Overload Protection | Switching Frequency | Package             | Shipping <sup>†</sup> |
|----------------|---------------------|---------------------|---------------------|-----------------------|
| NCP1288BD65R2G | Autorecovery        | 65 kHz              | SOIC-7<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

Soft-Skip is a trademark of Semiconductor Components Industries, LLC (SCILLC).



SOIC-7 CASE 751U-01 ISSUE E

**DATE 20 OCT 2009** 

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B ARE DATUMS AND T IS A DATUM SURFACE.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.

  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

|     | MILLIMETERS |      | ERS INCHE |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.80        | 5.00 | 0.189     | 0.197 |
| В   | 3.80        | 4.00 | 0.150     | 0.157 |
| С   | 1.35        | 1.75 | 0.053     | 0.069 |
| D   | 0.33        | 0.51 | 0.013     | 0.020 |
| G   | 1.27        | BSC  | 0.05      | 0 BSC |
| Н   | 0.10        | 0.25 | 0.004     | 0.010 |
| J   | 0.19        | 0.25 | 0.007     | 0.010 |
| K   | 0.40        | 1.27 | 0.016     | 0.050 |
| М   | 0 °         | 8 °  | 0 ° 8     |       |
| N   | 0.25        | 0.50 | 0.010     | 0.020 |
| S   | 5.80        | 6.20 | 0.228     | 0.244 |

### **GENERIC MARKING DIAGRAM**



XXX = Specific Device Code = Assembly Location

= Wafer Lot = Year W = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

# -B-S | 🕁 | 0.25 (0.010) (M) | B (M)





### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98AON12199D | Electronic versions are uncontrolled except when accessed directly from the Document Reposit Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | 7-LEAD SOIC |                                                                                                                                                                              | PAGE 1 OF 2 |  |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

# SOIC-7 CASE 751U-01 ISSUE E

**DATE 20 OCT 2009** 

| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. 7. NOT USED 8. EMITTER       | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. NOT USED 8. EMITTER, #1 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. NOT USED 8. SOURCE, #1           |
|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. NOT USED                          | STYLE 5:<br>PIN 1. DRAIN<br>2. DRAIN<br>3. DRAIN<br>4. DRAIN<br>5.<br>6.                                                                    |                                                                                                                                    |
| STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. NOT USED | STYLE 8: PIN 1. COLLECTOR (DIE 1) 2. BASE (DIE 1) 3. BASE (DIE 2) 4. COLLECTOR (DIE 2) 5. COLLECTOR (DIE 2) 6. EMITTER (DIE 2) 7. NOT USED  | STYLE 9: PIN 1. EMITTER (COMMON) 2. COLLECTOR (DIE 1) 3. COLLECTOR (DIE 2) 4. EMITTER (COMMON) 5. EMITTER (COMMON) 6. BASE (DIE 2) |
| 8. FIRST STAGE Vd                                                                                       | 7. NOT USED<br>8. COLLECTOR (DIE 1)                                                                                                         | 7. NOT USED<br>8. EMITTER (COMMON)                                                                                                 |

| DOCUMENT NUMBER: | 98AON12199D | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | 7-LEAD SOIC |                                                                                                                                                                                | PAGE 2 OF 2 |  |

ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales