# **MOSFET** - Symmetrical **Dual N-Channel** 40 V, 4.5 mΩ, 60 A

# NTTFD4D0N04HL

# **General Description**

This device includes two specialized N-Channel MOSFETs in a dual package. The switch node has been internally connected to enable easy placement and routing of synchronous buck converters. The control MOSFET (Q2) and synchronous (Q1) have been designed to provide optimal power efficiency.

### **Features**

Q1: N-Channel

- Max  $r_{DS(on)} = 4.5 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 10 \text{ A}$
- Max  $r_{DS(on)} = 7 \text{ m}\Omega$  at  $V_{GS} = 4.5$ ,  $I_D = 8.0 \text{ A}$

Q2: N-Channel

- Max  $r_{DS(on)} = 4.5 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 10 \text{ A}$
- Max  $r_{DS(on)} = 7 \text{ m}\Omega$  at  $V_{GS} = 4.5$ ,  $I_D = 8.0 \text{ A}$
- Low Inductance Packaging Shortens Rise/Fall Times, Resulting in Lower Switching Losses
- RoHS Compliant

### **Typical Applications**

- Computing
- Communications
- General Purpose Point of Load

# PIN DESCRIPTION

| Pin        | Name      | Description                    |
|------------|-----------|--------------------------------|
| 1, 11, 12  | GND (LSS) | Low Side Source                |
| 2          | LSG       | Low Side Gate                  |
| 3, 4, 5, 6 | V + (HSD) | High Side Drain                |
| 7          | HSG       | High Side Gate                 |
| 8, 9, 10   | SW        | Switching Node, Low Side Drain |



### ON Semiconductor®

### www.onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 40 V                 | 4.5 mΩ @ 10 V           | 60 A               |
| 40 V                 | 7 mΩ @ 4.5 V            | 60 A               |

### **ELECTRICAL CONNECTION**



**Dual N-Channel MOSFET** 





**Bottom** 

WQFN12, 3x3 CASE 510CJ

# MARKING DIAGRAM

O D4D0 AYWWZZ

D4D0 = Specific Device Code
A = Assembly Plant Code
Y = Numeric Year Code
WW = Work Week Code
ZZ = Assembly Lot Code

### **ORDERING INFORMATION**

| Device           | Package             | Shipping†             |
|------------------|---------------------|-----------------------|
| NTTFD4D0N04HLTWG | WQFN12<br>(Pb-Free) | 3000 /<br>Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

# **MOSFET MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$ , Unless otherwise specified)

| Symbol                            | Pa                                     | rameter                 |          | Q1            | Q2            | Units |
|-----------------------------------|----------------------------------------|-------------------------|----------|---------------|---------------|-------|
| V <sub>DS</sub>                   | Drain-to-Source Voltage                | 40                      | 40       | V             |               |       |
| V <sub>GS</sub>                   | Gate-to-Source Voltage                 |                         |          | ±20           | ±20           | V     |
| I <sub>D</sub>                    | Drain Current -Continuous              | T <sub>C</sub> = 25°C   | (Note 4) | 60            | 60            | Α     |
|                                   | -Continuous                            | T <sub>C</sub> = 100°C  | (Note 4) | 37            | 37            |       |
|                                   | -Continuous                            | T <sub>A</sub> = 25°C   |          | 15 (Note 1a)  | 15 (Note 1b)  |       |
|                                   | -Pulsed                                | T <sub>A</sub> = 25°C   |          | 349           | 349           |       |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy          |                         | (Note 3) | 67            | 67            | mJ    |
| $P_{D}$                           | Power Dissipation for Single Operation | n $T_C = 25^{\circ}C$   |          | 26            | 26            | W     |
|                                   | Power Dissipation for Single Operation | n T <sub>A</sub> = 25°C |          | 1.7 (Note 1a) | 1.7 (Note 1b) |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temp    | perature Range          |          | –55 to        | +150          | °C    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

# THERMAL CHARACTERISTICS

| Symbol          | Parameter                                                     | Q1            | Q2            | Units |
|-----------------|---------------------------------------------------------------|---------------|---------------|-------|
| $R_{	heta JC}$  | Thermal Resistance, Junction-to-Case                          | 4.8           | 4.8           | °C/W  |
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient (Note 1a), max copper | 70 (Note 1a)  | 70 (Note 1b)  |       |
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient (Note 1c), min copper | 135 (Note 1a) | 135 (Note 1b) |       |

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Symbol                       | Parameter                         | Test Conditions                                                       | Туре | Min | Тур   | Max  | Units |
|------------------------------|-----------------------------------|-----------------------------------------------------------------------|------|-----|-------|------|-------|
| OFF CHAF                     | RACTERISTICS                      |                                                                       |      |     |       |      |       |
| BV <sub>DSS</sub>            | Drain-to-Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$                                       | Q1   | 40  |       |      | V     |
|                              |                                   | $I_D = 250 \mu A, V_{GS} = 0 V$                                       | Q2   | 40  |       |      | 1     |
| $\Delta$ BV $_{	extsf{DSS}}$ | Breakdown Voltage Temperature     | I <sub>D</sub> = 250 μA, referenced to 25°C                           | Q1   |     | 16.63 |      | mV/°C |
| $\Delta T_{J}$               | Coefficient                       | I <sub>D</sub> = 250 μA, referenced to 25°C                           | Q2   |     | 16.63 |      | 1     |
| I <sub>DSS</sub>             | Zero Gate Voltage Drain Current   | V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 0 V                         | Q1   |     |       | 10   | μΑ    |
|                              |                                   | V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 0 V                         | Q2   |     |       | 10   | 1     |
| I <sub>GSS</sub>             | Gate-to-Source Leakage Current,   | $V_{GS} = +20/-16 \text{ V}, V_{DS} = 0 \text{ V}$                    | Q1   |     |       | ±100 | nA    |
|                              | Forward                           | V <sub>GS</sub> = +20/-16 V, V <sub>DS</sub> = 0 V                    | Q2   |     |       | ±100 | 1     |
| ON CHAR                      | ACTERISTICS                       |                                                                       |      |     |       |      |       |
| V <sub>GS(th)</sub>          | Gate-to-Source Threshold Voltage  | $V_{GS} = V_{DS}, I_D = 50 \mu A$                                     | Q1   | 1.2 | 1.5   | 2.0  | V     |
|                              |                                   | $V_{GS} = V_{DS}, I_D = 50 \mu A$                                     | Q2   | 1.2 | 1.5   | 2.0  | 1     |
| $\Delta V_{GS(th)}$          | Gate-to-Source Threshold Voltage  | I <sub>D</sub> = 50 μA, referenced to 25°C                            | Q1   |     | -5.75 |      | mV/°C |
| $\Delta T_{J}$               | Temperature Coefficient           | I <sub>D</sub> = 50 μA, referenced to 25°C                            | Q2   |     | -5.75 |      | 1     |
| r <sub>DS(on)</sub>          | Drain-to-Source On Resistance     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10 A                         | Q1   |     | 3.7   | 4.5  | mΩ    |
|                              |                                   | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 8 A                         |      |     | 5.8   | 7    | 1     |
|                              |                                   | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10 A, T <sub>J</sub> = 125°C |      |     | 6.4   |      | 1     |
| r <sub>DS(on)</sub>          | Drain-to-Source On Resistance     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10 A                         | Q2   |     | 3.7   | 4.5  | mΩ    |
|                              |                                   | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 8 A                         |      |     | 5.8   | 7    | 1     |
|                              |                                   | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10 A, T <sub>J</sub> = 125°C |      |     | 6.4   |      | 1     |
| 9FS                          | Forward Transconductance          | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 10 A                         | Q1   |     | 61    |      | S     |
|                              |                                   | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 10 A                         | Q2   |     | 61    |      | 1     |

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Symbol              | Parameter                             | Test Conditions                                                               | Type | Min | Тур  | Max | Units |
|---------------------|---------------------------------------|-------------------------------------------------------------------------------|------|-----|------|-----|-------|
| OYNAMIC             | CHARACTERISTICS                       |                                                                               | •    |     |      |     |       |
| C <sub>ISS</sub>    | Input Capacitance                     | Q1:                                                                           | Q1   |     | 1100 |     | pF    |
|                     |                                       | $V_{DS} = 20 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ Mhz}$              | Q2   |     | 1100 |     |       |
| C <sub>OSS</sub>    | Output Capacitance                    | Q2:                                                                           | Q1   |     | 271  |     | pF    |
|                     |                                       | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V, f = 1 MHz                      | Q2   |     | 271  |     |       |
| C <sub>RSS</sub>    | Reverse Transfer Capacitance          |                                                                               | Q1   |     | 22   |     | pF    |
|                     |                                       |                                                                               | Q2   |     | 22   |     | 1     |
| $R_{G}$             | Gate Resistance                       | T <sub>A</sub> = 25°C                                                         | Q1   |     | 2.0  |     | Ω     |
|                     |                                       |                                                                               | Q2   |     | 2.0  |     |       |
| WITCHIN             | IG CHARACTERISTICS                    |                                                                               |      |     |      |     |       |
| td <sub>(ON)</sub>  | Turn-On Delay Time                    | Q1:                                                                           | Q1   |     | 9.5  |     | ns    |
|                     |                                       | $V_{DD}$ = 32 V, $I_{D}$ = 30.5 A, $V_{GS}$ = 4.5 V, $R_{GEN}$ = 2.5 $\Omega$ | Q2   |     | 9.5  |     | 1     |
| t <sub>r</sub>      | Rise Time                             | Q2:                                                                           | Q1   |     | 5.6  |     | ns    |
|                     |                                       | $V_{DD} = 32 \text{ V}, I_D = 30.5 \text{ A},$                                | Q2   |     | 5.6  |     | 1     |
| t <sub>D(OFF)</sub> | Turn-Off Delay Time                   | $V_{GS} = 4.5 \text{ V}, R_{GEN} = 2.5 \Omega$                                | Q1   |     | 1.7  |     | ns    |
|                     |                                       |                                                                               | Q2   |     | 1.7  |     | 1     |
| t <sub>f</sub>      | Fall Time                             |                                                                               | Q1   |     | 5.8  |     | ns    |
|                     |                                       |                                                                               | Q2   |     | 5.8  |     |       |
| $Q_g$               | Total Gate Charge                     | V <sub>GS</sub> = 0 V to 10 V                                                 | Q1   |     | 18   |     | nC    |
|                     |                                       |                                                                               | Q2   |     | 18   |     |       |
| Qg                  | Total Gate Charge                     | V <sub>GS</sub> = 0 V to 4.5 V                                                | Q1   |     | 8.6  |     | nC    |
|                     |                                       | 04.                                                                           | Q2   |     | 8.6  |     |       |
| Q <sub>gs</sub>     | Gate-to-Source Gate Charge            | Q1:<br>V <sub>DD</sub> = 32 V,                                                | Q1   |     | 3.1  |     | nC    |
|                     |                                       | I <sub>D</sub> = 30.5 A<br>Q2:                                                | Q2   |     | 3.1  |     |       |
| Q <sub>gd</sub>     | Gate-to-Drain "Miller" Charge         | $V_{DD} = 32 \text{ V},$                                                      | Q1   |     | 3.2  |     | nC    |
|                     |                                       | I <sub>D</sub> = 30.5 A                                                       | Q2   |     | 3.2  |     |       |
| RAIN-SC             | DURCE DIODE CHARACTERISTICS           |                                                                               |      |     |      |     |       |
| $V_{SD}$            | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 10 A (Note 2)                         | Q1   |     | 0.78 | 1.2 | V     |
|                     |                                       | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 10 A (Note 2)                         | Q2   |     | 0.78 | 1.2 | 1     |
| t <sub>rr</sub>     | Reverse Recovery Time                 | Q1:                                                                           | Q1   |     | 26   |     | ns    |
|                     |                                       | I <sub>F</sub> = 30.5 A, di/dt = 100 A/μs                                     | Q2   |     | 26   |     | 1     |
| Q <sub>rr</sub>     | Reverse Recovery Charge               | -Q2:<br>I <sub>F</sub> = 30.5 A, di/dt = 100 A/μs                             | Q1   |     | 9    |     | nC    |
|                     |                                       |                                                                               | Q2   |     | 9    |     | 1     |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
 R<sub>θJA</sub> is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 × 1.5 in. board of FR-4 material. R<sub>θCA</sub> is determined by the user's board design.



a) 70°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper.



b) 70°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper.



c) 135°C/W when mounted on a minimum pad of 2 oz copper.



d) 135°C/W when mounted on a minimum pad of 2 oz copper.

- 2. Pulse Test: Pulse Width < 300  $\mu s$ , Duty cycle < 2.0%.
- Q1: E<sub>AS</sub> of 67 mJ is based on starting T<sub>J</sub> = 25°C; N-ch: L = 1 mH, I<sub>AS</sub> = 11.6 A, V<sub>DD</sub> = 40 V, V<sub>GS</sub> = 10 V. 100% test at L = 1 mH, I<sub>AS</sub> = 11.6 A. Q2: E<sub>AS</sub> of 67 mJ is based on starting T<sub>J</sub> = 25°C; N-ch: L = 1 mH, I<sub>AS</sub> = 11.6 A, V<sub>DD</sub> = 40 V, V<sub>GS</sub> = 10 V. 100% test at L = 1 mH, I<sub>AS</sub> = 11.6 A.
   Computed continuous current limited to Max Junction Temperature only, actual continuous current will be limited by thermal
- & electro-mechanical application board design.

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

### **TYPICAL CHARACTERISTICS**



Figure 5. On–Resistance Variation with Temperature

T<sub>J</sub>, JUNCTION TEMPERATURE (°C)

Figure 6. Drain-to-Source Leakage Current vs. Voltage

V<sub>DS</sub>, DRAIN-TO-SOURCE VOLTAGE (V)

### **TYPICAL CHARACTERISTICS**



Figure 7. Capacitance Variation



Figure 8. Gate-to-Source vs. Total Charge



Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current



Figure 11. Unclamped Inductive Switching Capability



Figure 12. Forward Bias Safe Operating Area

# **TYPICAL CHARACTERISTICS**



Figure 13. Transient Thermal Impedance





### WQFN12 3.3X3.3, 0.65P CASE 510CJ **ISSUE A**

**DATE 08 AUG 2022** 



FRONT VIEW

### NOTES:

SEE

**DETAIL A** 

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- CONTROLLING DIMENSION: MILLIMETERS
- COPLANARITY APPLIES TO THE EXPOSED
- 4. SEATING PLANE IS DEFINED BY THE TERMINALS. "A1" IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.
- 5. IT IS RECOMMENDED TO HAVE NO TRACES OR VIAS WITHIN THE KEEP OUT AREA.







MILLIMETERS DIM MIN NOM MAX 0.70 0.75 0.80 Α 0.00 A1 0.05 АЗ 0.20 REF 0.27 0.32 0.37 b D 3.30 3.40 3.20 D2 1.34 1.44 1.54 D3 0.10 0.20 0.30 Ε 3.20 3.30 3.40 1.09 1.29 F2 1.19 E3 0.20 0.30 0.40 е 0.65 BSC 0.325 BSC e/2 1.24 BSC е1 k 0.33 REF k1 0.43 REF 0.44 0.54 L 0.64 L1 0.19 0.29 0.39 L3 0.15 0.25 0.35



# **GENERIC MARKING DIAGRAM\***



XXXX = Specific Device Code = Assembly Location = Year

WW = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "", may or may not be present. Some products may not follow the Generic Marking.

| LAND PATTERN                       |
|------------------------------------|
| RECOMMENDATION                     |
| *FOR ADDITIONAL INFORMATION ON OUF |
| PB-FREE STRATEGY AND SOLDERING     |
| DETAILS, PLEASE DOWNLOAD THE ON    |
| SEMICONDUCTOR SOLDERING AND        |
| MOUNTING TECHNIQUES REFERENCE      |
| MANUAL, SOLDERRM/D.                |
|                                    |

| DOCUMENT NUMBER: | 98AON13806G           | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:     | WQFN12 3.3X3.3, 0.65P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales