

# **844244I-04**

**DATA SHEET**

# **General Description**

The 844244I-04 is a Serial ATA (SATA)/Serial Attached SCSI (SAS) Clock Generator. For SATA/SAS applications, a 25MHz crystal is used to produce 150MHz. The 844244I-04 has excellent <1ps phase jitter performance, over the 12kHz - 20MHz integration range. The 844244I-04-04 is packaged in a small 16-pin TSSOP, making it ideal for use in systems with limited board space.

## **Features**

- **•** Four differential LVDS output pairs
- **•** Crystal oscillator interface, 18pF parallel resonant crystal (20.833MHz – 28.3MHz)
- **•** Output frequency range: 125MHz 170MHz
- **•** VCO range: 500MHz 680MHz
- **•** RMS phase jitter at 150MHz, using a 25MHz crystal (12kHz – 20MHz): 0.9ps (typical) @ 3.3V
- **•** Full 3.3V or 2.5V output supply modes
- **•** -40°C to 85°C ambient operating temperature
- **•** Available in lead-free (RoHS 6) package

## **Block Diagram**



## **Pin Assignment**



#### **844244I-04 16 Lead TSSOP 4.4mm x 5.0mm package body**



# **Table 1. Pin Descriptions**



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



# **DC Electrical Characteristics**

#### **Table 2A. Power Supply DC Characteristics,**  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to 85°C





## **Table 2B. Power Supply DC Characteristics,**  $V_{DD} = 2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to 85°C

# **Table 2C. LVCMOS/LVTTL DC Characteristics,**  $V_{DD} = 3.3V \pm 5\%$  or 2.5V  $\pm 5\%$ ,  $T_A = -40^{\circ}$ C to 85°C



## **Table 2D. LVDS DC Characteristics,**  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to 85°C



#### **Table 2E. LVDS DC Characteristics,**  $V_{DD} = 2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to 85°C



#### **Table 3. Crystal Characteristics**



# **AC Electrical Characteristics**





NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized using a 25MHz crystal,  $f_{\text{OUT}} \otimes 150$ MHz.

NOTE 1: Refer to Phase Noise Plots.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points.

#### **Table 4B. AC Characteristics,**  $V_{DD} = 2.5V \pm 5\%$ ,  $T_A = -40\degree$ C to 85°



NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized using a 25MHz crystal,  $f_{\text{OUT}}$  @ 150MHz.

NOTE 1: Refer to Phase Noise Plots.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points.

# **Typical Phase Noise at 150MHz (3.3V)**



# **Typical Phase Noise at 150MHz (2.5V)**



# **Parameter Measurement Information**



**3.3V LVDS Output Load AC Test Circuit**



**Output Skew**



**Output Duty Cycle/Pulse Width/Period**



**2.5V LVDS Output Load AC Test Circuit**



**Output Rise/Fall Time**



**RMS Phase Jitter**

# **Parameter Measurement Information, continued**





**Offset Voltage Setup Differential Output Voltage Setup**

# **Application Information**

## **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 844244I-04 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$  and  $V_{DDA}$  should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic  $V_{DD}$  pin and also shows that  $V_{DDA}$  requires that an additional  $10\Omega$  resistor along with a 10 $\mu$ F bypass capacitor be connected to the  $V_{DDA}$  pin.



**Figure 1. Power Supply Filtering**

## **Crystal Input Interface**

The 844244I-04 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in Figure 2 below were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts.



**Figure 2. Crystal Input Interface**

## **Overdriving the XTAL Interface**

The XTAL\_IN input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XTAL\_OUT pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/ns. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. Figure 3A shows an example of the interface diagram for a high speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This

can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be 100 $\Omega$ . This can also be accomplished by removing R1 and changing R2 to 50 $\Omega$ . The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver. Figure 3B shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a quartz crystal as the input.



**Figure 3A. General Diagram for LVCMOS Driver to XTAL Input Interface**



**Figure 3B. General Diagram for LVPECL Driver to XTAL Input Interface**

#### **Recommendations for Unused Output Pins**

#### **Outputs:**

#### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with 100 $\Omega$  across. If they are left floating, we recommend that there is no trace attached.

#### **LVDS Driver Termination**

For a general LVDS interface, the recommended value for the termination impedance (Z<sub>T</sub>) is between 90 $\Omega$  and 132 $\Omega$ . The actual value should be selected to match the differential impedance  $(Z_0)$  of your transmission line. A typical point-to-point LVDS design uses a 100 $\Omega$  parallel resistor at the receiver and a 100 $\Omega$  differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard termination schematic as shown in Figure 4A can be used

with either type of output structure. Figure 4B, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact IDT and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output.



**Figure 4A. Standard LVDS Termination**



#### **Figure 4B. Optional LVDS Termination**

## **Application Schematic Example**

Figure 5 shows an example of 844244I-04 application schematic. In this example, the device is operated at  $V_{DD} = 3.3V$ . The decoupling capacitor should be located as close as possible to the power pin. The 18pF parallel resonant 25MHz crystal is used. The C1 = 27pF

and C2 = 27pF are recommended for frequency accuracy. For different board layouts, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy. For the LVDS output drivers, place a  $100\Omega$  resistor as close to the receiver as possible.



**Figure 5. 844244I-04 Application Schematic**

## **Power Considerations**

This section provides information on power dissipation and junction temperature for the 844244I-04. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the 844244I-04 is the sum of the core power plus the analog power plus the power dissipation in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipation in the load.

 $Power (core)_{MAX} = V_{DD\_MAX} * (I_{DD\_MAX} + I_{DDA\_MAX}) = 3.465V * (121mA + 10mA) = 453.9mW$ 

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

 $Ti =$  Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is 88°C/W per Table 5 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}$ C + 0.4539W  $*$  88 $^{\circ}$ C/W = 124.9 $^{\circ}$ C. This is below the limit of 125 $^{\circ}$ C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 5. Thermal Resistance  $\theta_{JA}$  for 16 Lead TSSOP, Forced Convection





# **Reliability Information**

Table 6.  $\theta_{JA}$  vs. Air Flow Table for a 16 Lead TSSOP



#### **Transistor Count**

The transistor count for 844244I-04 is: 1990

# **Package Outline and Package Dimensions**

Package Outline - G Suffix for 8 Lead TSSOP Table 7. Package Dimensions





Reference Document: JEDEC Publication 95, MO-153

# **Ordering Information**

## **Table 8. Ordering Information**





# **Revision History Sheet**





#### **Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, CA 95138 USA

**Sales** 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com

#### **Tech Support** email: clocks@idt.com

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the inform document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably<br>expected

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications, such as<br>those circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Product specification subject to change without notice. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.