



## 2.8V<sub>IN</sub> to 40V<sub>IN</sub> Isolated µModule DC/DC Converter with LDO Post Regulator

#### **FEATURES**

- 2kVAC Isolated µModule Converter
- UL60950 Recognized File E464570 c Wus
- Wide Input Voltage Range: 2.8V to 40V
- V<sub>OUT1</sub> Output:
  - Up to 450mA (V<sub>IN</sub> = 24V, V<sub>OUT1</sub> = 5V)
  - 2.5V to 18V Output Range
- V<sub>OUT2</sub> Low Noise Linear Post Regulator:
  - Up to 300mA
  - 1.2V to 18V Output Range
- Current Mode Control
- User Configurable Undervoltage Lockout
- Low Profile (9mm × 11.25mm × 4.92mm) BGA Package

#### **APPLICATIONS**

- Industrial Sensors
- Industrial Switches
- Ground Loop Mitigation

#### DESCRIPTION

The LTM®8068 is a 2kVAC isolated flyback μModule® (power module) DC/DC converter with LDO post regulator. Included in the package are the switching controller, power switches, transformer, LDO, and all support components. Operating over an input voltage range of 2.8V to 40V, the LTM8068 supports an output voltage range of 2.5V to 18V, set by a single resistor. There is also a linear post regulator whose output voltage is adjustable from 1.2V to 18V as set by a single resistor. Only output and input capacitors are needed to finish the design.

The LTM8068 is packaged in a thermally enhanced, compact (9mm  $\times$  11.25mm  $\times$  4.92mm) overmolded ball grid array (BGA) package suitable for automated assembly by standard surface mount equipment. The LTM8068 is available with SnPb or RoHS compliant terminal finish.

**Δ7**, LT, LTC, LTM, Linear Technology, the Linear logo and μModule are registered trademarks of Analog Devices, Inc. All other trademarks are the property of their respective owners.

#### TYPICAL APPLICATION

#### 2kVAC Isolated Low Noise µModule Regulator





#### **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

| V <sub>IN</sub> , RUN                           | 42V      |
|-------------------------------------------------|----------|
| V <sub>OUT1</sub> Relative to V <sub>OUTN</sub> |          |
| V <sub>IN</sub> + V <sub>OUT1</sub> (Note 2)    |          |
| V <sub>OUT2</sub> Relative to V <sub>OUTN</sub> | +20V     |
| FB2 Relative to V <sub>OUTN</sub>               | +7V      |
| GND to V <sub>OUTN</sub> Isolation (Note 3)     | 2kVAC    |
| Maximum Internal Temperature (Note 4)           | 125°C    |
| Maximum Peak Body Reflow Temperature            | 245°C    |
| Storage Temperature55°C                         | to 125°C |

#### PIN CONFIGURATION



 $T_{JMAX} = 125^{\circ}\text{C}, \theta_{JA} = 18.2^{\circ}\text{C/W}, \theta_{JCbottom} = 4.8^{\circ}\text{C/W}, \theta_{JClop} = 18.1^{\circ}\text{C/W}, \theta_{JB} = 4.8^{\circ}\text{C/W}$  WEIGHT = 1.1g,  $\theta$  VALUES DETERMINED PER JEDEC 51-9, 51-12

#### ORDER INFORMATION http://www.linear.com/product/LTM8068#orderinfo

|               |                    | PART MARKING* |             | PACKAGE | MSL    | TEMPERATURE RANGE |
|---------------|--------------------|---------------|-------------|---------|--------|-------------------|
| PART NUMBER   | PAD OR BALL FINISH | DEVICE        | FINISH CODE | TYPE    | RATING | (Note 4)          |
| LTM8068EY#PBF | SAC305 (RoHS)      | LTM8068Y      | e1          | BGA     | 3      | -40°C to 125°C    |
| LTM8068IY#PBF | SAC305 (RoHS)      | LTM8068Y      | e1          | BGA     | 3      | -40°C to 125°C    |
| LTM8068IY     | SnPb (63/37)       | LTM8068Y      | e0          | BGA     | 3      | -40°C to 125°C    |

Consult Marketing for parts specified with wider operating temperature ranges. \*Device temperature grade is indicated by a label on the shipping container. Pad or ball finish code is per IPC/JEDEC J-STD-609.

• Terminal Finish Part Marking: www.linear.com/leadfree

- · Recommended LGA and BGA PCB Assembly and Manufacturing Procedures: www.linear.com/umodule/pcbassembly
- LGA and BGA Package and Tray Drawings: www.linear.com/packaging

## **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full internal operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ , RUN = 2V (Note 4).

| PARAMETER                                         | CONDITIONS                                                                                                                              |   | MIN  | TYP            | MAX                  | UNITS             |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---|------|----------------|----------------------|-------------------|
| Minimum Input DC Voltage                          | RUN = 2V                                                                                                                                | • |      |                | 2.8                  | V                 |
| V <sub>OUT1</sub> DC Voltage                      | R <sub>FB1</sub> = 15.4k<br>R <sub>FB1</sub> = 8.25k<br>R <sub>FB1</sub> = 2.37k                                                        | • | 4.75 | 2.5<br>5<br>18 | 5.25                 | V<br>V<br>V       |
| V <sub>IN</sub> Quiescent Current                 | V <sub>RUN</sub> = 0V<br>Not Switching                                                                                                  |   |      | 7              | 3                    | μA<br>mA          |
| V <sub>OUT1</sub> Line Regulation                 | $3V \le V_{IN} \le 40V$ , $I_{OUT} = 0.1A$ , $RUN = 2V$                                                                                 |   |      | 1              |                      | %                 |
| V <sub>OUT1</sub> Load Regulation                 | $0.05A \le I_{OUT} \le 0.3A$ , RUN = 2V                                                                                                 |   |      | 1              |                      | %                 |
| V <sub>OUT1</sub> Ripple (RMS)                    | I <sub>OUT</sub> = 0.1A, 1MHz BW                                                                                                        |   |      | 30             |                      | mV                |
| Isolation Voltage                                 | (Note 3)                                                                                                                                |   |      | 2              |                      | kV                |
| Input Short-Circuit Current                       | V <sub>OUT1</sub> Shorted                                                                                                               |   |      | 80             |                      | mA                |
| RUN Pin Input Threshold                           | RUN Pin Falling                                                                                                                         |   | 1.18 | 1.214          | 1.25                 | V                 |
| RUN Pin Current                                   | V <sub>RUN</sub> = 1V<br>V <sub>RUN</sub> = 1.3V                                                                                        |   |      | 2.5            | 0.1                  | μA<br>μA          |
| LDO (V <sub>OUT2</sub> ) Minimum Input DC Voltage | (Note 5)                                                                                                                                |   |      | 1.5            | 2.3                  | V                 |
| V <sub>OUT2</sub> Voltage Range                   | V <sub>OUT1</sub> = 16V, R <sub>FB2</sub> Open, No Load (Note 5)<br>V <sub>OUT1</sub> = 16V, R <sub>FB2</sub> = 41.2k, No Load (Note 5) |   |      | 1.22<br>17.7   |                      | V                 |
| FB2 Pin Voltage                                   | V <sub>OUT1</sub> = 2V, I <sub>OUT2</sub> = 1mA (Note 5)<br>V <sub>OUT1</sub> = 2V, I <sub>OUT2</sub> = 1mA (Note 5)                    | • | 1.19 | 1.22           | 1.25                 | V                 |
| V <sub>OUT2</sub> Line Regulation                 | 2V < V <sub>OUT1</sub> < 16V, I <sub>OUT2</sub> = 1mA (Note 5)                                                                          |   |      | 1              | 5                    | mV                |
| V <sub>OUT2</sub> Load Regulation                 | $V_{OUT1} = 5V$ , $10mA \le I_{OUT2} \le 300mA$ (Note 5)                                                                                |   |      | 2              | 10                   | mV                |
| LDO Dropout Voltage                               | I <sub>OUT2</sub> = 10mA (Note 5)<br>I <sub>OUT2</sub> = 100mA (Note 5)<br>I <sub>OUT2</sub> = 300mA (Note 5)                           |   |      |                | 0.25<br>0.34<br>0.43 | V<br>V<br>V       |
| V <sub>OUT2</sub> Ripple (RMS)                    | $C_{BYP} = 0.01 \mu F$ , $I_{OUT2} = 300 mA$ , BW = 100Hz to 100kHz (Note 5)                                                            |   |      | 20             |                      | μV <sub>RMS</sub> |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: V<sub>IN</sub> + V<sub>OUT1</sub> is defined as the sum of:

 $(V_{IN} - GND) + (V_{OUT1} - V_{OUTN})$ 

**Note 3:** The LTM8068 isolation test voltage of either 2kVAC or its equivalent of 2.83kVDC is applied for one second.

**Note 4:** The LTM8068E is guaranteed to meet performance specifications from 0°C to 125°C. Specifications over the –40°C to 125°C internal temperature range are assured by design, characterization and correlation with statistical process controls. LTM8068I is guaranteed to meet specifications over the full –40°C to 125°C internal operating temperature range. Note that the maximum internal temperature is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors.

**Note 5:**  $V_{RUN} = 0V$  (Flyback not running), but the  $V_{OUT2}$  post regulator is powered by applying a voltage to  $V_{OUT1}$ .

## TYPICAL PERFORMANCE CHARACTERISTICS Unless otherwise noted, operating conditions are as in Table 1 ( $T_A = 25 \,^{\circ}\text{C}$ ).



## **TYPICAL PERFORMANCE CHARACTERISTICS** Unless otherwise noted, operating conditions are as in Table 1 ( $T_A = 25^{\circ}C$ ).



















## TYPICAL PERFORMANCE CHARACTERISTICS Unless otherwise noted, operating conditions are as in Table 1 ( $T_A = 25 \,^{\circ}$ C).



## **TYPICAL PERFORMANCE CHARACTERISTICS** Unless otherwise noted, operating conditions are as in Table 1 ( $T_A = 25$ °C).











#### PIN FUNCTIONS

 $V_{OUT1}$  (Bank 1):  $V_{OUT1}$  and  $V_{OUTN}$  comprise the isolated output of the LTM8068 flyback stage. Apply an external capacitor between  $V_{OUT1}$  and  $V_{OUTN}$ . Do not allow  $V_{OUTN}$  to exceed  $V_{OUT1}$ .

 $V_{OUTN}$  (Bank 2):  $V_{OUTN}$  is the return for both  $V_{OUT1}$  and  $V_{OUT2}$ .  $V_{OUT1}$  and  $V_{OUTN}$  comprise the isolated output of the LTM8068. In most applications, the bulk of the heat flow out of the LTM8068 is through the GND and  $V_{OUTN}$  pads, so the printed circuit design has a large impact on the thermal performance of the part. See the PCB Layout and Thermal Considerations sections for more details. Apply an external capacitor between  $V_{OUT1}$  and  $V_{OUTN}$ .

 $V_{OUT2}$  (Bank 3): The output of the secondary side linear post regulator. Apply the load and output capacitor between  $V_{OUT2}$  and  $V_{OUTN}$ . See the Applications Information section for more information on output capacitance and reverse output characteristics.

**GND (Bank 4):** This is the local ground of the LTM8068 primary. In most applications, the bulk of the heat flow out of the LTM8068 is through the GND and  $V_{OUTN}$  pads, so the printed circuit design has a large impact on the thermal performance of the part. See the PCB Layout and Thermal Considerations sections for more details.

 $V_{IN}$  (Bank 5):  $V_{IN}$  supplies current to the LTM8068's internal regulator and to the integrated power switch. These pins must be locally bypassed with an external, low ESR capacitor.

**FB2** (**Pin A2**): This is the input to the error amplifier of the secondary side LDO post regulator. This pin is internally clamped to  $\pm 7V$ . The FB2 pin voltage is 1.22V referenced to  $V_{OUTN}$  and the output voltage range is 1.22V to 12V. Apply a resistor from this pin to  $V_{OUTN}$ , using the equation  $R_{FB2} = 608.78/(V_{OUT2} - 1.22)k\Omega$ . If the post regulator is not used, leave this pin floating.

BYP (Pin B2): The BYP pin is used to bypass the reference of the LDO to achieve low noise performance from the linear post regulator. The BYP pin is clamped internally to  $\pm 0.6 \text{V}$  relative to  $\text{V}_{\text{OUTN}}$ . A small capacitor from  $\text{V}_{\text{OUT2}}$  to this pin will bypass the reference to lower the output voltage noise. A maximum value of  $0.01 \mu\text{F}$  can be used for reducing output voltage noise to a typical  $20 \mu\text{V}_{\text{RMS}}$  over a 100 Hz to 100 kHz bandwidth. If not used, this pin must be left unconnected.

**RUN (Pin F3):** A resistive divider connected to  $V_{IN}$  and this pin programs the minimum voltage at which the LTM8068 will operate. Below 1.24V, the LTM8068 does not deliver power to the secondary. When RUN is less than 1.24V, the pin draws 2.5 $\mu$ A, allowing for a programmable hysteresis. Do not allow a negative voltage (relative to GND) on this pin.

**FB1 (Pin G7):** Apply a resistor from this pin to GND to set the output voltage  $V_{OUT1}$  relative to  $V_{OUTN}$ , using the recommended value given in Table 1. If Table 1 does not list the desired  $V_{OUT1}$  value, the equation

$$R_{FB1}\!=\!37.415\!\left(V_{0UT1}^{\phantom{0}-0.955}\right)\!k\Omega$$

may be used to approximate the value. To the seasoned designer, this exponential equation may seem unusual. The equation is exponential due to nonlinear current sources that are used to temperature compensate the regulation. Do not drive this pin.

#### **BLOCK DIAGRAM**



#### **OPERATION**

The LTM8068 is a stand-alone isolated flyback switching DC/DC power supply that can deliver up to 450mA of output current at  $5V_{OUT1}$ ,  $24V_{IN}$ . This module provides a regulated output voltage programmable via one external resistor from 2.5V to 18V. It is also equipped with a high performance linear post regulator. The input voltage range of the LTM8068 is 2.8V to 40V. Given that the LTM8068 is a flyback converter, the output current depends upon the input and output voltages, so make sure that the input voltage is high enough to support the desired output voltage and load current. The Typical Performance Characteristics section gives several graphs of the maximum load versus  $V_{IN}$  for several output voltages.

A simplified block diagram is given. The LTM8068 contains a current mode controller, power switching element, power transformer, power Schottky diode, a modest amount of input and output capacitance, and a high performance linear post regulator.

The LTM8068 has a galvanic primary to secondary isolation rating of 2kVAC. For details please refer to the Isolation, Working Voltage and Safely Compliance section. The LTM8068 is a UL 60950 recognized component.

The RUN pin is used to turn on or off the LTM8068, disconnecting the output and reducing the input current to  $1\mu A$  or less.

The LTM8068 is a variable frequency device. For a given input and output voltage, the frequency decreases as the load increases. For light loads, the current through the internal transformer may be discontinuous.

The post regulator is a high performance 300mA low dropout regulator with micropower quiescent current and shutdown. The device is capable of supplying 300mA at a dropout voltage of 430mV. Output voltage noise can be lowered to  $20\mu V_{RMS}$  over a 100Hz to 100kHz bandwidth with the addition of a  $0.01\mu F$  reference bypass capacitor. Additionally, this reference bypass capacitor will improve transient response of the regulator, lowering the settling time for transient load conditions. The linear regulator is protected against both reverse input and reverse output voltages.

For most applications, the design process is straight forward, summarized as follows:

- 1. Look at Table 1a (or Table 1b, if the post linear regulator is used) and find the row that has the desired input range and output voltage.
- 2. Apply the recommended  $C_{IN}$ ,  $C_{OUT1}$ ,  $C_{OUT2}$ ,  $R_{FB1}$  and  $R_{FB2}$  as required.

While these component combinations have been tested for proper operation, it is incumbent upon the user to verify proper operation over the intended system's line, load and environmental conditions. Bear in mind that the maximum output current may be limited by junction temperature, the relationship between the input and output voltage magnitude and polarity and other factors. Please refer to the graphs in the Typical Performance Characteristics section for guidance.

#### **Capacitor Selection Considerations**

The  $C_{IN}$ ,  $C_{OUT1}$  and  $C_{OUT2}$  capacitor values in Table 1 are the minimum recommended values for the associated operating conditions. Applying capacitor values below those indicated in Table 1 is not recommended, and may

result in undesirable operation. Using larger values is generally acceptable, and can yield improved dynamic response, if it is necessary. Again, it is incumbent upon the user to verify proper operation over the intended system's line, load and environmental conditions.

Ceramic capacitors are small, robust and have very low ESR. However, not all ceramic capacitors are suitable. X5R and X7R types are stable over temperature and applied voltage and give dependable service. Other types, including Y5V and Z5U have very large temperature and voltage coefficients of capacitance. In an application circuit they may have only a small fraction of their nominal capacitance resulting in much higher output voltage ripple than expected.

A final precaution regarding ceramic capacitors concerns the maximum input voltage rating of the LTM8068. A ceramic input capacitor combined with trace or cable inductance forms a high-Q (underdamped) tank circuit. If the LTM8068 circuit is plugged into a live supply, the input voltage can ring to much higher than its nominal value, possibly exceeding the device's rating. This situation is easily avoided; see the Hot-Plugging Safely section.

LTM8068 Table 1a. Recommended Component Values and Configuration for Specific  $V_{OUT1}$  Voltages ( $T_A = 25^{\circ}$ C)

| V <sub>IN</sub> | V <sub>OUT1</sub> | C <sub>IN</sub>  | C <sub>OUT1</sub> | R <sub>FB1</sub> |
|-----------------|-------------------|------------------|-------------------|------------------|
| 2.8V to 40V     | 2.5V              | 2.2μF, 50V, 1206 | 100μF, 6.3V, 1210 | 15.4k            |
| 2.8V to 40V     | 3.3V              | 2.2μF, 50V, 1206 | 47μF, 6.3V, 1210  | 11.8k            |
| 2.8V to 40V     | 5V                | 2.2μF, 50V, 1206 | 22μF, 16V, 1210   | 8.25k            |
| 2.8V to 37V     | 8V                | 2.2μF, 50V, 1206 | 22μF, 16V, 1210   | 5.23k            |
| 2.8V to 33V     | 12V               | 4.7μF, 50V, 1206 | 10μF, 50V, 1210   | 3.48k            |
| 2.8V to 30V     | 15V               | 4.7μF, 50V, 1206 | 4.7μF, 25V, 1210  | 2.8k             |
| 2.8V to 27V     | 18V               | 4.7μF, 50V, 1206 | 4.7μF, 25V, 1210  | 2.37k            |

Note: An input bulk capacitor is required.

LTM8068 Table 1b. Recommended Component Values and Configuration for Specific  $V_{OUT2}$  Voltages ( $T_A = 25^{\circ}C$ )

| V <sub>IN</sub> | V <sub>OUT1</sub> | V <sub>OUT2</sub> | C <sub>IN</sub>  | C <sub>OUT1</sub> | C <sub>OUT2</sub> | R <sub>FB1</sub> | R <sub>FB2</sub> |
|-----------------|-------------------|-------------------|------------------|-------------------|-------------------|------------------|------------------|
| 2.8V to 40V     | 1.7V              | 1.2V              | 2.2µF, 50V, 1206 | 100μF, 6.3V, 1210 | 10μF, 6.3V, 1206  | 20.5k            | open             |
| 2.8V to 40V     | 2V                | 1.5V              | 2.2μF, 50V, 1206 | 100μF, 6.3V, 1210 | 10μF, 6.3V, 1206  | 18.2k            | 2.32M            |
| 2.8V to 40V     | 2.4V              | 1.8V              | 2.2μF, 50V, 1206 | 100μF, 6.3V, 1210 | 10μF, 6.3V, 1206  | 15.8k            | 1.07M            |
| 2.8V to 40V     | 3.1V              | 2.5V              | 2.2μF, 50V, 1206 | 100μF, 6.3V, 1210 | 10μF, 6.3V, 1206  | 12.7k            | 487k             |
| 2.8V to 40V     | 3.9V              | 3.3V              | 2.2μF, 50V, 1206 | 47μF, 6.3V, 1210  | 10μF, 6.3V, 1206  | 10.5k            | 294k             |
| 2.8V to 38V     | 5.6V              | 5V                | 2.2μF, 50V, 1206 | 22μF, 16V, 1210   | 10μF, 6.3V, 1206  | 7.32k            | 162k             |
| 2.8V to 36V     | 8.6V              | 8V                | 2.2μF, 50V, 1206 | 22μF, 16V, 1210   | 10μF, 10V, 1206   | 4.89k            | 88.7k            |
| 2.8V to 32V     | 12.7V             | 12V               | 4.7μF, 50V, 1206 | 10μF, 50V, 1210   | 22μF, 16V, 1206   | 3.32k            | 56.2k            |
| 2.8V to 29V     | 15.8V             | 15V               | 4.7μF, 50V, 1206 | 4.7μF, 25V, 1210  | 22μF, 16V, 1206   | 2.67k            | 44.2k            |
| 2.8V to 26V     | 18.8V             | 18V               | 4.7μF, 50V, 1206 | 4.7μF, 25V, 1210  | 22μF, 25V, 1206   | 2.26k            | 36.5k            |

Note: An input bulk capacitor is required.

#### Isolation, Working Voltage and Safety Compliance

The LTM8068 isolation is 100% hi-pot tested by tying all of the primary pins together, all of the secondary pins together and subjecting the two resultant circuits to a high voltage differential for one second. This establishes the isolation voltage rating of the LTM8068 component.

The isolation rating of the LTM8068 is not the same as the working or operational voltage that the application will experience. This is subject to the application's power source, operating conditions, the industry where the end product is used and other factors that dictate design requirements such as the gap between copper planes, traces and component pins on the printed circuit board, as well as the type of connector that may be used. To maximize the allowable working voltage, the LTM8068 has two columns of solder balls removed to facilitate the printed circuit board design. The ball to ball pitch is 1.27mm, and the typical ball diameter is 0.78mm. Accounting for the missing columns and the ball diameter, the printed circuit board may be designed for a metal-to-metal separation of up to 3.03mm. This may have to be reduced somewhat to allow for tolerances in solder mask or other printed circuit board design rules. For those situations where information about the spacing of LTM8068 internal circuitry is required, the minimum metal to metal separation of the primary and secondary is 0.75mm.

To reiterate, the manufacturer's isolation voltage rating and the required working or operational voltage are often

different numbers. In the case of the LTM8068, the isolation voltage rating is established by 100% hi-pot testing. The working or operational voltage is a function of the end product and its system level specifications. The actual required operational voltage is often smaller than the manufacturer's isolation rating.

The LTM8068 is a UL recognized component under UL 60950, file number E464570. The UL 60950 insulation category of the LTM8068 transformer is Functional. Considering UL 60950 Table 2N and the gap distances stated above, 3.03mm external and 0.75mm internal, the LTM8068 may be operated with up to 250V working voltage in a pollution degree 2 environment. The actual working voltage, insulation category, pollution degree and other critical parameters for the specific end application depend upon the actual environmental, application and safety compliance requirements. It is therefore up to the user to perform a safety and compliance review to ensure that the LTM8068 is suitable for the intended application.

#### V<sub>OUT2</sub> Post Regulator

 $V_{OUT2}$  is produced by a high performance low dropout 300mA regulator. At full load, its dropout is less than 430mV. Its output is set by applying a resistor from the  $R_{FB2}$  pin to GND; the value of  $R_{FB2}$  can be calculated by the equation:

$$R_{FB2} = \frac{608.78}{V_{OUT2} - 1.22} k\Omega$$

### V<sub>OUT2</sub> Post Regulator Bypass Capacitance and Low Noise Performance

The  $V_{OUT2}$  linear regulator may be used with the addition of a  $0.01\mu F$  bypass capacitor from  $V_{OUT}$  to the BYP pin to lower output voltage noise. A good quality low leakage capacitor, such as a X5R or X7R ceramic, is recommended. This capacitor will bypass the reference of the regulator, lowering the output voltage noise to as low as  $20\mu V_{RMS}$ . Using a bypass capacitor has the added benefit of improving transient response.

#### **Safety Rated Capacitors**

Some applications require safety rated capacitors, which are high voltage capacitors that are specifically designed and rated for AC operation and high voltage surges. These capacitors are often certified to safety standards such as UL 60950, IEC 60950 and others. In the case of the LTM8068, a common application of a safety rated capacitor would be to connect it from GND to  $V_{OUTN}$ . To provide maximum flexibility, the LTM8068 does not include any components between GND and  $V_{OUTN}$ . Any safety capacitors must be added externally.

The specific capacitor and circuit configuration for any application depends upon the safety requirements of the system into which the LTM8068 is being designed. Table 2 provides a list of possible capacitors and their manufacturers. The application of a capacitor from GND to  $V_{OUTN}$  may also reduce the high frequency output noise on the output.

**Table 2. Safety Rated Capacitors** 

| MANUFACTURER            | PART NUMBER           | DESCRIPTION                                                        |
|-------------------------|-----------------------|--------------------------------------------------------------------|
| Murata<br>Electronics   | GA343DR7GD472KW01L    | 4700pF, 250V AC, X7R, $4.5\text{mm} \times 3.2\text{mm}$ Capacitor |
| Johanson<br>Dielectrics | 302R29W471KV3E-***-SC | 470pF, 250V AC, X7R,<br>4.5mm × 2mm<br>Capacitor                   |
| Syfer Technology        | 1808JA250102JCTSP     | 100pF, 250V AC, COG,<br>1808 Capacitor                             |

#### **PCB** Layout

Most of the headaches associated with PCB layout have been alleviated or even eliminated by the high level of integration of the LTM8068. The LTM8068 is nevertheless a switching power supply, and care must be taken to minimize electrical noise to ensure proper operation. Even with the high level of integration, you may fail to achieve specified operation with a haphazard or poor layout. See Figure 1 for a suggested layout. Ensure that the grounding and heat sinking are acceptable.

A few rules to keep in mind are:

- 1. Place the R<sub>FB1</sub> and R<sub>FB2</sub> resistors as close as possible to their respective pins.
- 2. Place the  $C_{\rm IN}$  capacitor as close as possible to the  $V_{\rm IN}$  and GND connections of the LTM8068.
- 3. Place the  $C_{OUT1}$  capacitor as close as possible to  $V_{OUT1}$  and  $V_{OUTN}$ . Likewise, place the  $C_{OUT2}$  capacitor as close as possible to  $V_{OUT2}$  and  $V_{OUTN}$ .
- Place the C<sub>IN</sub> and C<sub>OUT</sub> capacitors such that their ground current flow directly adjacent or underneath the LTM8068.



Figure 1. Layout Showing Suggested External Components, Planes and Thermal Vias

- 5. Connect all of the GND connections to as large a copper pour or plane area as possible on the top layer. Avoid breaking the ground connection between the external components and the LTM8068.
- 6. Use vias to connect the GND copper area to the board's internal ground planes. Liberally distribute these GND vias to provide both a good ground connection and thermal path to the internal planes of the printed circuit board. Pay attention to the location and density of the thermal vias in Figure 1. The LTM8068 can benefit from the heat sinking afforded by vias that connect to internal GND planes at these locations, due to their proximity to internal power handling components. The optimum number of thermal vias depends upon the printed circuit board design. For example, a board might use very small via holes. It should employ more thermal vias than a board that uses larger holes.

#### Minimum Load

Due to the nature of the flyback regulator in general, and the LTM8068 control scheme specifically, the LTM8068 requires a minimum load for proper operation. Otherwise, the output may go out of regulation if the load is too light. The most common way to address this is to place a resistor across the output. The Minimum Load Current vs  $V_{OUT}$  Over Full Output Voltage Range graph in the Typical Performance Characteristics section of may be used as a guide in selecting the resistor. Note that this graph describes room temperature operation. If the end application operates at a colder temperature, the minimum load requirement may be higher and the minimum load condition must be characterized for the lowest operating temperature.

If it is impractical to place a resistive load permanently across the output, a resistor and Zener diode may be used instead, as shown in Figure 2. While the minimum load resistor mentioned in the prior paragraph will always draw current while the LTM8068 output is powered, the series resistor-Zener diode combination will only draw current if the output is too high. When using this circuit, take care to ensure that the characteristics of the Zener diode are appropriate for the intended application's temperature range.



Figure 2: Use a Resistor and Zener Diode to Meet the Minimum Load Requirement

#### **Hot-Plugging Safely**

The small size, robustness and low impedance of ceramic capacitors make them an attractive option for the input bypass capacitor of the LTM8068. However, these capacitors can cause problems if the LTM8068 is plugged into a live supply (see Linear Technology Application Note 88 for a complete discussion). The low loss ceramic capacitor combined with stray inductance in series with the power source forms an underdamped tank circuit, and the voltage at the V<sub>IN</sub> pin of the LTM8068 can ring to more than twice the nominal input voltage, possibly exceeding the LTM8068's rating and damaging the part. If the input supply is poorly controlled or the user will be plugging the LTM8068 into an energized supply, the input network should be designed to prevent this overshoot. This can be accomplished by installing a small resistor in series to V<sub>IN</sub>. but the most popular method of controlling input voltage overshoot is adding an electrolytic bulk capacitor to the V<sub>IN</sub> net. This capacitor's relatively high equivalent series resistance damps the circuit and eliminates the voltage overshoot. The extra capacitor improves low frequency ripple filtering and can slightly improve the efficiency of the circuit, though it can be a large component in the circuit.

#### **Thermal Considerations**

The LTM8068 output current may need to be derated if it is required to operate in a high ambient temperature. The amount of current derating is dependent upon the input voltage, output power and ambient temperature. The temperature rise curves given in the Typical Performance Characteristics section can be used as a guide. These curves were generated by the LTM8068 mounted to a 58cm<sup>2</sup> 4-layer FR4 printed circuit board. Boards of other sizes and layer count can exhibit different thermal behavior, so it is incumbent upon the user to verify proper

operation over the intended system's line, load and environmental operating conditions.

For increased accuracy and fidelity to the actual application, many designers use FEA to predict thermal performance. To that end, the Pin Configuration section of the data sheet typically gives four thermal coefficients:

 $\theta_{JA}$ : Thermal resistance from junction to ambient

 $\theta_{\mbox{\scriptsize JCbottom}}.$  Thermal resistance from junction to the bottom of the product case

 $\theta_{\mbox{\scriptsize JCtop}};$  Thermal resistance from junction to top of the product case

 $\theta_{JCboard}$ : Thermal resistance from junction to the printed circuit board.

While the meaning of each of these coefficients may seem to be intuitive, JEDEC has defined each to avoid confusion and inconsistency. These definitions are given in JESD 51-12, and are quoted or paraphrased as follows:

 $\theta_{JA}$  is the natural convection junction-to-ambient air thermal resistance measured in a one cubic foot sealed enclosure. This environment is sometimes referred to as still air although natural convection causes the air to move. This value is determined with the part mounted to a JESD 51-9 defined test board, which does not reflect an actual application or viable operating condition.

 $\theta_{JCbottom}$  is the junction-to-board thermal resistance with all of the component power dissipation flowing through the bottom of the package. In the typical  $\mu$ Module converter, the bulk of the heat flows out the bottom of the package, but there is always heat flow out into the ambient environment. As a result, this thermal resistance value may be useful for comparing packages but the test conditions don't generally match the user's application.

 $\theta_{JCtop}$  is determined with nearly all of the component power dissipation flowing through the top of the package. As the electrical connections of the typical  $\mu$ Module converter are on the bottom of the package, it is rare for

an application to operate such that most of the heat flows from the junction to the top of the part. As in the case of  $\theta_{JCbottom}$ , this value may be useful for comparing packages but the test conditions don't generally match the user's application.

 $\theta_{JCboard}$  is the junction-to-board thermal resistance where almost all of the heat flows through the bottom of the  $\mu$ Module converter and into the board, and is really the sum of the  $\theta_{JCbottom}$  and the thermal resistance of the bottom of the part through the solder joints and through a portion of the board. The board temperature is measured a specified distance from the package, using a two-sided, two-layer board. This board is described in JESD 51-9.

Given these definitions, it should now be apparent that none of these thermal coefficients reflects an actual physical operating condition of a µModule converter. Thus, none of them can be individually used to accurately predict the thermal performance of the product. Likewise, it would be inappropriate to attempt to use any one coefficient to correlate to the junction temperature vs load graphs given in the product's data sheet. The only appropriate way to use the coefficients is when running a detailed thermal analysis, such as FEA, which considers all of the thermal resistances simultaneously.

A graphical representation of these thermal resistances is given in Figure 3.

The blue resistances are contained within the  $\mu Module$  converter, and the green are outside.

The die temperature of the LTM8068 must be lower than the maximum rating of 125°C, so care should be taken in the layout of the circuit to ensure good heat sinking of the LTM8068. The bulk of the heat flow out of the LTM8068 is through the bottom of the module and the BGA pads into the printed circuit board. Consequently a poor printed circuit board design can cause excessive heating, resulting in impaired performance or reliability. Please refer to the PCB Layout section for printed circuit board design suggestions.



Figure 3. Approximate Thermal Model of LTM8068

#### TYPICAL APPLICATIONS

#### 3.3V Flyback Converter



# Voute Maximum Load Current vs V<sub>IN</sub> 350 (W) 250 150 10 20 30 40 V<sub>IN</sub> (V)

#### 12V Flyback Converter with Low Noise Bypass





8068fb

16

#### PACKAGE DESCRIPTION

#### Pin Assignment Table (Arranged by Pin Number)

| PIN | FUNCTION          | PIN | FUNCTION          | PIN | FUNCTION | PIN | FUNCTION | PIN | FUNCTION | PIN | FUNCTION | PIN | FUNCTION | PIN | FUNCTION |
|-----|-------------------|-----|-------------------|-----|----------|-----|----------|-----|----------|-----|----------|-----|----------|-----|----------|
| A1  | $V_{OUT2}$        | B1  | V <sub>OUT2</sub> | C1  | -        | D1  | -        | E1  | GND      | F1  | -        | G1  | $V_{IN}$ | H1  | $V_{IN}$ |
| A2  | FB2               | B2  | BYP               | C2  | -        | D2  | -        | E2  | GND      | F2  | -        | G2  | $V_{IN}$ | H2  | $V_{IN}$ |
| A3  | $V_{OUTN}$        | В3  | $V_{OUTN}$        | C3  | -        | D3  | -        | E3  | GND      | F3  | RUN      | G3  | -        | Н3  | -        |
| A4  | $V_{OUTN}$        | B4  | $V_{OUTN}$        | C4  | -        | D4  | -        | E4  | GND      | F4  | GND      | G4  | GND      | H4  | GND      |
| A5  | $V_{OUTN}$        | B5  | V <sub>OUTN</sub> | C5  | -        | D5  | -        | E5  | GND      | F5  | GND      | G5  | GND      | H5  | GND      |
| A6  | $V_{OUT1}$        | В6  | V <sub>OUT1</sub> | C6  | -        | D6  | -        | E6  | GND      | F6  | GND      | G6  | GND      | H6  | GND      |
| A7  | V <sub>OUT1</sub> | В7  | V <sub>OUT1</sub> | C7  | -        | D7  | -        | E7  | GND      | F7  | GND      | G7  | FB1      | H7  | GND      |

#### **PACKAGE PHOTO**



#### PACKAGE DESCRIPTION

Please refer to http://www.linear.com/product/LTM8068#packaging for the most recent package drawings.



#### **REVISION HISTORY**

| REV | DATE  | DESCRIPTION                                                                                  | PAGE NUMBER |
|-----|-------|----------------------------------------------------------------------------------------------|-------------|
| Α   | 05/16 | Corrected symbol of internal switch on Block Diagram from NPN transistor to N-channel MOSFET | 9           |
| В   | 07/17 | Added Minimum Load section                                                                   | 14          |

#### TYPICAL APPLICATION

#### 3.3V, 2.5V Dual Output Converter with Low Noise Bypass

## 2.8V TO 40V V<sub>IN</sub> V<sub>IN</sub> V<sub>OUT1</sub> V<sub>OUT2</sub> 100µF V<sub>OUT2</sub> 2.5V NOISE LDO BYP FB2 487k 10µF FB1 V<sub>OUTN</sub> 10µF

#### Maximum Load Current vs V<sub>IN</sub>



#### **DESIGN RESOURCES**

| SUBJECT                                    | DESCRIPTION                                                                                                                                                                                                                                                                       |  |  |  |  |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| μModule Design and Manufacturing Resources | Design:                                                                                                                                                                                                                                                                           |  |  |  |  |
| μModule Regulator Products Search          | Sort table of products by parameters and download the result as a spread sheet.                                                                                                                                                                                                   |  |  |  |  |
|                                            | 2. Search using the Quick Power Search parametric table.                                                                                                                                                                                                                          |  |  |  |  |
|                                            | Quick Power Search                                                                                                                                                                                                                                                                |  |  |  |  |
|                                            | Input V <sub>in</sub> (Min) V V <sub>in</sub> (Max) V                                                                                                                                                                                                                             |  |  |  |  |
|                                            | Output V out V I out A                                                                                                                                                                                                                                                            |  |  |  |  |
|                                            | Search                                                                                                                                                                                                                                                                            |  |  |  |  |
| TechClip Videos                            | Quick videos detailing how to bench test electrical and thermal performance of µModule products.                                                                                                                                                                                  |  |  |  |  |
| Digital Power System Management            | Linear Technology's family of digital power supply management ICs are highly integrated solutions that offer essential functions, including power supply monitoring, supervision, margining and sequencing, and feature EEPROM for storing user configurations and fault logging. |  |  |  |  |

#### **RELATED PARTS**

| Part Number | Description                                                                     | Comments                                                                                             |
|-------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| LTM8067     | 2kVAC Isolated µModule Converter                                                | $2.8V \le V_{IN} \le 40V$ , $2.5V \le V_{OUT} \le 24V$ , UL60950 Recognized                          |
| LTM8047     | 725VDC, 1.5W Isolated µModule Converter                                         | $3.1V \le V_{IN} \le 32V$ , $2.5V \le V_{OUT} \le 12V$                                               |
| LTM8048     | 725VDC, 1.5W Isolated µModule Converter with LDO Post Regulator                 | $3.1V \le V_{IN} \le 32V$ , $1.2V \le V_{OUT} \le 12V$ ; $20\mu V_{RMS}$ Output Ripple               |
| LTM8045     | Inverting or SEPIC µModule DC/DC Converter                                      | $2.8V \le V_{IN} \le 18V$ , $2.5V \le V_{OUT} \le 15V$ or $-2.5V \le V_{OUT} \le -15V$ , Up to 700mA |
| LT®8300     | Isolated Flyback Converter with 100V <sub>IN</sub> , 150V/260mA<br>Power Switch | $6V \le V_{IN} \le 100V$ , No Opt-Isolator Required                                                  |
| LT8301      | Isolated Flyback Converter with 65V/1.2A Power Switch                           | $2.7V \le V_{IN} \le 42V$ , No Opt-Isolator Required                                                 |
| LT8302      | Isolated Flyback Converter with 65V/3.6A Power Switch                           | 2.8V ≤ V <sub>IN</sub> ≤ 42V, No Opt-Isolator Required                                               |



