

## Programmable Spread Spectrum Clock Generator for EMI Reduction

CY25200

## Features

- Wide Operating Output (SSCLK) Frequency Range
   3 to 200 MHz
- Programmable Spread Spectrum with Nominal 31.5 kHz modulation Frequency
- Center Spread: ±0.25% to ±2.5%
- Down Spread: -0.5% to -5.0%
- Input Frequency Range
   External crystal: 8 to 30 MHz fundamental crystals
   External reference: 8 to 166 MHz clock
- Integrated Phase-Locked Loop (PLL)
- Programmable Crystal Load Capacitor Tuning Array
- Low Cycle-to-Cycle Jitter
- 3.3V Operation with 2.5V Output Clock Drive Option
- Spread Spectrum On and Off Function
- Power Down or Output Enable Function
- Output Frequency Select Option
- Field-Programmable
- Package: 16 Pin TSSOP

### Description

The CY25200 is a programmable clock generator with spread spectrum capability. Spread spectrum modulates the output clock frequency over a small range, spreading the energy and reducing the energy peak. This is a powerful technique to reduce EMI in a variety of applications.

It uses either an external reference clock or a crystal for an input. It also uses a PLL to generate a spread spectrum output clock that can be a different frequency than the input. Up to six output clocks are available and up to two of them can be REFCLKs (copies of the input clock, without spread).

The CY25200 is highly configurable. Programmable variables include the input and output frequencies, spread percentage, center spread or down spread, and control pin functions. The oscillator pin capacitance can also be programmed to match the load capacitance requirement ( $C_L$ ) of the crystal, eliminating the need for external capacitors.

Available features include Output Enable, Power Down, Spread On/Off, Frequency Select, and the option to power some output clocks at 2.5V.

Cypress' web-based CyberClocks Online software is used to configure the device. Programmability enables fast prototyping, which is particularly useful when doing EMC testing and determining the optimal spread settings.



198 Champion Court

•

San Jose, CA 95134-1709 • 408-943-2600 Revised September 01, 2009



## **Pin Configuration**

Figure 1. Pin Diagram



## **General Description**

The CY25200 is a Spread Spectrum Clock Generator (SSCG) IC used to reduce Electro Magnetic Interference (EMI) found in today's high speed digital electronic systems.

The device uses a Cypress proprietary Phase-Locked Loop (PLL) and Spread Spectrum Clock (SSC) technology to synthesize and modulate the frequency of the input clock. By frequency modulating the clock, the measured EMI at the fundamental and harmonic frequencies are reduced. This reduction in radiated energy significantly reduces the cost of complying with regulatory agency requirements (EMC) and improves time to market, without degrading system performance.

The CY25200 uses a factory and field-programmable configuration memory array to synthesize output frequency, spread %, crystal load capacitor, clock control pins, PD#, and OE options. The spread % is factory and field-programmed to either center spread or down spread with various spread percentages. The range for center spread is from  $\pm 0.25\%$  to  $\pm 2.50\%$ . The range for down spread is from -0.5% to -5.0%. Contact the factory for smaller or larger spread % amounts, if required.

The input to the CY25200 is either a crystal or a clock signal. The input frequency range for crystals is 8 to 30 MHz and for clock signals is 8 to 166 MHz.

The CY25200 has six clock outputs, SSCLK1 to SSCLK6. The frequency modulated SSCLK outputs are programmed from 3 to 200 MHz.

The CY25200 products are available in a 16-pin TSSOP package with a commercial operating temperature range of 0 to  $70^{\circ}$ C.

| Name               | Pin Number | Description                                                                                             |  |
|--------------------|------------|---------------------------------------------------------------------------------------------------------|--|
| XIN                | 1          | Crystal input or Reference Clock input                                                                  |  |
| XOUT               | 16         | Crystal output. Leave this pin floating if external clock is used                                       |  |
| VDD                | 2          | 3.3V power supply for digital logic and SSCLK5 and 6 clock outputs                                      |  |
| AVDD               | 3          | 3.3V analog–PLL power supply                                                                            |  |
| VSS                | 13         | Ground                                                                                                  |  |
| AVSS               | 5          | Analog ground                                                                                           |  |
| VDDL               | 11         | 2.5V or 3.3V power supply for SSCLK1/2/3/4 clock outputs                                                |  |
| VSSL               | 6          | VDDL power supply ground                                                                                |  |
| SSCLK1             | 7          | Programmable spread spectrum clock output at VDDL level (2.5V or 3.3V)                                  |  |
| SSCLK2             | 8          | Programmable spread spectrum clock output at VDDL level (2.5V or 3.3V)                                  |  |
| SSCLK3             | 9          | Programmable spread spectrum clock output at VDDL level (2.5V or 3.3V)                                  |  |
| SSCLK4             | 12         | Programmable spread spectrum clock output at VDDL level (2.5V or 3.3V)                                  |  |
| SSCLK5/REFOUT/CP2  | 14         | Programmable spread spectrum clock or buffered reference output at VDD level (3.3V) or control pin, CP2 |  |
| SSCLK6/REFOUT/CP3  | 15         | Programmable spread spectrum clock or buffered reference output at VD level (3.3V) or control pin, CP3  |  |
| CP0 <sup>[1]</sup> | 4          | Control pin 0                                                                                           |  |
| CP1 <sup>[1]</sup> | 10         | Control pin 1                                                                                           |  |

#### Table 1. Pin Summary

Note

Pins are programmed to be any of the following control signals: OE: Output Enable, OE = 1, all the SSCLK outputs are enabled; PD#: Power down, PD# = 0, all the SSCLK outputs are three-stated and the part enters a low power state; SSON: Spread Spectrum Control (SSON = 0, No Spread and SSON = 1, Spread Signal), CLKSEL: SSCLK Output Frequency Select.See Control Pins (CP0, CP1, CP2 and CP3) for control pins programming options.



#### Table 2. Fixed Function Pins

| Pin Function                | Output Clock Frequency | Input Frequency | $C_{XIN}$ and $C_{XOUT}$ | Spread Percent                  | Modulation<br>Frequency |
|-----------------------------|------------------------|-----------------|--------------------------|---------------------------------|-------------------------|
| Pin Name                    | SSCLK[1:6]             | XIN and XOUT    | XIN and XOUT             | SSCLK[1:6]                      | SSCLK[1:6]              |
| Pin#                        | 7, 8, 9, 12, 14, 15    | 1 and 16        | 1 and 16                 | 7,8,9,12,14,15                  | 7,8,9,12,14,15          |
| Units                       | MHz                    | MHz             | pF                       | % and Center- or<br>Down-spread | kHz                     |
| Program Value<br>CLKSEL = 0 | USER SPECIFIED         | USER SPECIFIED  | USER SPECIFIED           | USER SPECIFIED                  | USER SPECIFIED          |
| Program Value<br>CLKSEL = 1 | USER SPECIFIED         |                 |                          |                                 |                         |

#### Table 3. Multi-Function Pins

| Pin<br>Function | Output Clock/REFOUT/OE/SSON/CLKSEL OE |                   | OE/PD#/SS      | ON/CLKSEL      |
|-----------------|---------------------------------------|-------------------|----------------|----------------|
| Pin Name        | SSCLK5/REFOUT/CP2                     | SSCLK6/REFOUT/CP3 | CP0            | CP1            |
| Pin#            | 14                                    | 15                | 4              | 10             |
| Units           | Function                              | Function          | Function       | Function       |
|                 | USER SPECIFIED                        | USER SPECIFIED    | USER SPECIFIED | USER SPECIFIED |

### **Programming Description**

#### Field-Programmable CY25200

The CY25200 is programmed at the package level, and must be programmed prior to installation on a circuit board. Field programmable devices are denoted by an "F" in the ordering code, and are blank when shipped. The CY25200 is Flash technology based, which allows it to be reprogrammed up to 100 times. This allows for fast and easy design changes and product updates, and eliminates issues with old and out of date inventory.

Samples and small prototype quantities are programmed on the CY3672 programmer with the CY3695 socket adapter.

#### CyberClocks<sup>™</sup> Online Software

CyberClocks<sup>™</sup> Online Software is a web based software application that allows the user to custom configure the CY25200. All the parameters in Table 2 and Table 3 are entered as variables into the software. CyberClocks Online outputs an industry standard JEDEC file used for programming the CY25200. Cyber-Clocks Online is available at www.cyberclocksonline.com website.

#### Factory-Programmed CY25200

Factory programming by Cypress is available for high volume orders. All requests must be submitted to the local Cypress Field Application Engineer (FAE) or sales representative. After the request is processed, you will receive a new part number, samples, and data sheet with the programmed values. This part number is used for additional sample requests and production orders.





## **Product Functions**

#### Control Pins (CP0, CP1, CP2 and CP3)

Four control signals are available through programming of pins 4, 10, 14, and 15.

CP0 (pin 4) and CP1 (pin10) are specifically designed to function as control pins. However, pins 14 (SSCLK5/REFOUT/CP2) and 15 (SSCLK6/REFOUT/CP3) are multi-functional and can be programmed to be either a control signal or an output clock (SSCLK or REFOUT). All of the control pins, CP0, CP1, CP2, and CP3 are programmable to one of the following functions:

- OE (Output Enable): if OE = 1, all SSCLK and REFOUT outputs are enabled.
- SSON (Spread spectrum control): if SSON = 1, spread is on; if SSON = 0, spread is off.
- CLKSEL (Clock select): frequency select for all SSCLK outputs.
- PD# (Power Down; active low): if PD# = 0, all the outputs are three-stated and the part enters a low power state.

Note that the PD# function is available only on CP0 or CP1; it is not available on CP2 or CP3.

#### Example

Here is an example with three control pins:

- CLKIN = 33 MHz
- SSCLK1/2/3/4 = 100 MHz with ±1% spread
- SSCLK 5 = REFOUT(33 MHz)
- CP0 (Pin 4) = PD#
- CP1 (Pin 10) = OE
- CP3 (pin 15) = SSON

The pinout for the above example is shown in Figure 2.

#### Figure 2. Example Pin Diagram

|         |   | 、 |    | 1 |                 |
|---------|---|---|----|---|-----------------|
| 33.0MHz | 1 | Ŭ | 16 |   | NC              |
| VDD     | 2 |   | 15 |   | SSON            |
| AVDD    | 3 |   | 14 |   | REFOUT(33.0MHz) |
| PD#     | 4 |   | 13 |   | VSS             |
| AVSS    | 5 |   | 12 | Þ | 100MHz          |
| VSSL    | 6 |   | 11 |   | VDDL            |
| 100MHz  | 7 |   | 10 |   | OE              |
| 100MHz  | 8 |   | 9  | þ | 100MHz          |

#### CLKSEL

The CLKSEL control pin enables you to select between two different SSCLK output frequencies. These must be related frequencies that are derived off of a common PLL frequency. Specifically, CLKSEL does not change the PLL frequency. It only changes the output divider. For instance, 33.333 MHz and 66.666 MHz are both derived from a PLL frequency of 400 MHz, by dividing it down by 12 and 6 respectively. Table 4 shows an example of how this is implemented. The PLL frequency range is 100 to 400 MHz. The two output dividers in the CY25200 can be any integer between 2 and 130, providing two different but related frequencies as explained above.

Table 4 and Figure 3 show an example configuration using the frequencies just described. In this example, the configurable pins SSCLK5 (pin 14) and SSCLK6 (pin 15) are used as output clocks.

#### Input Frequency (XIN, Pin 1 and XOUT, Pin 16)

The input to the CY25200 is a crystal or a clock. The input frequency range for crystals is 8 to 30 MHz, and for clock signal is 8 to 166 MHz.

#### C<sub>XIN</sub> and C<sub>XOUT</sub> (Pin 1 and Pin 16)

The CY25200 has internal load capacitors at pin 1 (C<sub>XIN</sub>) and pin 16 (C<sub>XOUT</sub>). C<sub>XIN</sub> always equals C<sub>XOUT</sub>, and they are programmable from 12 pF to 60 pF, in 0.5 pF increments. This feature eliminates the need for external crystal load capacitors.

The following formula is used to calculate the value of  $C_{XIN}$  and  $C_{XOUT}$  for matching the crystal load ( $C_L$ ):

$$C_{XIN} = C_{XOUT} = 2C_L - C_P$$

Where  $C_L$  is the crystal load capacitor as specified by the crystal manufacturer and  $C_P$  is the parasitic PCB capacitance on each node of the crystal.

For example, if a crystal with C<sub>L</sub> of 16 pF is used, and C<sub>P</sub> is 2 pF,  $C_{XIN}$  and  $C_{XOUT}$  is calculated as:

 $C_{XIN} = C_{XOUT} = (2 \times 16) - 2 = 30 \text{ pF}.$ 

If using a driven reference clock, set  $C_{XIN}$  and  $C_{XOUT}$  to the minimum value 12 pF, connect the reference to XIN/CLKIN, and leave XOUT unconnected.

# Output Frequency (SSCLK1 through SSCLK6 Outputs)

All the SSCLK outputs are produced by synthesizing the input reference frequency using a PLL and modulating the VCO frequency. SSCLK[1:4] are fixed function output clocks (SSCLK). SSCLK5 and SSCLK6 are also programmable to function the same as SSCLK[1:4], or as buffered copies of the input reference (REFOUT), or as control pin as discussed in Control Pins (CP0, CP1, CP2 and CP3). To use the 2.5V output drive option on SSCLK[1:4], VDDL must be connected to a 2.5V power supply (SSCLK[1:4] outputs are powered by VDDL). When using the 2.5V output drive option, the maximum output frequency on SSCLK[1:4] is 166 MHz.



#### Spread Percentage (SSCLK1 to SSCLK6 Outputs)

The SSCLK frequency is programmed to a percentage value from  $\pm 0.25\%$  to  $\pm 2.5\%$  for center spread and from -0.5% to -5.0% down spread. The granularity is 0.25%.

#### Table 4. Using Clock Select, CLKSEL Control Pin

#### **Modulation Frequency**

The default modulation frequency is 31.5 kHz. Other modulation frequencies available via the configuration software are 30.1 kHz and 32.9 kHz.

| Input Frequency<br>(MHz) | CLKSEL<br>(Pin 4) | SSCLK1<br>(Pin 7) | SSCLK2<br>(Pin 8) | SSCLK3<br>(Pin 9) | SSCLK4<br>(Pin 12) | REFOUT<br>(Pin 14) | REFOUT<br>(Pin 15) |
|--------------------------|-------------------|-------------------|-------------------|-------------------|--------------------|--------------------|--------------------|
| 14.318                   | CLKSEL = 0        | 33.33             | 33.33             | 33.33             | 33.33              | 14.318             | 14.318             |
|                          | CLKSEL = 1        | 66.66             | 66.66             | 66.66             | 66.66              | 14.318             | 14.318             |

Figure 3. Using Clock Select, CLKSEL Control Pin Configuration Pinout





## **Switching Waveforms**







Output Rise time (Tr) = (0.6 x V<sub>DD</sub>)/SR1 (or SR3) Output Fall time (Tf) = (0.6 x V<sub>DD</sub>)/SR2 (or SR4) Refer to AC Electrical Characteristics table for SR (Slew Rate) values.











## **Informational Graphs**

The informational graphs are meant to convey the typical performance levels. No performance specifications is implied or guaranteed.





## **Absolute Maximum Rating**

| Supply Voltage (VDD)                  | 0.5 to +7.0V                  |
|---------------------------------------|-------------------------------|
| DC Input Voltage                      | 0.5V to V <sub>DD</sub> + 0.5 |
| Storage Temperature (non-condensing). | –55°C to +125°C               |
| Junction Temperature                  | 40°C to +125°C                |

| Data Retention at Tj = 125°C>                              | 10 years          |
|------------------------------------------------------------|-------------------|
| Package Power Dissipation                                  | . 350 mW          |
| Static Discharge Voltage<br>(per MIL-STD-883, Method 3015) | <u>&gt;</u> 2000V |

## **Recommended Crystal Specifications**

| Parameter                      | Description                                                 | Comments                                                                                      | Min | Тур. | Max | Unit |
|--------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|------|-----|------|
| F <sub>NOM</sub>               | Nominal Crystal Frequency                                   | Parallel resonance, fundamental mode, AT cut                                                  | 8   |      | 30  | MHz  |
| C <sub>LNOM</sub>              | Nominal Load Capacitance                                    | Internal load caps                                                                            | 6   |      | 30  | pF   |
| R <sub>1</sub>                 | Equivalent Series Resistance (ESR)                          | Fundamental mode                                                                              |     |      | 25  | Ω    |
| R <sub>3</sub> /R <sub>1</sub> | Ratio of Third Overtone Mode<br>ESR to Fundamental Mode ESR | Ratio used because typical R <sub>1</sub> values are much less than the maximum specification | 3   |      |     |      |
| DL                             | Crystal Drive Level                                         | No external series resistor assumed                                                           |     | 0.5  | 2   | mW   |

## **Recommended Operating Conditions**

| Parameter                      | Description                                                                                                | Min   | Тур | Max   | Unit |
|--------------------------------|------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| V <sub>DD</sub>                | Operating Voltage                                                                                          | 3.135 | 3.3 | 3.465 | V    |
| V <sub>DDLHI</sub>             | Operating Voltage                                                                                          | 3.135 | 3.3 | 3.465 | V    |
| V <sub>DDLLO</sub>             | Operating Voltage                                                                                          | 2.375 | 2.5 | 2.625 | V    |
| T <sub>AC</sub>                | Ambient Commercial Temp                                                                                    | 0     | -   | 70    | °C   |
| C <sub>LOAD</sub>              | Maximum Load Capacitance V <sub>DD</sub> /V <sub>DDL</sub> = 3.3V                                          | -     | -   | 15    | pF   |
| C <sub>LOAD</sub>              | Maximum Load Capacitance V <sub>DDL</sub> = 2.5V                                                           | -     | -   | 15    | pF   |
| F <sub>SSCLK-HighVoltage</sub> | SSCLK1/2/3/4/5/6 when $V_{DD} = A_{VDD} = V_{DDL} = 3.3 V$                                                 | 3     | -   | 200   | MHz  |
| F <sub>SSCLK-LowVoltage</sub>  | SSCLK1/2/3/4 when $V_{DD} = A_{VDD} = 3.3.V$ and $V_{DDL} = 2.5V$                                          | 3     | -   | 166   | MHz  |
| R <sub>EFOUT</sub>             | REFOUT when $V_{DD} = A_{VDD} = 3.3.V$ and $V_{DDL} = 3.3V$ or 2.5V                                        | 8     | -   | 166   | MHz  |
| f <sub>REF1</sub>              | Clock Input                                                                                                | 8     | -   | 166   | MHz  |
| f <sub>REF2</sub>              | Crystal Input                                                                                              | 8     | -   | 30    | MHz  |
| t <sub>PU</sub>                | Power up time for all $V_{\text{DD}}$ s to reach minimum specified voltage (power ramps must be monotonic) | 0.05  | -   | 500   | ms   |

## **DC Electrical Specifications**

| Parameter <sup>[2]</sup>            | Name                | Description                                          | Min | Тур. | Max | Unit            |
|-------------------------------------|---------------------|------------------------------------------------------|-----|------|-----|-----------------|
| I <sub>ОН3.3</sub>                  | Output High Current | $V_{OH} = V_{DD} - 0.5V, V_{DD}/V_{DDL} = 3.3V$      | 12  | 24   | -   | mA              |
| I <sub>OL3.3</sub>                  | Output Low Current  | $V_{OL} = 0.5V, V_{DD}/V_{DDL} = 3.3V$               | 12  | 24   | _   | mA              |
| I <sub>OH2.5</sub>                  | Output High Current | $V_{OH} = V_{DDL} - 0.5V, V_{DDL} = 2.5V$            | 8   | 16   | -   | mA              |
| I <sub>OL2.5</sub>                  | Output Low Current  | $V_{OL} = 0.5V, V_{DDL} = 2.5V$                      | 8   | 16   | -   | mA              |
| V <sub>IH</sub>                     | Input High Voltage  | CMOS levels, 70% of V <sub>DD</sub>                  | 0.7 | _    | 1.0 | V <sub>DD</sub> |
| V <sub>IL</sub>                     | Input Low Voltage   | CMOS levels, 30% of V <sub>DD</sub>                  | 0   | _    | 0.3 | V <sub>DD</sub> |
| I <sub>VDD</sub> <sup>[3]</sup>     | Supply Current      | AV <sub>DD</sub> /V <sub>DD</sub> Current            | -   | _    | 33  | mA              |
| I <sub>VDDL2.5</sub> <sup>[3]</sup> | Supply Current      | V <sub>DDL</sub> Current (V <sub>DDL</sub> = 2.625V) | —   | _    | 20  | mA              |
| I <sub>VDDL3.3</sub> <sup>[3]</sup> | Supply Current      | V <sub>DDL</sub> Current (V <sub>DDL</sub> = 3.465V) | —   | _    | 26  | mA              |
| I <sub>DDS</sub>                    | Power Down Current  | $V_{DD} = V_{DDL} = AV_{DD} = 3.465V$                | -   | —    | 50  | μA              |
| I <sub>OHZ</sub>                    | Output Leakage      | $V_{DD} = V_{DDL} = AV_{DD} = 3.465V$                | -   | _    | 10  | μA              |
| I <sub>OLZ</sub>                    |                     |                                                      |     |      |     |                 |

Notes

Not 100% tested, guaranteed by design.
 I<sub>VDD</sub> currents specified for SSCLK1/2/3/4/5/6 = 33.33 MHz with CLKIN = 14.318 MHz and 15 pF on all the output clocks.



## **AC Electrical Specifications**

| Parameter                        | Description                               | Condition                                                                                                                 | Min  | Тур  | Max  | Unit |
|----------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| DC                               | Output Duty Cycle                         | SSCLK, Measured at V <sub>DD</sub> /2                                                                                     | 45   | 50   | 55   | %    |
|                                  | Output Duty Cycle                         | REFCLK, Measured at V <sub>DD</sub> /2<br>Duty Cycle of CLKIN = 50%.                                                      | 40   | 50   | 60   | %    |
| SR1                              | Rising/Falling Edge Slew Rate             | SSCLK1/2/3/4 < 100 MHz, V <sub>DD</sub> = V <sub>DDL</sub> = 3.3V                                                         | 0.6  | -    | 2.0  | V/ns |
| SR2                              | Rising/Falling Edge Slew Rate             | SSCLK1/2/3/4 $\geq$ 100 MHz, V <sub>DD</sub> = V <sub>DDL</sub> = 3.3V                                                    | 0.8  | -    | 3.5  | V/ns |
| SR3                              | Rising/Falling Edge Slew Rate             | SSCLK1/2/3/4 < 100 MHz, V <sub>DD</sub> = V <sub>DDL</sub> = 2.5V                                                         | 0.5  | -    | 2.2  | V/ns |
| SR4                              | Rising/Falling Edge Slew Rate             | SSCLK1/2/3/4 $\ge$ 100 MHz, V <sub>DD</sub> = V <sub>DDL</sub> = 2.5V                                                     | 0.6  | -    | 3.0  | V/ns |
| SR5                              | Rising/Falling Edge Slew Rate             | SSCLK5/6 < 100 MHz, $V_{DD} = V_{DDL} = 3.3V$                                                                             | 0.6  | -    | 1.9  | V/ns |
| SR6                              | Rising/Falling Edge Slew Rate             | SSCLK5/6 $\geq$ 100 MHz, V <sub>DD</sub> = V <sub>DDL</sub> = 3.3V                                                        | 1.0  | -    | 2.9  | V/ns |
| T <sub>CCJ1</sub>                | Cycle-to-Cycle Jitter<br>SSCLK1/2/3/4     | CLKIN = SSCLK1/2/3/4 = 166 MHz, $\pm$ 2% spread and SSCLK5/6 = REFOUT, V <sub>DD</sub> = V <sub>DDL</sub> = 3.3V          | I    | -    | 110  | ps   |
|                                  |                                           | CLKIN = SSCLK1/2/3/4 = 66.66 MHz, $\pm 2\%$ spread and SSCLK5/6 = REFOUT, V <sub>DD</sub> = V <sub>DDL</sub> = 3.3V       | -    | -    | 170  | ps   |
|                                  |                                           | CLKIN = SSCLK1/2/3/4 = 33.33 MHz, $\pm$ 2% spread and SSCLK5/6 = REFOUT, V <sub>DD</sub> = V <sub>DDL</sub> = 3.3V        | Ι    | -    | 140  | ps   |
|                                  |                                           | CLKIN = SSCLK1/2/3/4 = 14.318 MHz, ±2% spread and SSCLK5/6 = REFOUT, $V_{DD}$ = $V_{DDL}$ = 3.3V                          | Ι    | -    | 290  | ps   |
| T <sub>CCJ2</sub>                | Cycle-to-Cycle Jitter<br>SSCLK5/6=REFOUT  | CLKIN = SSCLK1/2/3/4 = 166 MHz, ±2% spread and SSCLK5/6 = REFOUT, $V_{DD} = V_{DDL} = 3.3V$                               | -    | -    | 100  | ps   |
|                                  |                                           | CLKIN = SSCLK1/2/3/4 = 66.66 MHz, $\pm 2\%$ spread and SSCLK5/6 = REFOUT, V <sub>DD</sub> = V <sub>DDL</sub> = 3.3V       | Ι    | -    | 120  | ps   |
|                                  |                                           | CLKIN = SSCLK1/2/3/4 = 33.33 MHz, $\pm$ 2% spread and SSCLK5/6 = REFOUT, V <sub>DD</sub> = V <sub>DDL</sub> = 3.3V        | -    | -    | 180  | ps   |
|                                  |                                           | CLKIN = SSCLK1/2/3/4 = 14.318 MHz, $\pm$ 2% spread and SSCLK5/6 = REFOUT, V <sub>DD</sub> = V <sub>DDL</sub> = 3.3V       | Ι    | -    | 180  | ps   |
| T <sub>CCJ3</sub>                | Cycle-to-Cycle Jitter<br>SSCLK1/2/3/4     | CLKIN = SSCLK1/2/3/4 = 166 MHz, ±2% spread and SSCLK5/6 = REFOUT, $V_{DD}$ = 3.3V, $V_{DDL}$ = 2.5V                       | Ι    | Ι    | 110  | ps   |
|                                  |                                           | CLKIN = SSCLK1/2/3/4 = 66.66 MHz, $\pm 2\%$ spread and SSCLK5/6 = REFOUT, V <sub>DD</sub> = 3.3V, V <sub>DDL</sub> = 2.5V | -    | -    | 170  | ps   |
|                                  |                                           | CLKIN = SSCLK1/2/3/4 = 33.33 MHz, $\pm 2\%$ spread and SSCLK5/6 = REFOUT, V <sub>DD</sub> = 3.3V, V <sub>DDL</sub> = 2.5V | -    | -    | 190  | ps   |
|                                  |                                           | CLKIN = SSCLK1/2/3/4 = 14.318 MHz, ±2% spread and SSCLK5/6 = REFOUT, V_{DD} = 3.3V, V_{DDL} = 2.5V                        | Ι    | -    | 330  | ps   |
| T <sub>STP</sub>                 | Power Down Time                           | Time from falling edge on PD# to stopped outputs (Asynchronous)                                                           | I    | 150  | 300  | ns   |
| T <sub>OE1</sub>                 | Output Disable Time                       | Time from falling edge on OE to stopped outputs (Asynchronous)                                                            | Ι    | 150  | 300  | ns   |
| T <sub>OE2</sub>                 | Output Enable Time                        | Time from rising edge on OE to outputs at a valid frequency (Asynchronous)                                                | -    | 150  | 300  | ns   |
| F <sub>MOD</sub>                 | Spread Spectrum Modulation<br>Frequency   | SSCLK1/2/3/4/5/6                                                                                                          | 30.0 | 31.5 | 33.0 | kHz  |
| T <sub>PU1</sub>                 | Power Up Time,<br>Crystal is used         | Time from rising edge on PD# to outputs at valid frequency (Asynchronous)                                                 | Ι    | 3    | 5    | ms   |
| T <sub>PU2</sub>                 | Power Up Time,<br>Reference clock is used | Time from rising edge on PD# to outputs at valid frequency (Asynchronous)                                                 | Ι    | 2    | 3    | ms   |
| T <sub>SKEW</sub> <sup>[4]</sup> | Clock Skew                                | Output to output skew between related clock outputs. Measured at $V_{DD}/2$ .                                             | Ι    | -    | 250  | ps   |
|                                  | 1                                         |                                                                                                                           |      |      | 1    |      |

Note

 Skew and phase alignment is guaranteed within all SSCLK outputs and within both REFOUT outputs. All SSCLK outputs are related, and all REOUT outputs are related, but SSCLK and REFOUT outputs are not related to each other.



## **Ordering Information**

| Ordering Code <sup>[5]</sup>    | Package Type                                          | Programming | Operating Temperature Range |
|---------------------------------|-------------------------------------------------------|-------------|-----------------------------|
| CY25200-ZXCxxxw <sup>[6]</sup>  | 16-Pin TSSOP (Pb-free)                                | Factory     | Commercial, 0 to 70°C       |
| CY25200-ZXCxxxwT <sup>[6]</sup> | 16-Pin TSSOP – Tape and Reel (Pb-free)                | Factory     | Commercial, 0 to 70°C       |
| CY25200FZXC <sup>[6]</sup>      | 16-Pin TSSOP (Pb-free)                                | Field       | Commercial, 0 to 70°C       |
| CY25200K-ZXCxxxw                | 16-Pin TSSOP (Pb-free)                                | Factory     | Commercial, 0 to 70°C       |
| CY25200K-ZXCxxxwT               | 16-Pin TSSOP – Tape and Reel (Pb-free)                | Factory     | Commercial, 0 to 70°C       |
| CY25200KFZXC                    | 16-Pin TSSOP (Pb-free)                                | Field       | Commercial, 0 to 70°C       |
| CY25200KFZXCT                   | 16-Pin TSSOP – Tape and Reel (Pb-free)                | Field       | Commercial, 0 to 70°C       |
| CY3672-USB                      | Programmer for Field Programmable Devices             | N/A         | N/A                         |
| CY3695                          | CY22050/CY22150/CY25200 Socket Adapter for CY3672-USB | N/A         | N/A                         |

#### Table 5. 16-Pin TSSOP Package Characteristics

| Parameter    | Name     | Value | Unit |
|--------------|----------|-------|------|
| $	heta_{JA}$ | theta JA | 115   | °C/W |

## **Package Drawing and Dimensions**



#### Figure 8. 16-Pin TSSOP 4.40 mm Body ZZ16

DIMENSIONS IN MM[INCHES] MIN. **REFERENCE JEDEC MO-153** PACKAGE WEIGHT 0.05gms

0.65[0.025] BSC. 0.19[0.007] 0.30[0.012] 0.25[0.010] 1.10[0.043] MAX. BSC GAUGE 0° PLANE 0.076[0.003] 0.05[0.002] 0.15[0.006] 0.50[0.020] 0.85[0.033] 0.09[[0.003] SEATING PLANE 0.70[0.027] 0.95[0.037] 4.90[0.193] 0.20[0.008] 5.10[0.200]

51-85091-\*A

MAX.

#### Notes

- 5. 6.
- "xxx" denotes a specific device configuration, and is referred to as the "dash number". "w" denotes the configuration revision. Not recommended for new designs. Part numbers without a "K" are being replaced by part numbers with a "K". There are no changes to device specifications as a result of the part number change.



## **Document History Page**

| REV. | ECN NO. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 204243  | RGL                | See ECN            | New data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *A   | 220043  | RGL                | See ECN            | Minor Change: Corrected letter assignment in the ordering info for Pb free.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *В   | 267832  | RGL                | See ECN            | Added Field Programmable Devices and Functionality                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *C   | 291094  | RGL                | See ECN            | Added t <sub>SKEW</sub> spec. and footnote                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| *D   | 1821908 | DPF/AESA           | See ECN            | Corrected FSSCLK-Low Voltage specification on page 7 for SSCLK5/6 to<br>SSCLK1/2/3/4, as SSCLK5/6 output does not operate at low voltage.<br>Deleted Tccj4 on page 8 for the same reason as above                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| *E   | 2442066 | KVM/AESA           | See ECN            | Updated template. Added Note "Not recommended for new designs."<br>Added part number CY25200KZXC_XXXW, CY25200KZXC_XXXWT,<br>CY25200KFZXC in ordering information table. Changed package name to<br>ZZ16.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| *F   | 2758387 | KVM/AESA           | 09/01/2009         | Extensive text edits<br>Replaced Benefits column on page 1 with Description<br>Revised Table 2 and Table 3 for clarity<br>Revised the Modulation Frequency paragraph to align with actual software<br>options and to delete mention of custom frequencies<br>Corrected 3.3V $I_{OL}$ and $I_{OH}$ values,<br>Filled in missing units in AC Electrical table<br>Revised $T_{SKEW}$ footnote for clarity<br>Removed specific PD# and OE pin nos. from parameters $T_{STP}$ , $T_{OE1}$ and $T_{OE}$<br>Standardized timing parameter names to upper case<br>Corrected part numbers in Ordering Information Table<br>Removed part number CY25200FZXCT<br>Added part number CY25200KFZXCT<br>Replaced CY3672 and CY3672-PRG with CY3672-USB |



## Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at www.cypress.com/sales.

#### Products

| PSoC             | psoc.cypress.com     |
|------------------|----------------------|
| Clocks & Buffers | clocks.cypress.com   |
| Wireless         | wireless.cypress.com |
| Memories         | memory.cypress.com   |
| Image Sensors    | image.cypress.com    |

© Cypress Semiconductor Corporation, 2004-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-07633 Rev. \*F

Revised September 01, 2009

Page 12 of 12

All products and company names mentioned in this document may be the trademarks of their respective holders.