# ACPL-P314 and ACPL-W314



# 0.6-Amp Output Current IGBT Gate Driver Optocoupler

# **Data Sheet**

## **Description**

The ACPL-P314/W314 consists of a GaAsP LED optically coupled to an integrated circuit with a power output stage. These optocouplers are ideally suited for driving power IGBTs and MOSFETs used in motor control inverter applications. The high operating voltage range of the output stage provides the drive voltages required by gate-controlled devices. The voltage and current supplied by this optocoupler makes it ideally suited for directly driving small or medium power IGBTs.

## **Applications**

- Isolated IGBT/Power MOSFET gate drive
- AC and brushless DC motor drives
- Industrial inverters
- Inverter for home appliances
- Induction cooker
- Switching power supplies (SPSs)

#### **Features**

- High-speed response
- Ultra high CMR
- Bootstrappable supply current
- Available in Stretched SO-6 package
- Package clearance/creepage at 8 mm (ACPL-W314)
- Safety approval:
  - UL1577 recognized with 3750 Vrms for 1 minute for ACPL-P314 and 5000 Vrms for 1 minute for ACPL-W314
  - CSA Approved
  - IEC/EN/DIN EN 60747-5-5 Approved
  - $V_{IORM} = 891 \text{ Vpeak for ACPL-P314}$
  - V<sub>IORM</sub> = 1140 Vpeak for ACPL-W314

# **Specifications**

- 0.6-A maximum peak output current
- 0.4-A minimum peak output current
- 0.7-μs maximum propagation delay over temperature range
- I<sub>CC(max)</sub> = 3-mA maximum supply current
- 25 kV/μs minimum common mode rejection (CMR) at  $V_{CM} = 1500V$
- Wide V<sub>CC</sub> operating range: 10V to 30V over temperature range
- Wide operating temperature range: -40°C to 100°C



**CAUTION** 

It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD. The components featured in this data sheet are not to be used in military or aerospace applications or environments.

# **Functional Diagram**



**NOTE** A 0.1- $\mu$ F bypass capacitor must be connected between pins  $V_{CC}$  and VEE.

| Truth Table |      |  |  |  |  |  |
|-------------|------|--|--|--|--|--|
| LED         | VO   |  |  |  |  |  |
| OFF         | LOW  |  |  |  |  |  |
| ON          | HIGH |  |  |  |  |  |

# **Ordering Information**

ACPL-P314 is UL Recognized with 3750 Vrms for 1 minute per UL1577. ACPL-W314 is UL Recognized with 5000 Vrms for 1 minute per UL1577.

| Option      |                   |                |               |               | UL 5000 Vrms /  | IEC/EN/DIN EN |               |
|-------------|-------------------|----------------|---------------|---------------|-----------------|---------------|---------------|
| Part Number | RoHS<br>Compliant | Package        | Surface Mount | Tape and Reel | 1 Minute Rating | 60747-5-5     | Quantity      |
| ACPL-P314   | -000E             | Stretched SO-6 | X             |               |                 |               | 100 per tube  |
|             | -500E             | =              | Х             | Х             |                 |               | 1000 per reel |
|             | -060E             |                | Х             |               |                 | Х             | 100 per tube  |
|             | -560E             | =              | Х             | Х             |                 | Х             | 1000 per reel |
| ACPL-W314   | -000E             | Stretched SO-6 | Х             |               | X               |               | 100 per tube  |
|             | -500E             |                | Х             | Х             | X               |               | 1000 per reel |
|             | -060E             | 1              | Х             |               | X               | Х             | 100 per tube  |
|             | -560E             | 1              | Х             | Х             | Х               | Х             | 1000 per reel |

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

#### Example 1:

ACPL-P314-560E to order product of Stretched SO-6 Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval in RoHS compliant.

#### Example 2:

ACPL-P314-000E to order product of Stretched SO-6 Surface Mount package in tube packaging and RoHS compliant.

Option data sheets are available. Contact your Broadcom sales representative or authorized distributor for information.

**NOTE** The notation #XXX is used for existing products, while (new) products launched since July 15, 2001 and RoHS compliant option will use -XXXE.

# **Package Outline Drawings**

# **ACPL-P314 Stretched SO-6 Package**





#### **Land Pattern Recommendation**





Floating Lead Protusions max. 0.25 (0.01) Dimensions in Millimeters (Inches) Lead Coplanarity = 0.1 mm (0.004 Inches)

\* Total Package Length (inclusive of mold flash)  $4.834 \pm 0.254 \, (0.190 \pm 0.010)$ 

#### **ACPL-W314 Stretched SO-6 Package**



#### **Recommended Pb-Free IR Profile**

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non-halide flux should be used.

# **Regulatory Information**

The ACPL-P314/W314 is approved by the following organizations.

| CSA                                          | Approval under CSA Component Acceptance Notice #5, File CA 88324.                                                                                                      |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                              | Approval under UL 1577 component recognition program up to $V_{ISO}$ = 3750 $V_{RMS}$ for the ACPL-P314 and $V_{ISO}$ = 5000 $V_{RMS}$ for the ACPL-W314, File E55361. |
| IEC/EN/DIN EN 60747-5-5<br>(Option 060 only) | Approval under IEC 60747-5-5:2007.                                                                                                                                     |

# IEC/EN/DIN EN 60747-5-5 Insulation Related Characteristics<sup>a</sup> (ACPL-P314/W314 Option 060)

| Description                                                                                                  | Symbol                | ACPL-W314        | ACPL-P314        | Unit       |
|--------------------------------------------------------------------------------------------------------------|-----------------------|------------------|------------------|------------|
| Installation Classification per DIN VDE 0110/1.89, Table 1                                                   |                       |                  |                  |            |
| For Rated Mains Voltage ≤ 150 Vrms                                                                           |                       | I-IV             | I-IV             |            |
| For Rated Mains Voltage ≤ 300 Vrms                                                                           |                       | I-IV             | I-IV             |            |
| For Rated Mains Voltage ≤ 450 Vrms                                                                           |                       | I-IV             | 1-111            |            |
| For Rated Mains Voltage ≤ 600 Vrms                                                                           |                       | I-IV             | 1-111            |            |
| For Rated Mains Voltage ≤ 1000 Vrms                                                                          |                       | I-III            |                  |            |
| Climatic Classification                                                                                      |                       | 55/100/21        | 55/100/21        |            |
| Pollution Degree (DIN VDE 0110/1.89)                                                                         |                       | 2                | 2                |            |
| Maximum Working Insulation Voltage                                                                           | V <sub>IORM</sub>     | 1140             | 891              | $V_{peak}$ |
| Input to Output Test Voltage, Method b <sup>a</sup>                                                          | V <sub>PR</sub>       | 2137             | 1670             | $V_{peak}$ |
| $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m = 1s$ , Partial Discharge $< 5 \text{ pC}$ |                       |                  |                  |            |
| Input to Output Test Voltage, Method a <sup>a</sup>                                                          | V <sub>PR</sub>       | 1824             | 1426             | $V_{peak}$ |
| $V_{IORM} \times 1.6 = V_{PR}$ , Type and Sample Test, $t_m = 10s$ , Partial Discharge $< 5 \text{ pC}$      |                       |                  |                  |            |
| Highest Allowable Overvoltage* (Transient Overvoltage, t <sub>ini</sub> = 60s)                               | V <sub>IOTM</sub>     | 8000             | 6000             | $V_{peak}$ |
| Safety Limiting Values (maximum values allowed in the event of a failure)                                    |                       |                  |                  |            |
| Case Temperature                                                                                             | T <sub>S</sub>        | 175              | 175              | °C         |
| Input Current <sup>b</sup>                                                                                   | I <sub>S,INPUT</sub>  | 230              | 230              | mA         |
| Output Power <sup>b</sup>                                                                                    | P <sub>S,OUTPUT</sub> | 600              | 600              | mW         |
| Insulation Resistance at $T_S$ , $V_{IO} = 500 \text{ V}$                                                    | R <sub>S</sub>        | ≤10 <sup>9</sup> | ≤10 <sup>9</sup> | Ω          |

a. Refer to IEC/EN/DIN EN 60747-5-5 Optoisolator Safety Standard section of the *Broadcom Regulatory Guide to Isolation Circuits,* AV02-2041EN, for a detailed description of Method a and Method b partial discharge test profiles.

b. Refer to the following figure for dependence of P<sub>S</sub> and I<sub>S</sub> on ambient temperature:



# **Insulation and Safety-Related Specifications**

| Parameter                                            | Symbol   | AC   | PL-  | Unit  | Conditions                                                                                                                         |
|------------------------------------------------------|----------|------|------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| raiametei                                            | Syllibol | P314 | W314 | Oilit | Conditions                                                                                                                         |
| Minimum External Air Gap (External Clearance)        | L(101)   | 7.0  | 8.0  | mm    | Measured from input terminals to output terminals, shortest distance through air.                                                  |
| Minimum External Tracking (External Creepage)        | L(102)   | 8.0  | 8.0  | mm    | Measured from input terminals to output terminals, shortest distance path along body.                                              |
| Minimum Internal Plastic Gap (Internal<br>Clearance) |          | 0.08 | 0.08 | mm    | Through insulation distance conductor to conductor, usually the straight line distance thickness between the emitter and detector. |
| Minimum Internal Tracking (Internal Creepage)        |          | N/A  | N/A  | mm    | Measured from input terminals to output terminals, along internal cavity.                                                          |
| Tracking Resistance (Comparative Tracking Index)     | CTI      | >175 | >175 | V     | DIN IEC 112/VDE 0303 Part 1.                                                                                                       |
| Isolation Group                                      |          | Illa | Illa |       | Material Group (DIN VDE 0110, 1/89, Table 1).                                                                                      |

#### NOTE

All Broadcom data sheets report the creepage and clearance inherent to the optocoupler component itself. These dimensions are needed as a starting point for the equipment designer when determining the circuit insulation requirements. However, once mounted on a printed circuit board, minimum creepage and clearance requirements must be met as specified for individual equipment standards. For creepage, the shortest distance path along the surface of a printed circuit board between the solder fillets of the input and output leads must be considered (the recommended land pattern does not necessarily meet the minimum creepage of the device). There are recommended techniques such as grooves and ribs that may be used on a printed circuit board to achieve desired creepage and clearances. Creepage and clearance distances will also change depending on factors, such as pollution degree and insulation level.

# **Absolute Maximum Ratings**

| Parameter                                                 | Symbol                            | Min.                                       | Max.            | Unit       | Note |  |  |  |  |
|-----------------------------------------------------------|-----------------------------------|--------------------------------------------|-----------------|------------|------|--|--|--|--|
| Storage Temperature                                       | T <sub>S</sub>                    | -55                                        | 125             | °C         |      |  |  |  |  |
| Operating Temperature                                     | T <sub>A</sub>                    | -40                                        | 100             | °C         |      |  |  |  |  |
| Average Input Current                                     | I <sub>F(AVG)</sub>               | _                                          | 25              | mA         | a    |  |  |  |  |
| Peak Transient Input Current (<1 μs pulse width, 300 pps) | I <sub>F(TRAN)</sub>              | _                                          | 1.0             | А          |      |  |  |  |  |
| Reverse Input Voltage                                     | $V_{R}$                           | _                                          | 5               | V          |      |  |  |  |  |
| High Peak Output Current                                  | I <sub>OH(PEAK)</sub>             | _                                          | 0.6             | А          | b    |  |  |  |  |
| Low Peak Output Current                                   | I <sub>OL(PEAK)</sub>             | _                                          | 0.6             | А          | b    |  |  |  |  |
| Supply Voltage                                            | V <sub>CC</sub> – V <sub>EE</sub> | -0.5                                       | 35              | V          |      |  |  |  |  |
| Output Voltage                                            | V <sub>O(PEAK)</sub>              | -0.5                                       | V <sub>CC</sub> | V          |      |  |  |  |  |
| Output Power Dissipation                                  | P <sub>O</sub>                    | _                                          | 250             | mW         | С    |  |  |  |  |
| Input Power Dissipation                                   | P <sub>I</sub>                    | _                                          | 45              | mW         | d    |  |  |  |  |
| Lead Solder Temperature                                   | 26                                | 260°C for 10s., 1.6 mm below seating plane |                 |            |      |  |  |  |  |
| Solder Reflow Temperature Profile                         | 9                                 | See Package O                              | utline Drawing  | s section. |      |  |  |  |  |

a. Derate linearly above 70°C free air temperature at a rate of 0.3 mA/°C.

- c. Derate linearly above 85°C, free air temperature at the rate of 4.0 mW/°C.
- d. Input power dissipation does not require derating.

# **Recommended Operating Conditions**

| Parameter             | Symbol              | Min. | Max. | Unit | Note |
|-----------------------|---------------------|------|------|------|------|
| Power Supply          | $V_{CC} - V_{EE}$   | 10   | 30   | V    |      |
| Input Current (ON)    | I <sub>F(ON)</sub>  | 8    | 12   | mA   |      |
| Input Voltage (OFF)   | V <sub>F(OFF)</sub> | -3.6 | 0.8  | V    |      |
| Operating Temperature | T <sub>A</sub>      | -40  | 100  | °C   |      |

b. Maximum pulse width = 10 ms, maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with I<sub>O</sub> peak minimum = 0.4A. See Applications Information section for additional details on limiting I<sub>OL</sub> peak.

# **Electrical Specifications (DC)**

Over recommended operating conditions unless otherwise specified.

| Parameter                                           | Symbol                  | Min.                | Тур.                  | Max. | Unit  | Test Conditions                    | Figure | Note |
|-----------------------------------------------------|-------------------------|---------------------|-----------------------|------|-------|------------------------------------|--------|------|
| High Level Output Current                           | I <sub>OH</sub>         | 0.2                 | _                     | _    | Α     | $V_O = V_{CC} - 4$                 | 2      | a    |
|                                                     |                         | 0.4                 | 0.5                   | _    | Α     | $V_O = V_{CC} - 10$                | 3      | b    |
| Low Level Output Current                            | l <sub>OL</sub>         | 0.2                 | 0.4                   | _    | Α     | $V_O = V_{EE} + 2.5$               | 5      | a    |
|                                                     |                         | 0.4                 | 0.5                   | _    | Α     | $V_O = V_{EE} + 10$                | 6      | b    |
| High Level Output Voltage                           | V <sub>OH</sub>         | V <sub>CC</sub> – 4 | V <sub>CC</sub> – 1.8 | _    | V     | $I_0 = -100 \text{ mA}$            | 1      | c, d |
| Low Level Output Voltage                            | V <sub>OL</sub>         | _                   | 0.4                   | 1    | V     | I <sub>O</sub> = 100 mA            | 4      |      |
| High Level Supply Current                           | I <sub>CCH</sub>        | _                   | 0.7                   | 3    | mA    | I <sub>F</sub> = 10 mA             | 7, 8   | е    |
| Low Level Supply Current                            | I <sub>CCL</sub>        | _                   | 1.2                   | 3    | mA    | $I_F = 0 \text{ mA}$               | 7, 8   | е    |
| Threshold Input Current Low to High                 | I <sub>FLH</sub>        | _                   |                       | 7    | mA    | $I_{O} = 0 \text{ mA}, V_{O} > 5V$ | 9, 15  |      |
| Threshold Input Voltage High to Low                 | V <sub>FHL</sub>        | 0.8                 | _                     | _    | V     | $I_{O} = 0 \text{ mA}, V_{O} > 5V$ |        |      |
| Input Forward Voltage                               | V <sub>F</sub>          | 1.2                 | 1.5                   | 1.8  | V     | I <sub>F</sub> = 10 mA             | 16     |      |
| Temperature Coefficient of Input Forward<br>Voltage | $\Delta V_F/\Delta T_A$ | _                   | -1.6                  | _    | mV/°C | I <sub>F</sub> = 10 mA             |        |      |
| Input Reverse Breakdown Voltage                     | $BV_R$                  | 5                   | _                     | _    | V     | $I_R = 10 \mu A$                   |        |      |
| Input Capacitance                                   | C <sub>IN</sub>         | _                   | 60                    | _    | pF    | $f = 1 MHz, V_F = 0V$              |        |      |

a. Maximum pulse width = 50 ms, maximum duty cycle = 0.5%.

b. Maximum pulse width = 10 ms, maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with  $I_O$  peak minimum = 0.4A. See the Applications section for additional details on limiting  $I_{OL}$  peak.

c. In this test,  $V_{OH}$  is measured with a DC load current. When driving capacitive load,  $V_{OH}$  approaches  $V_{CC}$  as  $I_{OH}$  approaches zero amps.

d. Maximum pulse width = 1 ms, maximum duty cycle = 20%.

e. The power supply current increases when operating frequency and  $\mathbf{Q}_{\mathbf{g}}$  of the driven IGBT increases.

# **Switching Specifications (AC)**

Over recommended operating conditions unless otherwise specified.

| Parameter                                                         | Symbol           | Min. | Тур. | Max. | Unit  | Test Conditions                                              | Figure                       | Note |
|-------------------------------------------------------------------|------------------|------|------|------|-------|--------------------------------------------------------------|------------------------------|------|
| Propagation Delay Time to High Output Level                       | t <sub>PLH</sub> | 0.1  | 0.2  | 0.7  | μs    | $R_g = 47\Omega$ ,<br>$C_g = 3 \text{ nF}$ ,<br>f = 10  kHz, | 10, 11,<br>12, 13,<br>14, 17 | a    |
| Propagation Delay Time to Low Output Level                        | t <sub>PHL</sub> | 0.1  | 0.3  | 0.7  | μs    | Duty Cycle = 50%,<br>I <sub>E</sub> = 8 mA,                  |                              | a    |
| Propagation Delay Difference Between Any<br>Two Parts or Channels | PDD              | -0.5 | _    | 0.5  | μs    | V <sub>CC</sub> = 30V                                        |                              | b    |
| Rise Time                                                         | t <sub>R</sub>   | _    | 50   | _    | ns    |                                                              |                              |      |
| Fall Time                                                         | t <sub>F</sub>   | _    | 50   | _    | ns    |                                                              |                              |      |
| Output High Level Common Mode Transient Immunity                  | CM <sub>H</sub>  | 25   | _    | _    | kV/μs | T <sub>A</sub> = 25°C,<br>V <sub>CM</sub> = 1500V            | 18                           | С    |
| Output Low Level Common Mode Transient Immunity                   | CM <sub>L</sub>  | 25   | _    | _    | kV/μs |                                                              | 18                           | d    |

- a. This load condition approximates the gate load of a 1200V/25A IGBT.
- b. PDD is the difference between t<sub>PHL</sub> and t<sub>PLH</sub> between any two parts or channels under the same test conditions.
- c. Common mode transient immunity in the high state is the maximum tolerable  $|dV_{CM}/dt|$  of the common mode pulse  $V_{CM}$  to ensure that the output remains in the high state (that is,  $V_O > 6.0V$ ).
- d. Common mode transient immunity in a low state is the maximum tolerable  $|dV_{CM}/dt|$  of the common mode pulse,  $V_{CM}$ , to ensure that the output remains in a low state (that is,  $V_{CM}$  < 1.0V).

# **Package Characteristics**

| Parameter                                   |           | Symbol           | Min. | Тур.             | Max. | Unit | Test Conditions                               | Figure | Note |
|---------------------------------------------|-----------|------------------|------|------------------|------|------|-----------------------------------------------|--------|------|
| Input-Output Momentary<br>Withstand Voltage | ACPL-P314 | V <sub>ISO</sub> | 3750 | _                | _    |      | T <sub>A</sub> = 25°C,<br>RH < 50% for 1 min. |        | a, b |
|                                             | ACPL-W314 |                  | 5000 | _                | _    |      |                                               |        | b, c |
| Input-Output Resistance                     |           | R <sub>I-O</sub> | _    | 10 <sup>12</sup> | _    |      | V <sub>I-O</sub> = 500V                       |        | b    |
| Input-Output Capacitance                    |           | C <sub>I-O</sub> | _    | 0.6              | _    | pF   | Freq = 1 MHz                                  |        |      |

- In accordance with UL 1577, each optocoupler is proof tested by applying an insulation test voltage > 4500 V<sub>rms</sub> for 1 second (leakage detection current limit I<sub>I-O</sub> < 5 μA). This test is performed before 100% production test for partial discharge (method B) shown in the IEC/EN/DIN EN 60747-5-5 Insulation Related Characteristics<sup>a</sup> (ACPL-P314/W314 Option 060) table, if applicable.
- b. The device is considered a two-terminal device: pins on input side shorted together and pins on output side shorted together.
- c. In accordance with UL 1577, each optocoupler is proof tested by applying an insulation test voltage > 6000  $V_{rms}$  for 1 second (leakage detection current limit  $I_{I-O}$  < 5A). This test is performed before 100% production test for partial discharge (method B) shown in the IEC/EN/DIN EN 60747-5-5 Insulation Related Characteristics<sup>a</sup> (ACPL-P314/W314 Option 060) table, if applicable.

Figure 1  $\,\mathrm{V}_{\mathrm{OH}}\,\mathrm{vs.}\,\mathrm{Temperature}$ 



Figure 3 V<sub>OH</sub> vs. I<sub>OH</sub>



Figure 5 I<sub>OL</sub> vs. Temperature



Figure 2  $I_{OH}$  vs. Teperature



Figure 4  $\,\mathrm{V_{OL}}\,\mathrm{vs.}\,\mathrm{Temperature}$ 



Figure 6 V<sub>OL</sub> vs. I<sub>OL</sub>



Figure 7  $\,$  I<sub>CC</sub> vs. Temperature



Figure 9 I<sub>FLH</sub> vs. Temperature



Figure 11 Propagation Delay vs. I<sub>F</sub>



Figure 8 I<sub>CC</sub> vs. V<sub>CC</sub>



Figure 10 Propagation Delay vs.  $V_{CC}$ 



Figure 12 Propagation Delay vs. Temperature



Figure 13 Propagation Delay vs. Rg



**Figure 15 Transfer Characteristics** 



Figure 14 Propagation Delay vs. Cg



Figure 16 Input Current vs. Forward Voltage



Figure 17 Propagation Delay Test Circuit and Waveforms





**Figure 18 CMR Test Circuit and Waveforms** 





# **Applications Information**

#### **Eliminating Negative IGBT Gate Drive**

To keep the IGBT firmly off, the ACPL-P314/W314 has a very low maximum V<sub>OL</sub> specification of 1.0V. Minimizing R<sub>g</sub> and the lead inductance from the ACPL-P314/W314 to the IGBT gate and emitter (possibly by mounting the ACPL-P314/W314 on a small PC board directly above the IGBT) can eliminate the need for negative IGBT gate drive in many applications as shown in Figure 19. Care should be taken with such a PC board design to avoid routing the IGBT collector or emitter traces close to the ACPL-P314/W314 input as this can result in unwanted coupling of transient signals into the input of ACPL-P314/W314 and degrade performance. (If the IGBT drain must be routed near the ACPL-P314/W314 input, then the LED should be reverse biased when in the off state, to prevent the transient signals coupled from the IGBT drain from turning on the ACPL-P314/W314.)

#### **Selecting the Gate Resistor (Rg)**

Step 1: Calculate Rg minimum from the I<sub>OL</sub> peak specification. The IGBT and Rg in Figure 19 can be analyzed as a simple RC circuit with a voltage supplied by the ACPL-P314/W314.

$$R_g = \frac{V_{CC} - V_{OL}}{I_{OLPEAK}}$$
$$= \frac{24 - 5}{0.6}$$
$$= 32 \Omega$$

The  $V_{OL}$  value of 5V in the previous equation is the  $V_{OL}$  at the peak current of 0.6A. (See Figure 6).

Figure 19 Recommended LED Drive and Application Circuit for ACPL-P314/W314



Step 2: Check the ACPL-P314/W314 power dissipation and increase  $R_g$  if necessary. The ACPL-P314/W314 total power dissipation ( $P_T$ ) is equal to the sum of the emitter power ( $P_E$ ) and the output power ( $P_O$ ).

$$\begin{split} & P_{T} = P_{E} + P_{0} \\ & P_{E} = I_{F} \cdot V_{F} \cdot DutyCycle \\ & P_{0} = P_{0(BIAS)} + P_{0(SWITCHING)} = I_{CC} \cdot V_{CC} + E_{SW} \cdot (R_{g}; Q_{g}) \cdot f \\ & = (I_{CCBIAS} + K_{ICC} \cdot Q_{q} \cdot f) \cdot V_{CC} + E_{SW} \cdot (R_{q}; Q_{q}) \cdot f \end{split}$$

where  $\rm K_{ICC}\cdot Q_g\cdot f$  is the increase in  $\rm I_{CC}$  due to switching and  $\rm K_{ICC}$  is a constant of 0.001 mA/(nC\*kHz). For the circuit in Figure 19 with  $\rm I_F$  (worst case) = 10 mA,  $\rm R_g$  = 32 $\Omega$ , Max Duty Cycle = 80%,  $\rm Q_g$  = 100 nC, f = 20 kHz, and  $\rm T_{AMAX}$  = 85°C:

$$\begin{split} P_E &= 10 \text{ mA} \cdot 1.8 \text{V} \cdot 0.8 = 14 \text{ mW} \\ P_0 &= (3 \text{ mA} + (0.001 \text{ mA/nC} \cdot \text{kHz}) \cdot 20 \text{ kHz} \cdot 100 \text{ nC}) \cdot 24 \text{V} + \\ & 0.4 \, \mu \text{J} \cdot 20 \text{ kHz} = 128 \text{ mW} < 250 \text{ mW} \left( \text{ P}_{0(\text{MAX})} \otimes 85 \, ^{\circ} \text{C} \right) \end{split}$$

The value of 3 mA for  $I_{CC}$  in the previous equation is the max.  $I_{CC}$  over entire operating temperature range.

Since  $P_O$  for this case is less than  $P_{O(MAX)}$ ,  $R_g = 32\Omega$  is alright for the power dissipation.

Figure 20 Energy Dissipated in the ACPL-P314/W314 and for Each IGBT Switching Cycle



# LED Drive Circuit Considerations for Ultra High CMR Performance

Without a detector shield, the dominant cause of optocoupler CMR failure is capacitive coupling from the input side of the optocoupler, through the package, to the detector IC as shown in Figure 21. The ACPL-P314/W314 improves CMR performance by using a detector IC with an optically transparent Faraday shield, which diverts the capacitively coupled current away from the sensitive IC circuitry. However, this shield does not eliminate the capacitive coupling between the LED and optocoupler pins 5–8 as shown in Figure 22. This capacitive coupling causes perturbations in the LED current during common mode transients and becomes the major source of CMR failures for a shielded optocoupler. The main design objective of a high CMR LED drive circuit becomes keeping the LED in the proper state (on or off) during common mode transients. For example, the recommended application circuit (Figure 19) can achieve 10 kV/µs CMR while minimizing component complexity.

Techniques to keep the LED in the proper state are discussed in the next two sections.

Figure 21 Optocoupler Input to Output Capacitance Model for Unshielded Optocouplers



Figure 22 Optocoupler Input to Output Capacitance Model for Shielded Optocouplers



# CMR with the LED On (CMR<sub>H</sub>)

A high CMR LED drive circuit must keep the LED on during common mode transients. This is achieved by overdriving the LED current beyond the input threshold so that it is not pulled below the threshold during a transient. A minimum LED current of 8 mA provides adequate margin over the maximum  $I_{\text{FLH}}$  of 5 mA to achieve 10 kV/µs CMR.

#### CMR with the LED Off (CMR<sub>L</sub>)

A high CMR LED drive circuit must keep the LED off ( $V_F \le V_{F(OFF)}$ ) during common mode transients. For example, during a  $-dV_{CM}$ /dt transient in Figure 23, the current flowing through  $C_{LEDP}$  also flows through the  $R_{SAT}$  and  $V_{SAT}$  of the logic gate. As long as the low state voltage developed across the logic gate is less than  $V_{F(OFF)}$ , the LED remains off and no common mode failure occurs.

Figure 23 Equivalent Circuit for Figure 17 During Common Mode Transient



The open collector drive circuit, shown in Figure 24, cannot keep the LED off during a  $+dV_{CM}/dt$  transient, since all the current flowing through  $C_{LEDN}$  must be supplied by the LED, and it is not recommended for applications requiring ultra high CMR1 performance. The alternative drive circuit, like the recommended application circuit (Figure 19), achieves ultra high CMR performance by shunting the LED in the off state.

Figure 24 Not Recommended Open Collector Drive Circuit



Figure 25 Recommended LED Drive Circuit for Ultra-High CMR Dead Time and Propagation Delay Specifications



#### **Dead Time and Propagation Delay Specifications**

The ACPL-P314/W314 includes a Propagation Delay Difference (PDD) specification intended to help designers minimize *dead time* in their power inverter designs. Dead time is the time high and low side power transistors are off. Any overlap in QI and Q2 conduction will result in large currents flowing through the power devices from the high voltage to the low-voltage motor rails. To minimize dead time in a given design, the turn on of LED2 should be delayed (relative to the turn off of LED1) so that under worst-case conditions, transistor Q1 has just turned off when transistor Q2 turns on, as shown in Figure 26. The amount of delay necessary to achieve this condition is equal to the maximum value of the propagation delay difference specification, PDD max, which is specified to be 500 ns over the operating temperature range of -40°C to 100°C.

Figure 26 Minimum LED Skew for Zero Dead Time



\*PDD = PROPAGATION DELAY DIFFERENCE
NOTE: FOR PDD CALCULATIONS THE PROPAGATION DELAYS
ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS.

Delaying the LED signal by the maximum propagation delay difference ensures that the minimum dead time is zero, but it does not tell a designer what the maximum dead time will be. The maximum dead time is equivalent to the difference between the maximum and minimum propagation delay difference specification as shown in Figure 27. The maximum dead time for the ACPL-P314/W314 is 1  $\mu s$  (= 0.5  $\mu s$  – (-0.5  $\mu s$ )) over the operating temperature range of -40°C to 100°C.

Figure 27 Waveforms for Dead Time



\*PDD = PROPAGATION DELAY DIFFERENCE
NOTE: FOR DEAD TIME AND PDD CALCULATIONS ALL PROPAGATION
DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS.

# NOTE The propagation delays used to calculate PDD and dead time are taken at equal temperatures and test conditions since the optocouplers under consideration are typically mounted in close proximity to each other and are switching identical IGBTs.

# Thermal Model for ACPL-P314/W314 Streched-SO6 Package Optocoupler

#### **Definitions**

R<sub>11</sub>: Junction to Ambient Thermal Resistance of LED due to heating of LED.

R<sub>12</sub>: Junction to Ambient Thermal Resistance of LED due to heating of Detector (Output IC).

R<sub>21</sub>: Junction to Ambient Thermal Resistance of Detector (Output IC) due to heating of LED.

R<sub>22</sub>: Junction to Ambient Thermal Resistance of Detector (Output IC) due to heating of Detector (Output IC).

 $P_1$ : Power dissipation of LED (W).

P<sub>2</sub>: Power dissipation of Detector/Output IC (W).

 $T_1$ : Junction temperature of LED (C).

T<sub>2</sub>: Junction temperature of Detector (C).

T<sub>a</sub>: Ambient temperature.

 $\Delta T_1$ : Temperature difference between LED junction and ambient (C).

 $\Delta T_2$ : Temperature deference between Detector junction and ambient.

Ambient Temperature: Junction to Ambient Thermal Resistances were measured approximately 1.25 cm above optocoupler at  $\sim$ 23°C in still air.

#### **Description**

This thermal model assumes that an 6-pin single-channel plastic package optocoupler is soldered into a  $7.62 \text{ cm} \times 7.62 \text{ cm}$  printed circuit board (PCB). The temperature at the LED and Detector junctions of the optocoupler can be calculated using the equations below.

$$T_1 = (R_{11} \times P_1 + R_{12} \times P_2) + T_a - (1)$$

$$T_2 = (R_{21} \times P_1 + R_{22} \times P_2) + T_a - (2)$$

| JEDEC Specifications | R <sub>11</sub> | R <sub>12</sub> , R <sub>21</sub> | R <sub>22</sub> |
|----------------------|-----------------|-----------------------------------|-----------------|
| Low K board          | 357             | 150, 166                          | 228             |
| High K board         | 249             | 76, 79                            | 159             |

**NOTE** Maximum junction temperature for above parts: 125°C.

For product information and a complete list of distributors, please go to our web site: www.broadcom.com.

Broadcom, the pulse logo, Connecting everything, Avago Technologies, Avago, and the A logo are among the trademarks of Broadcom and/or its affiliates in the United States, certain other countries and/or the EU.

Copyright © 2005–2017 by Broadcom. All Rights Reserved.

The term "Broadcom" refers to Broadcom Limited and/or its subsidiaries. For more information, please visit www.broadcom.com.

Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design.

Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

AV02-0158EN - April 4, 2017



