

www.ti.com

## Rambus™ XDR™ CLOCK GENERATOR

#### **FEATURES**

- High-Speed Clock Support: 300-MHz-667-MHz Clock Source for XDR Memory Subsystems and Redwood Logic Interface
- Quad (Open-Drain) Differential Output Drivers
- Spread-Spectrum Compatible Clock Input Can
  Be Distributed to Minimize EMI
- Differential or Single-Ended Reference Clock Input of 100 MHz or 133 MHz
- Serial Interface Features: Programmable Frequency Multiplier, Select Any One to Four Outputs and Mode of Operation
- Supports Frequency Multiplication Factors of:
   ×3, ×4, ×5, ×6, ×8, ×9/2, ×15/2, ×15/4
- All PLL Loop Filter Components Are Integrated
- Low |Cycle-to-Cycle| of 1-6 Cycle Jitter:

40 ps: 300-635 MHz30 ps: 636-667 MHz

- PLLs Are Powered Down if No Valid REF Clock (<10 MHz) Is Detected or VDD Is Below 1 6 V
- Operates From Single 2.5-V Supply (±0.125 V)
- Packaged in TSSOP-28
- Commercial Temperature Range 0°C to 70°C

#### APPLICATIONS

 XDR Memory Subsystem and Redwood Logic Interface

# DESCRIPTION

The CDCD5704 clock generator provides the necessary clock signals to support an XDR memory subsystem and Redwood logic interface using a reference clock input with or without spread-spectrum modulation. Contained in a 28-pin TSSOP package that includes four differential clock outputs, the CDCD5704 provides an off-the-shelf solution for a broad range of high-performance interface applications.

The block diagram shows the major components of the CDCD5704, which include a phase-locked loop, a bypass multiplexer, and four differential output buffers (CLK0 to CLK3). All four outputs can be disabled by a logical low at the input of the EN pin. An output is enabled when EN is high and a value of 1 is in its serial interface register (RegA–RegD).

The PLL receives a reference clock input signal, REFCLK, and outputs a clock signal at a frequency equal to the input frequency times the multiplication factor. The PLL output clock signal is fed to the differential output buffers to drive the enabled clocks. Disabled outputs are set to high impedance.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Rambus, XDR are trademarks of Rambus Inc.

All other trademarks are the property of their respective owners.



P0043-01



The bypass mode routes the input clock REFCLK to the differential output buffers, bypassing the PLL.

To ensure that the CDCD5704 clock generator always performs correctly, the device switches off the PLL and the outputs are in the high-impedance state, once the clock input is below 10 MHz. If the supply voltage VDD is less than  $V_{PUC}$ , all logic gates are reset, the PLL is powered down, and the outputs are in the high-impedance state. Therefore, the device only starts its operation if these minimum requirements are met.

Because the CDCD5704 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. With use of an external reference clock, this signal must be fixed-frequency and fixed-phase prior to the start of stabilization time.

The device operates from a single 2.5-V supply voltage. The CDCD5704 device is characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C.

#### **FUNCTIONAL BLOCK DIAGRAM**





#### **Table 1. TERMINAL FUNCTIONS**

| TERMINAL |               | TVD=   | DECODITION                                             |
|----------|---------------|--------|--------------------------------------------------------|
| NAME     | NO.           | TYPE   | DESCRIPTION                                            |
| BYPASS   | 14            | Input  | If 0, the PLL is bypassed and the PLL is switched off. |
| CLK0     | 27            | Output | Output for Clock0                                      |
| CLK0B    | 26            | Output | Complementary output for Clock0                        |
| CLK1     | 24            | Output | Output for Clock1                                      |
| CLK1B    | 23            | Output | Complementary output for Clock1                        |
| CLK2     | 20            | Output | Output for Clock2                                      |
| CLK2B    | 19            | Output | Complementary output for Clock2                        |
| CLK3     | 17            | Output | Output for Clock3                                      |
| CLK3B    | 16            | Output | Complementary output for Clock3                        |
| EN       | 11            | Input  | Output enable; if 0, all outputs are disabled.         |
| ID0      | 12            | Input  | Device ID, bit 0                                       |
| ID1      | 13            | Input  | Device ID, bit 1                                       |
| ISET     | 3             | Output | Set clock driver current with external resistor        |
| REFCLK   | 5             | Input  | Reference clock input                                  |
| REFCLKB  | 6             | Input  | Complementary reference clock input                    |
| SCL      | 9             | Input  | Serial interface clock, 3.3-V compatible               |
| SDA      | 10            | Input  | Serial interface data, 3.3-V compatible                |
| VDD      | 15, 22, 28    | Power  | 2.5-V power supply for outputs                         |
| VDDC     | 7             | Power  | 2.5-V power supply for core                            |
| VDDP     | 1             | Power  | 2.5-V power supply for PLL                             |
| VSS      | 4, 18, 21, 25 | Ground | Ground                                                 |
| VSSC     | 8             | Ground | Ground for core                                        |
| VSSP     | 2             | Ground | Ground for PLL                                         |

#### **SERIAL INTERFACE**

The following section describes the serial interface programming. In general, the serial interface slave supports byte-write/-read and word-write/-read protocol as defined in the SMBus or I<sup>2</sup>C specification.

#### **Serial Interface Operation Requirement**

The internal timing of the serial interface logic block in the CDCD5704 requires a timing reference derived from the input clock (REFCLK). A reference clock must be present at the REFCLK pin for the serial interface to be operational.

#### Serial Interface Device Address

| A6 | A5 | A4 | A3 | A2 | A1  | A0  | W/R |
|----|----|----|----|----|-----|-----|-----|
| 1  | 1  | 0  | 1  | 1  | ID1 | ID0 | 0/1 |

The device-ID is determined by the external pins ID0 and ID1. They are part of the device 8-bit address. Therefore, four different devices (00, 01, 10, and 11) can be addressed via the same serial interface. The least significant bit of the address designates a write or read operation.

#### R/W Bit:

0 = write to CDCD5704 device

1 = read from CDCD5704 device



#### **Command Code Definition**

| Bit     | Description                                                    |  |  |  |  |  |
|---------|----------------------------------------------------------------|--|--|--|--|--|
| C7      | 1 = byte-write/-read or word-write/-read operation             |  |  |  |  |  |
| (C6:C0) | Byte offset for byte-write/-read or word-write/-read operation |  |  |  |  |  |

| Command Code for Byte-Write/-Read Operation | Hex Code | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 |
|---------------------------------------------|----------|----|----|----|----|----|----|----|----|
| Byte 0                                      | 80h      | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Byte 1                                      | 81h      | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |
| Byte 2                                      | 82h      | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |

| Command Code for Word-Write/-Read Operation | Hex Code | <b>C7</b> | C6 | C5 | C4 | C3 | C2 | C1 | C0 |
|---------------------------------------------|----------|-----------|----|----|----|----|----|----|----|
| Word 0: Byte 0 and byte 1                   | 80h      | 1         | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Word 1: Byte 1 and byte 2                   | 81h      | 1         | 0  | 0  | 0  | 0  | 0  | 0  | 1  |

## **Serial Interface Generic Programming Sequence**

| 1 | 7             | 1  | 1 | 8         | 1 | 1 |
|---|---------------|----|---|-----------|---|---|
| S | Slave Address | Wr | Α | Data Byte | Α | Р |

- S Start Condition
- Sr Repeated Start Condition
- Rd Read (Bit Value = 1)
- Wr Write (Bit Value = 0)
- A Acknowledge (ACK = 0 and NACK = 1)
- P Stop Condition
- PE Packet Error
- Master-to-Slave Transmission
- Slave-to-Master Transmission

M0053-01

### **Byte-Write Programming Sequence**

| 1 | 7             | 1  | 1 | 8            | 1 | 8         | 1 | 1 |
|---|---------------|----|---|--------------|---|-----------|---|---|
| S | Slave Address | Wr | Α | Command Code | Α | Data Byte | Α | Р |

## **Byte-Read Programming Sequence**

| 1 | 7             | 1  | 1 | 8            | 1 | 1 | 7             | 1  | 1 |
|---|---------------|----|---|--------------|---|---|---------------|----|---|
| S | Slave Address | Wr | Α | Command Code | Α | S | Slave Address | Rd | Α |

|  | 8         | 1 | 1 |  |
|--|-----------|---|---|--|
|  | Data Byte | Α | Р |  |
|  |           | 1 |   |  |

4





Figure 1. Timing Diagram, Serial Control Interface

T0131-01



## **Serial Interface Configuration Command Bitmap**

## Byte 0

| Bit | Bit Name | Description/Function         | Туре | Power-Up Condition |
|-----|----------|------------------------------|------|--------------------|
| 7   | RES      | Reserved                     | R/W  | 0                  |
| 6   | MULT2    | Multiplication factor, bit 2 | R/W  | 0                  |
| 5   | MULT1    | Multiplication factor, bit 1 | R/W  | 0                  |
| 4   | MULT0    | Multiplication factor, bit 0 | R/W  | 1                  |
| 3   | RegA     | Enable CLK0                  | R/W  | 1                  |
| 2   | RegB     | Enable CLK1                  | R/W  | 1                  |
| 1   | RegC     | Enable CLK2                  | R/W  | 1                  |
| 0   | RegD     | Enable CLK3                  | R/W  | 1                  |

### Byte 1

| Bit | Bit Name | Description/Function                            | Type | Power-Up Condition |
|-----|----------|-------------------------------------------------|------|--------------------|
| 7   | RES      | Reserved                                        | R/W  | 0                  |
| 6   | RES      | Reserved                                        | R/W  | 0                  |
| 5   | RES      | Reserved                                        | R/W  | 0                  |
| 4   | RES      | Reserved                                        | R/W  | 0                  |
| 3   | RES      | Reserved for vendor option                      | R/W  | 0                  |
| 2   | RES      | Reserved for vendor option                      | R/W  | 0                  |
| 1   | RES      | Reserved for vendor option                      | R/W  | 0                  |
| 0   | RegTest  | Vendor test register. If high, then Vendor Test | R/W  | 0                  |

## Byte 2

| Bit | Bit Name | Description/Function   | Type | Power-Up Condition |
|-----|----------|------------------------|------|--------------------|
| 7   | REV0     | Device revision, bit 4 | R    | 0                  |
| 6   | REV0     | Device revision, bit 3 | R    | 0                  |
| 5   | REV0     | Device revision, bit 2 | R    | 0                  |
| 4   | REV0     | Device revision, bit 1 | R    | 0                  |
| 3   | REV0     | Device revision, bit 0 | R    | 0                  |
| 2   | VID2     | Vendor ID bit 2        | R    | 0                  |
| 1   | VID1     | Vendor ID bit 1        | R    | 1                  |
| 0   | VID0     | Vendor ID bit 0        | R    | 1                  |



#### **FUNCTIONAL DESCRIPTION OF THE LOGIC**

#### **PLL Multiplication Factor Selection**

| Mult2   | Mult1 | Mult0 | Multiplication | Output Frequency (MHz) |                    |  |  |  |
|---------|-------|-------|----------------|------------------------|--------------------|--|--|--|
| Willitz | Wuiti | Wuito | Factor         | REFCLK = 100 MHz       | REFCLK = 133 MHz   |  |  |  |
| 0       | 0     | 0     | 3              | 300                    | 400                |  |  |  |
| 0(1)    | 0(1)  | 1 (1) | 4(1)           | 400                    | 533                |  |  |  |
| 0       | 1     | 0     | 5              | 500                    | 667                |  |  |  |
| 0       | 1     | 1     | 6              | 600                    | 800 <sup>(2)</sup> |  |  |  |
| 1       | 0     | 0     | 8              | 800 <sup>(2)</sup>     | _(2)               |  |  |  |
| 1       | 0     | 1     | 9/2            | 450                    | 600                |  |  |  |
| 1       | 1     | 0     | 15/2           | 750 <sup>(2)</sup>     | _(2)               |  |  |  |
| 1       | 1     | 1     | 15/4           | 375                    | 500                |  |  |  |

<sup>(1)</sup> Default settings after power up

### **Modes of Operation**

| EN | BYPASS | Reg-Test         | RegA             | RegB  | RegC             | RegD             | CLK0    | CLK1      | CLK2       | CLK3    |
|----|--------|------------------|------------------|-------|------------------|------------------|---------|-----------|------------|---------|
| L  | Х      | Х                | Χ                | Х     | Х                | Х                | HI-Z    | HI-Z      | HI-Z       | HI-Z    |
| Н  | Х      | 1                | Χ                | Х     | Х                | X                | RES     | ERVED FOR | R VENDOR T | EST     |
| Н  | L      | 0                | Χ                | Х     | Х                | X                | REFCLK  | REFCLK    | REFCLK     | REFCLK  |
| Н  | Н      | 0                | 0                | 0     | 0                | 0                | HI-Z    | HI-Z      | HI-Z       | HI-Z    |
| Н  | Н      | 0                | 1                | 0     | 0                | 0                | PLL CLK | HI-Z      | HI-Z       | HI-Z    |
| Н  | Н      | 0                | 0                | 1     | 0                | 0                | HI-Z    | PLL CLK   | HI-Z       | HI-Z    |
| Н  | Н      | 0                | 1                | 1     | 0                | 0                | PLL CLK | PLL CLK   | HI-Z       |         |
| Н  | Н      | 0                | 0                | 0     | 1                | 0                | HI-Z    | HI-Z      | PLL CLK    |         |
| Н  | Н      | 0                | 1                | 0     | 1                | 0                | PLL CLK | HI-Z      | PLL CLK    |         |
| Н  | Н      | 0                | 0                | 1     | 1                | 0                | HI-Z    | PLL CLK   | PLL CLK    | HI-Z    |
| Н  | Н      | 0                | 1                | 1     | 1                | 0                | PLL CLK | PLL CLK   | PLL CLK    | HI-Z    |
| Н  | Н      | 0                | 0                | 0     | 0                | 1                | HI-Z    | HI-Z      | HI-Z       | PLL CLK |
| Н  | Н      | 0                | 1                | 0     | 0                | 1                | PLL CLK | HI-Z      | HI-Z       | PLL CLK |
| Н  | Н      | 0                | 0                | 1     | 0                | 1                | HI-Z    | PLL CLK   | HI-Z       | PLL CLK |
| Н  | Н      | 0                | 1                | 1     | 0                | 1                | PLL CLK | PLL CLK   | HI-Z       | PLL CLK |
| Н  | Н      | 0                | 0                | 0     | 1                | 1                | HI-Z    | HI-Z      | PLL CLK    | PLL CLK |
| Н  | Н      | 0                | 1                | 0     | 1                | 1                | PLL CLK | HI-Z      | PLL CLK    | PLL CLK |
| Н  | Н      | 0                | 0                | 1     | 1                | 1                | HI-Z    | PLL CLK   | PLL CLK    | PLL CLK |
| Н  | Н      | 0 <sup>(1)</sup> | 1 <sup>(1)</sup> | 1 (1) | 1 <sup>(1)</sup> | 1 <sup>(1)</sup> | PLL CLK | PLL CLK   | PLL CLK    | PLL CLK |

<sup>(1)</sup> Default settings after power up

<sup>(2)</sup> Output at this frequency does not conform to all the ac device characteristics in the *Device Characteristics* table, or ouput frequency is not supported.



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                |                      | VALUE                          | UNIT |
|------------------|------------------------------------------------|----------------------|--------------------------------|------|
| $V_{DD}$         | Supply voltage range                           |                      | -0.3 to 2.8                    | V    |
| \/               | Input voltage range (2)                        | For SCL and SDA      | -0.3 to 3.6                    | V    |
| VI               | input voltage range (=)                        | For all other inputs | -0.3 to V <sub>DD</sub> + 0.25 | V    |
| Vo               | Output voltage range (2)                       |                      | -0.5 to V <sub>DD</sub> + 0.5  | V    |
| I <sub>IK</sub>  | Input clamp current, $(V_I < 0, V_I > V_{DD})$ |                      | ±20                            | mA   |
| Io               | Continuous output current                      |                      | ±50                            | mA   |
|                  |                                                | No airflow           | 94.4                           |      |
| В                | Thermal registeres innetion to embient (3)     | Airflow 150 ft/min   | 82.8                           | K/W  |
| $R_{\theta JA}$  | Thermal resistance, junction-to-ambient (3)    | Airflow 250 ft/min   | 79.1                           | r/vv |
|                  |                                                | Airflow 500 ft/min   | 74                             |      |
| $R_{\theta JC}$  | Thermal resistance, junction-to-case (3)       | No airflow           | 31.8                           | K/W  |
| $R_{\theta JB}$  | Thermal resistance, junction-to-board (3)      | No airflow           | 68.9                           | K/W  |
| TJ               | Maximum junction temperature                   |                      | 125                            | °C   |
| T <sub>stg</sub> | Storage temperature range                      |                      | -65 to 150                     | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### RECOMMENDED DC OPERATING CONDITIONS

|                      |                                                                 | MIN                      | NOM | MAX                      | UNIT |
|----------------------|-----------------------------------------------------------------|--------------------------|-----|--------------------------|------|
| $V_{DDP}$            | Supply voltage for PLL                                          | 2.375                    | 2.5 | 2.625                    | V    |
| $V_{DDC}$            | Supply voltage for core                                         | 2.375                    | 2.5 | 2.625                    | V    |
| $V_{DD}$             | Supply voltage for clock buffers                                | 2.375                    | 2.5 | 2.625                    | V    |
| T <sub>A</sub>       | Operating free-air temperature                                  | 0                        |     | 70                       | °C   |
| V <sub>IL,CLK</sub>  | Low-level input voltage, REFCLK/REFCLKB                         | -0.15                    |     | 0.15                     | V    |
| V <sub>IX,CLK</sub>  | Crossing-point voltage, input voltage threshold, REFCLK/REFCLKB | 0.2                      |     | 0.55                     | V    |
| V <sub>IH,CLKD</sub> | High-level input voltage, REFCLK/REFCLKB                        | 0.6                      |     | 0.95                     | V    |
| $\Delta V_{IX,CLK}$  | Difference in crossing-point voltage                            |                          |     | 0.15                     | V    |
| V <sub>IL SE</sub>   | Low-level, single-ended input voltage, REFCLK                   | -0.15                    |     | V <sub>th SE</sub> - 0.3 | V    |
| V <sub>th SE</sub>   | Single-ended input-voltage threshold, REFCLK (1)                | 0.35                     |     | 0.5 V <sub>DD</sub>      | V    |
| V <sub>IH SE</sub>   | High-level, single-ended input voltage, REFCLK                  | V <sub>th SE</sub> + 0.3 |     | 2.625                    | V    |
| V <sub>IL L</sub>    | Low-level input voltage, ID0, ID1, EN, BYPASS                   | -0.15                    |     | 0.8                      | V    |
| V <sub>IH L</sub>    | High-level input voltage, ID0, ID1, EN, BYPASS                  | 1.4                      |     | 2.625                    | V    |
| V <sub>IL SM</sub>   | Low-level input voltage, SCL, SDA (2)                           | -0.15                    |     | 0.8                      | V    |
| V <sub>IH SM</sub>   | High-level input voltage, SCL, SDA (2)                          | 1.4                      |     | 3.465                    | V    |

<sup>(1)</sup> When using a single-ended clock input, V<sub>th</sub> is supplied to the REFCLKB pin. Duty cycle of single-ended REFCLK input is measured at V<sub>th</sub>.

<sup>(2)</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51 and JEDEC2S1P (high-k board).

<sup>(2)</sup> This range of SCL and SDA input high voltage allows the CDCD5704 to co-exist with 3.3 V, 2.5 V, and 1.8 V devices on the same serial-interface bus system.



#### RECOMMENDED AC OPERATING CONDITIONS

|                                  |                                                                                           | MIN | NOM MAX | UNIT |
|----------------------------------|-------------------------------------------------------------------------------------------|-----|---------|------|
| t <sub>CYCLE,IN</sub>            | REFCLK/REFCLKB input cycle time                                                           | 7   | 11      | ns   |
| t <sub>CYC,TEST</sub>            | REFCLK/REFCLKB input cycle time for BYPASS                                                | 4   | 40      | ns   |
| $t_{J,IN}$                       | Input  cycle-to-cycle  jitter <sup>(1)</sup>                                              |     | 185     | ps   |
| DC <sub>IN</sub>                 | Input duty cycle over 10,000 cycles <sup>(2)</sup>                                        | 40% | 60%     |      |
| t <sub>r</sub> /t <sub>f</sub>   | Rise and fall time for REFCLK signal from 20% to 80% of input voltage $V_{\text{IN}}$     | 175 | 700     | ps   |
| t <sub>cr</sub> /t <sub>cf</sub> | Difference between rise time and fall time of REFCLK signal from 20% to 80%               |     | 150     | ps   |
| f <sub>m,IN</sub>                | SSC frequency modulation repeat frequency <sup>(3)</sup>                                  | 30  | 33      | kHz  |
| P <sub>m tria</sub>              | Modulation index (= frequency deviation/center frequency) for triangle modulation (3)     |     | 0.6%    |      |
| P <sub>m n tria</sub>            | Modulation index (= frequency deviation/center frequency) for non-triangle modulation (4) |     | 0.5%    |      |
| t <sub>SR</sub>                  | Input slew rate REFCLK/REFCLKB                                                            | 1   | 4       | V/ns |
| SERIAL II                        | NTERFACE TIMING                                                                           |     |         |      |
| f <sub>SCLK</sub>                | SCLK frequency <sup>(5)</sup>                                                             | 0   | 100     | kHz  |
| t <sub>h(START)</sub>            | START hold time <sup>(5)</sup>                                                            | 4   |         | μs   |
| t <sub>w(SCLL)</sub>             | SCLK low-pulse duration <sup>(5)</sup>                                                    | 4.7 |         | μs   |
| t <sub>w(SCLH)</sub>             | SCLK high-pulse duration <sup>(5)</sup>                                                   | 4   |         | μs   |
| t <sub>su(START)</sub>           | START setup time <sup>(5)</sup>                                                           | 4.7 |         | μs   |
| t <sub>h(SDATA)</sub>            | SDATA hold time <sup>(5)</sup>                                                            | 300 |         | ps   |
| t <sub>su(SDATA)</sub>           | SDATA setup time <sup>(5)</sup>                                                           | 250 |         | ps   |
| t <sub>r(SDATA)</sub> /          | SDATA/SCLK input rise time <sup>(5)</sup>                                                 |     | 1000    | ns   |
| t <sub>f(SDATA)</sub> /          | SDATA/SCLK input fall time <sup>(5)</sup>                                                 |     | 300     | ns   |
| t <sub>su(STOP)</sub>            | STOP setup time <sup>(5)</sup>                                                            | 4   |         | μs   |
| t <sub>(BUS)</sub>               | Bus free time                                                                             | 4.7 |         | μs   |

- RefCLK jitter is measured at  $(V_{IH(nom)} V_{IL(nom)})/2$  and is the absolute value of the worst-case deviation. Measured at crossing points for differential clock input or at input threshold voltage  $V_{TH}$  for single-ended clock input. (2)
- If input modulation is used; input modulation is allowed but not required.
- The amount of allowed spreading for any non-triangular modulation is determined by the induced downstream tracking skew, which cannot exceed the skew generated by the specified 0.6% triangular modulation. Typically, the amount of allowed non-triangular modulation is about 0.5%.
- See Figure 1 for the timing behavior of the serial interface.

#### **DEVICE CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                                       | TEST CONDITIONS                                                                               | MIN  | TYP   | MAX  | UNIT |
|---------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|-------|------|------|
| OVERAL              | L PARAMETER                                                     |                                                                                               |      |       |      |      |
|                     | Supply ourrant (- I I I I I I I I                               | At 300 MHz and 2.625 V                                                                        |      | 70    | 85   | mΛ   |
| I <sub>DD</sub>     | Supply current (= $I_{VDD} + I_{VDDP} + I_{VDDC}$ )             | At 667 MHz and 2.625 V                                                                        |      | 90    | 115  | mA   |
| V <sub>PUC</sub>    | Supply voltage threshold for power-up control circuit           | Over complete supply voltage range                                                            | 1.1  | 1.8   | 2.2  | V    |
| DC DEVI             | CE CHARACTERISTICS                                              |                                                                                               |      |       |      |      |
| V <sub>OX</sub>     | Differential output crossing-point voltage (1)                  | Output load; see Figure 3.                                                                    | 0.9  | 1     | 1.1  | V    |
| V <sub>cos</sub>    | Output voltage swing (p-p, single-ended) (2)                    |                                                                                               | 0.3  | 0.325 | 0.35 | V    |
| V <sub>OL,ABS</sub> | Absolute output low voltage <sup>(3)</sup>                      |                                                                                               | 0.85 |       |      | V    |
| V <sub>ISET</sub>   | Reference voltage for swing control current IREF <sup>(4)</sup> | $V_{DD} = 2.375 \text{ V to } 2.625 \text{ V}, T = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ | 0.98 | 1     | 1.02 | V    |

- (1)  $V_{OX}$  is measured on external divider as shown in Figure 3.
- $V_{COS}$  = (clock output high voltage clock output low voltage), at the measurement points shown in Figure 3, excluding overshoot and
- $V_{\text{OL},ABS}$  is measured at the clock output of the package, instead of the measurement points of Figure 3.
- (4)  $I_{REF}$  is equal to  $V_{ISET}/R_{RC}$ . Tolerance of  $R_{RC}$  must be  $\pm 1\%$  or smaller.



### **DEVICE CHARACTERISTICS (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

|                                   | PARAMETER                                                                                                                                       | TEST CONDITIONS                                                                                                    | MIN  | TYP  | MAX  | UNIT   |  |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|--------|--|
| I <sub>OL</sub> /I <sub>REF</sub> | Ratio of output low current to reference current                                                                                                |                                                                                                                    | 6.8  | 7    | 7.2  |        |  |
| I <sub>OL,ABS</sub>               | Minimum current at V <sub>OL,ABS</sub> <sup>(5)</sup>                                                                                           | V <sub>OL,ABS</sub> = 0.85 V                                                                                       | 45   |      |      | mA     |  |
| $V_{OL,SDA}$                      | SDA output low voltage                                                                                                                          | $V_{DD} = 2.375 \text{ V to } 2.625 \text{ V},$<br>$I_{OH} = 4 \text{ mA}$                                         |      |      | 0.4  | V      |  |
| I <sub>OL,SDA</sub>               | SDA output low current                                                                                                                          | $V_{DD} = 2.375 \text{ V to } 2.625 \text{ V},$<br>$V_{O} = 0.8 \text{ V}$                                         | 6    |      |      | mA     |  |
| I <sub>OZ</sub>                   | Output 3-state current                                                                                                                          | CLK0 to CLK4                                                                                                       |      |      | ±50  | μΑ     |  |
| I <sub>IR</sub>                   | REFCLK input current                                                                                                                            | $V_I = 0 V \text{ or } V_{DD}$                                                                                     |      |      | ±5   | μΑ     |  |
| I <sub>IL</sub>                   | Logic input current                                                                                                                             | $V_I = 0 V \text{ or } V_{DD}$                                                                                     |      |      | ±10  | μΑ     |  |
| AC DEVIC                          | CE CHARACTERISTICS                                                                                                                              |                                                                                                                    |      |      |      |        |  |
| C <sub>IR</sub>                   | Input capacitance, REFCLK, REFCLKB <sup>(6)</sup>                                                                                               |                                                                                                                    |      | 2    | 7    | pF     |  |
| C <sub>IL</sub>                   | Input capacitance logic pins <sup>(7)</sup>                                                                                                     |                                                                                                                    |      | 2    | 10   | pF     |  |
| t <sub>CYCLE</sub>                | Clock cycle time (8)                                                                                                                            | 300 MHz to 667 MHz, possible SSC is not taken into account                                                         | 1.5  |      | 3.33 | ns     |  |
|                                   | Cycle-to-cycle jitter  of 1–6 clock cycles                                                                                                      | 10,000 cycles, 300 MHz<br>to 635 MHz <sup>(9)</sup>                                                                |      |      | 40   | ps     |  |
| <sup>t</sup> jit(per)             | Cycle-to-cycle jitter or 1–6 clock cycles                                                                                                       | 10,000 cycles, 636 MHz to 667 MHz <sup>(9)</sup>                                                                   |      |      | 30   | ps     |  |
| L <sub>1</sub>                    | SSB phase noise at 1 MHz                                                                                                                        | 300-MHz-667-MHz output (10)                                                                                        |      | -115 | -97  | dBc/Hz |  |
| L <sub>20</sub>                   | SSB phase noise at 20 MHz                                                                                                                       | 300-MHz-667-MHz output <sup>(10)</sup>                                                                             |      | -150 | -128 | dBc/Hz |  |
| $\Delta t_{\text{skew(o)}}$       | Drift in t <sub>skew(o)</sub> <sup>(11)</sup>                                                                                                   | V <sub>DD</sub> = 2.375 V to 2.625 V,<br>T = 0 to 70°C                                                             |      |      | 15   | ps     |  |
| odc                               | Output duty cycle                                                                                                                               |                                                                                                                    | 45%  | 50%  | 55%  |        |  |
|                                   | Cools to social districtions                                                                                                                    | 300 MHz to 635 MHz                                                                                                 |      |      | 40   |        |  |
| t <sub>ODC,ERR</sub>              | Cycle-to-cycle  duty-cycle error                                                                                                                | 636 MHz to 667 MHz                                                                                                 |      |      | 30   | ps     |  |
| t <sub>ERR,SSC</sub>              | PLL output phase error when tracking SSC                                                                                                        |                                                                                                                    | -100 |      | 100  | ps     |  |
| t <sub>r</sub> /t <sub>f</sub>    | Output rise and fall time                                                                                                                       | V <sub>OUT</sub> = 20%-80%                                                                                         | 100  |      | 300  | ps     |  |
| t <sub>cr</sub> /t <sub>cf</sub>  | Difference between output rise and fall times                                                                                                   | V <sub>OUT</sub> = 20%–80%, f <sub>out</sub> = 300 MHz<br>to 667 MHz                                               |      |      | 100  | ps     |  |
| Z <sub>OUT</sub>                  | Output dynamic impedance <sup>(12)</sup>                                                                                                        | V <sub>OL</sub> = 0.9 V                                                                                            | 750  |      |      | Ω      |  |
| tL                                | Power-up lock time                                                                                                                              | Time from VDD, VDDP, VDDC being applied and settled until clock outputs are settled                                |      |      | 3    | ms     |  |
| $t_{L(\omega)}$                   | PLL lock time after (1) frequency change via serial interface (programming of SCL and SDA pins completed) or (2) EN and/or BYPASS changed state | Time from signals for selecting a mode of operation (1) or (2) applied and settled until clock outputs are settled |      |      | 3    | ms     |  |

- Minimum I<sub>OL,ABS</sub> is measured at the clock output pins of the package, as shown in Figure 3.
- Capacitance measured at frequency = 1 MHz, dc bias = 0.9 V, and  $V_{AC} < 100 \text{ mV}$  Capacitance measured at frequency = 1 MHz, dc bias = 0.9 V, and  $V_{AC} < 100 \text{ mV}$ (6)
- (7)
- Maximum and minimum output clock cycle times are based on nominal output frequency of 300 MHz and 667 MHz, respectively. For spread-spectrum-modulated differential or single-ended REFCLK, the output clock tracks the modulation of the input.
- Output short-term jitter specification is the absolute value of the worst-case deviation and is defined in the Jitter section.
- (10) Device must not exceed the upper limit of L(f) for 1-MHz to 100-MHz offset as shown in the Phase Noise section.
- (11) t<sub>skew</sub> is the timing difference between any two of the four differential clocks and is measured at common-mode voltage.  $\Delta t_{skew}$  is the change in t<sub>skew</sub> when the operating temperature and supply voltage change.
- (12) Z<sub>OUT</sub> is defined at the output pins directly. The value is determined as the ac small-signal impedance at low frequencies (< 100 kHz) and when output is driving a high state.



#### **PHASE NOISE**

For the offset frequency range from 1 MHz to 100 MHz, phase noise of the CDCD5704 does not exceed the single-sideband phase noise (spectral purity) described by the following equation given by Rambus.

$$L(f) = 10 \log [1 + (50 \times 10^6 / f)^{2.4}] - 138 dBc/Hz$$

Selected numerical values are in given in the following table.

| f = offset frequency   | 1 (L <sub>1</sub> ) | 5    | 10   | 15   | 20 (L <sub>20</sub> ) | 40   | 80   | 100  | MHz    |
|------------------------|---------------------|------|------|------|-----------------------|------|------|------|--------|
| L(f) = SSB phase noise | -97                 | -114 | -121 | -125 | -128                  | -134 | -137 | -138 | dBc/Hz |



Figure 2. Phase Noise Plot





NOTE: In the power-up sequence, the rise time for the external voltage applied to the clock output pins  $(V_{TS})$  must be equal to or longer than the rise time for the supply voltage of the device  $(V_{DD},\,V_{DDP},\,V_{DDC})$ .

|                 | PARAMETER                  | VALUE for 50- $\Omega$ LINE | VALUE for I <sub>OL,ABS</sub> | TOLERANCE | UNIT |
|-----------------|----------------------------|-----------------------------|-------------------------------|-----------|------|
| R <sub>1</sub>  | Termination resistor       | 39.2                        | 34                            | ±1%       | Ω    |
| R <sub>2</sub>  | Termination resistor       | 66.5                        | 31.8                          | ±1%       | Ω    |
| $R_3$           | Termination resistor       | 93.1                        | 48.7                          | ±1%       | Ω    |
| R <sub>T</sub>  | Termination resistor       | 49.9                        | 28                            | ±1%       | Ω    |
| R <sub>RC</sub> | Swing control resistor     | 200                         | 147                           | ±1%       | Ω    |
| $V_{TS}$        | Source termination voltage | 2.5                         | 2.5                           | ±5%       | V    |
| V <sub>T</sub>  | Termination voltage        | 1.2                         | 1.2                           | ±5%       | V    |

Figure 3. Output Test Load



Figure 4. Input and Output Waveforms

T0135-01





Figure 5. Crossing-Point Voltage



Figure 6. One-Period Cycle-to-Cycle Jitter



Figure 7. Four-Period Cycle-to-Cycle Jitter



Figure 8. Cycle-to-Cycle Duty-Cycle Error



#### **APPLICATION INFORMATION**

## **XDR Memory Subsystem (Source: Rambus)**



M0054-01

www.ti.com 14-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| CDCD5704PW       | ACTIVE | TSSOP        | PW                 | 28   | 50             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | CDCD5704.               | Samples |
| CDCD5704PWR      | ACTIVE | TSSOP        | PW                 | 28   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | CDCD5704.               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Oct-2022

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCD5704PWR | TSSOP | PW                 | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCD5704PWR | TSSOP        | PW              | 28   | 2000 | 356.0       | 356.0      | 35.0        |

PW (R-PDSO-G28)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G28)

## PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated