



# Military Temperature, 18-Mbit (512K × 36) Pipelined SRAM with NoBL™ Architecture (With ECC)

#### **Features**

- Pin-compatible and functionally equivalent to ZBT™
- Supports 167-MHz bus operations with zero wait states
- Internally self-timed o<u>utp</u>ut buffer control to eliminate the need to use asynchronous OE
- Fully registered (inputs and outputs) for pipelined operation
- Byte write capability
- 3.3 V core power supply (V<sub>DD</sub>)
- 3.3 V/2.5 V I/O power supply (V<sub>DDO</sub>)
- Fast clock-to-output times

  □ 3.4 ns (for 167 MHz device)
- Clock enable (CEN) pin to suspend operation
- Synchronous self-timed writes
- Available in JEDEC-standard Pb-free 100-pin TQFP
- Burst capability linear or interleaved burst order
- "ZZ" sleep mode option and stop clock option
- On chip Error Correction Code (ECC) to reduce Soft Error Rate (SER)
- Available in Military Temperature Range

## **Functional Description**

The CY7C1370KVE33 is a 3.3 V, 512K × 36 synchronous pipelined burst SRAMs with No Bus Latency™ (NoBL™) logic, respectively. They are designed to support unlimited true back-to-back read/write operations with no wait states. The CY7C1370KVE33 is equipped with the advanced (NoBL) logic required to enable consecutive read/write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data in systems that require frequent write/read transitions. The CY7C1370KVE33 is pin compatible and functionally equivalent to ZBT devices.

All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The clock input is qualified by the clock enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle.

 $\frac{Write}{BW_a}$  operations are controlled by the byte write selects ( $\frac{BW_a}{BW_d}$  for CY7C1370KVE33) and a write enable ( $\frac{WE}{B}$ ) input. All writes are conducted with on-chip synchronous self-timed write circuitry.

Three synchronous chip enables  $(\overline{CE}_1, CE_2, \overline{CE}_3)$  and an asynchronous output enable  $(\overline{OE})$  provide for easy bank selection and output tri-state control. In order to avoid bus contention, the output drivers are synchronously tristated during the data portion of a write sequence.

#### Selection Guide

| Description               | 167 MHz | Unit |    |
|---------------------------|---------|------|----|
| Maximum access time       |         | 3.4  | ns |
| Maximum operating current | × 36    | 190  | mA |

**Cypress Semiconductor Corporation**Document Number: 002-13841 Rev. \*A



# **Logic Block Diagram – CY7C1370KVE33**





## **Contents**

| Pin Configurations                 | 4  |
|------------------------------------|----|
| Pin Definitions                    |    |
| Functional Overview                | 6  |
| Single Read Accesses               | 6  |
| Burst Read Accesses                | 6  |
| Single Write Accesses              | 6  |
| Burst Write Accesses               | 7  |
| Sleep Mode                         | 7  |
| Interleaved Burst Address Table    | 7  |
| Linear Burst Address Table         | 7  |
| ZZ Mode Electrical Characteristics | 7  |
| Truth Table                        | 8  |
| Partial Write Cycle Description    | 9  |
| Maximum Ratings                    | 10 |
| Operating Range                    | 10 |
| Neutron Soft Error Immunity        | 10 |
| Electrical Characteristics         |    |
| Capacitance                        | 12 |
| Thermal Desistance                 |    |

| AC Test Loads and waveforms             | 12 |
|-----------------------------------------|----|
| Switching Characteristics               | 13 |
| Switching Waveforms                     | 14 |
| Ordering Information                    | 16 |
| Ordering Code Definitions               | 16 |
| Package Diagrams                        | 17 |
| Acronyms                                | 18 |
| Document Conventions                    | 18 |
| Units of Measure                        | 18 |
| Document History Page                   | 19 |
| Sales, Solutions, and Legal Information | 20 |
| Worldwide Sales and Design Support      |    |
| Products                                | 20 |
| PSoC® Solutions                         | 20 |
| Cypress Developer Community             | 20 |
| Technical Support                       |    |



## **Pin Configurations**

Figure 1. 100-pin TQFP (14 × 20 × 1.4 mm) pinout





## **Pin Definitions**

| Pin Name                                                                          | I/O Type               | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|-----------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| A <sub>0</sub> , A <sub>1</sub> , A                                               | Input-<br>synchronous  | Address inputs used to select one of the address locations. Sampled at the rising edge of the CLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| $\overline{\underline{BW}}_{a}, \overline{\underline{BW}}_{b}, \overline{BW}_{d}$ | Input-<br>synchronous  | Byte write select inputs, active LOW. Qualified with $\overline{\text{WE}}$ to conduct writes to the SRAM. Sampled on the rising edge of CLK. BW <sub>a</sub> controls DQ <sub>a</sub> and DQP <sub>a</sub> , BW <sub>b</sub> controls DQ <sub>b</sub> and DQP <sub>b</sub> , BW <sub>c</sub> controls DQ <sub>c</sub> and DQP <sub>c</sub> , BW <sub>d</sub> controls DQ <sub>d</sub> and DQP <sub>d</sub> .                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| WE                                                                                | Input-<br>synchronous  | rite enable input, active LOW. Sampled on the rising edge of CLK if CEN is active LOW. This signal ust be asserted LOW to initiate a write sequence.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| ADV/LD                                                                            | Input-<br>synchronous  | Advance/load input used to advance the on-chip address counter or load a new address. When HIGH (and CEN is asserted LOW) the internal burst counter is advanced. When LOW, a new address can be loaded into the device for an access. After being deselected, ADV/LD should be driven LOW in order to load a new address.                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| CLK                                                                               | Input-clock            | Clock input. Used to capture all synchronous inputs to the device. CLK is qualified with CEN. CLK is only recognized if CEN is active LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| CE <sub>1</sub>                                                                   | Input-<br>synchronous  | Chip enable 1 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $CE_3$ to select/deselect the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| CE <sub>2</sub>                                                                   | Input-<br>synchronous  | Chip enable 2 input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select/deselect the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| CE <sub>3</sub>                                                                   | Input-<br>synchronous  | Chip enable 3 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\text{CE}_2$ to select/deselect the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| ŌĒ                                                                                | Input-<br>asynchronous | <b>Output enable, active LOW</b> . Combined with the synchronous logic block inside the device to control the direction of the I/O pins. When LOW, the I/O pins are <u>allo</u> wed to behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins. OE is masked during the data portion of a write sequence, during the first clock when emerging from a deselected state and when the device has been deselected.                                                                                                                                                                                                                                                                                                   |  |  |  |
| CEN                                                                               | Input-<br>synchronous  | Clock enable input, active LOW. When asserted LOW the clock signal is recognized by the SRAM. When deasserted HIGH the clock signal is masked. Since deasserting CEN does not deselect the device, CEN can be used to extend the previous cycle when required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| DQ <sub>S</sub>                                                                   | I/O-<br>synchronous    | <b>Bidirectional data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by $A_{[17:0]}$ during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{OE}$ and the internal control logic. When $\overline{OE}$ is asserted LOW, the pins can behave as outputs. When HIGH, $DQ_a - DQ_d$ are placed in a tristate condition. The outputs are automatically tristated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of $\overline{OE}$ . |  |  |  |
| DQP <sub>X</sub>                                                                  | I/O-<br>synchronous    | <b>Bidirectional data parity I/O lines</b> . Functionally, these signals are identical to $DQ_s$ . $During$ write sequences, $DQP_a$ is controlled by $BW_a$ , $DQP_b$ is controlled by $BW_b$ , $DQP_c$ is controlled by $BW_c$ , and $DQP_d$ is controlled by $BW_d$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| MODE                                                                              | Input strap pin        | <b>Mode input</b> . Selects the burst order of the device. Tied HIGH selects the interleaved burst order. Pulled LOW selects the linear burst order. MODE should not change states during operation. When left floating MODE will default HIGH, to an interleaved burst order.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| $V_{DD}$                                                                          | Power supply           | Power supply inputs to the core of the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| $V_{\mathrm{DDQ}}$                                                                | I/O power supply       | Power supply for the I/O circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| V <sub>SS</sub>                                                                   | Ground                 | Ground for the device. Should be connected to ground of the system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| NC                                                                                | _                      | No connects. This pin is not connected to the die.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |



#### Pin Definitions (continued)

| Pin Name                                        | I/O Type     | Pin Description                                                                                                                                                                                                                                              |
|-------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NC/(36M,<br>72M,<br>144M,<br>288M,<br>576M, 1G) | -            | <b>These pins are not connected</b> . They will be used for expansion to the 36M, 72M, 144M, 288M, 576M and 1G densities.                                                                                                                                    |
| ZZ                                              | asynchronous | <b>ZZ</b> "sleep" input. This active HIGH input places the device in a non-time critical "sleep" condition with data integrity preserved. During normal operation, this pin can be connected to $V_{SS}$ or left floating. ZZ pin has an internal pull down. |

## **Functional Overview**

The CY7C1370KVE33 is synchronous-pipelined burst NoBL SRAMs designed specifically to eliminate wait states during write/read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock signal is qualified with the clock enable input signal ( $\overline{\text{CEN}}$ ). If  $\overline{\text{CEN}}$  is HIGH, the clock signal is not recognized and all internal states are maintained. All synchronous operations are qualified with  $\overline{\text{CEN}}$ . All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $t_{\text{CO}}$ ) is 3.4 ns (167-MHz device).

Accesses can be initiated by asserting all three chip enables ( $\overline{\text{CE}}_1$ ,  $\overline{\text{CE}}_2$ ,  $\overline{\text{CE}}_3$ ) active at the rising edge of the clock. If clock enable ( $\overline{\text{CEN}}$ ) is active LOW and ADV/LD is asserted LOW, the address presented to the device will be latched. The access can either be a read or write operation, depending on the status of the write enable ( $\overline{\text{WE}}$ ).  $\overline{\text{BW}}_X$  can be used to conduct byte write operations.

Write operations are qualified by the write enable (WE). All writes are simplified with on-chip synchronous self-timed write circuitry.

Three synchronous chip enables  $(\overline{CE}_1, \ \overline{CE}_2, \ \overline{CE}_3)$  and an asynchronous output enable  $(\overline{OE})$  simplify depth expansion. <u>All</u> operations (reads, writes, and deselects) are pipelined. ADV/LD should be driven LOW once the device has been deselected in order to load a new address for the next operation.

#### Single Read Accesses

A read access is initiated when the following conditions are satisfied at clock rise: (1) CEN is asserted LOW, (2) CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are all asserted active, (3) the write enable input signal WE is deasserted HIGH, and (4) ADV/LD is asserted LOW. The address presented to the address inputs is latched into the address register and presented to the memory core and control logic. The control logic determines that a read access is in progress and allows the requested data to propagate to the input of the output register. At the rising edge of the next clock the requested data is allowed to propagate through the output register and onto the data bus within 3.4 ns (167-MHz device) provided OE is active LOW. After the first clock of the read access the output buffers are controlled by OE and the internal control logic. OE must be driven LOW in order for the device to drive out the requested data. During the second clock, a subsequent operation (read/write/deselect) can be initiated. Deselecting the device is also pipelined. Therefore, when the SRAM is deselected at clock rise by one of the chip enable signals, its output will tristate following the next clock rise.

#### **Burst Read Accesses**

The CY7C1370KVE33 have an on-chip burst counter that allows the user the ability to supply a single address and conduct up to four reads without reasserting the address inputs. ADV/LD must be driven LOW in order to load a new address into the SRAM, as described in the Single Read Accesses. The sequence of the burst counter is determined by the MODE input signal. A LOW input on MODE selects a linear burst mode, a HIGH selects an interleaved burst sequence. Both burst counters use A0 and A1 in the burst sequence, and will wrap-around when incremented sufficiently. A HIGH input on ADV/LD will increment the internal burst counter regardless of the state of chip enables inputs or WE. WE is latched at the beginning of a burst cycle. Therefore, the type of access (read or write) is maintained throughout the burst sequence.

#### Single Write Accesses

Write access are initiated when the following conditions are satisfied at clock rise: (1) CEN is asserted LOW, (2)  $\overline{\text{CE}}_1$ ,  $\overline{\text{CE}}_2$ , and  $\overline{\text{CE}}_3$  are all asserted active, and (3) the write signal WE is asserted LOW. The address presented is loaded into the address register. The write signals are latched into the control logic block.

On the subsequent clock rise the data lines are automatically tristated regardless of the state of the  $\overline{OE}$  input signal. This allows the external logic to present the data on DQ and DQP (DQ<sub>a,b,c,d</sub>/DQP<sub>a,b,c,d</sub> for CY7C1370KVE33). In addition, the address for the subsequent access (read/write/deselect) is latched into the address register (provided the appropriate control signals are asserted).

On the next clock rise the data presented to DQ and DQP  $(DQ_{a,b,c,d}/DQP_{a,b,c,d}$  for CY7C1370KVE33) (or a subset for byte write operations, see Write Cycle Description table for details) inputs is latched into the device and the write is complete.

The data written during the write operation is controlled by  $\overline{BW}$  ( $\overline{BW}_{a,b,c,d}$  for CY7C1370KVE33) signals.

The CY7C1370KVE33 provides byte write capability that is described in the Write Cycle Description table. Asserting the write enable input (WE) with the selected byte write select (BW) input will selectively write to only the desired bytes. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. Byte write capability has been included in order to greatly simplify read/modify/write sequences, which can be reduced to simple byte write operations.



Because the CY7C1370KVE33 is common I/O devices, data should not be driven into the device while the outputs are active. The output enable ( $\overline{OE}$ ) can be deasserted HIGH before presenting data to the DQ and DQP ( $\overline{DQ}_{a,b,c,d}/\overline{DQP}_{a,b,c,d}$  for CY7C1370KVE33) inputs. Doing so will tri-state the output drivers. As a safety precaution, DQ and DQP ( $\overline{DQ}_{a,b,c,d}/\overline{DQP}_{a,b,c,d}$  for CY7C1370KVE33) are automatically tristated during the data portion of a write cycle, regardless of the state of  $\overline{OE}$ .

#### **Burst Write Accesses**

The CY7C1370KVE33 has an on-chip burst counter that allows the user the ability to supply a single address and conduct up to four write operations without reasserting the address inputs. ADV/LD must be driven LOW in order to load the initial address, as described in the Single Write Accesses section above. When ADV/LD is driven HIGH on the subsequent clock rise, the chip enables (CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub>) and WE inputs are ignored and the burst counter is incremented. The correct  $\overline{\rm BW}$  (BWa,b,c,d for CY7C1370KVE33) inputs must be driven in each cycle of the burst write in order to write the correct bytes of data.

### Sleep Mode

The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode.  $\overline{CE}_1$ ,  $\overline{CE}_2$ , and  $\overline{CE}_3$ , must remain inactive for the duration of  $t_{ZZREC}$  after the ZZ input returns LOW.

#### Interleaved Burst Address Table

(MODE = Floating or  $V_{DD}$ )

| First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 |
|---------------------------|----------------------------|---------------------------|----------------------------|
| 00                        | 01                         | 10                        | 11                         |
| 01                        | 00                         | 11                        | 10                         |
| 10                        | 11                         | 00                        | 01                         |
| 11                        | 10                         | 01                        | 00                         |

#### **Linear Burst Address Table**

(MODE = GND)

| First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 |
|---------------------------|----------------------------|---------------------------|----------------------------|
| 00                        | 01                         | 10                        | 11                         |
| 01                        | 10                         | 11                        | 00                         |
| 10                        | 11                         | 00                        | 01                         |
| 11                        | 00                         | 01                        | 10                         |

#### **ZZ Mode Electrical Characteristics**

| Parameter          | Description                       | Test Conditions           | Min               | Max               | Unit |
|--------------------|-----------------------------------|---------------------------|-------------------|-------------------|------|
| $I_{DDZZ}$         | Sleep mode standby current        | $ZZ \ge V_{DD} - 0.2 V$   | -                 | 90                | mA   |
| t <sub>ZZS</sub>   | Device operation to ZZ            | $ZZ \ge V_{DD} - 0.2 V$   | -                 | 2t <sub>CYC</sub> | ns   |
| t <sub>ZZREC</sub> | ZZ recovery time                  | ZZ ≤ 0.2 V                | 2t <sub>CYC</sub> | -                 | ns   |
| $t_{ZZI}$          | ZZ active to sleep current        | This parameter is sampled | -                 | 2t <sub>CYC</sub> | ns   |
| t <sub>RZZI</sub>  | ZZ Inactive to exit sleep current | This parameter is sampled | 0                 | _                 | ns   |



## **Truth Table**

The Truth Table for CY7C1370KVE33 follows. [1, 2, 3, 4, 5, 6, 7]

| Operation                     | Address Used | CE | ZZ | ADV/LD | WE | $\overline{\mathrm{BW}}_{\mathrm{x}}$ | OE | CEN | CLK | DQ           |
|-------------------------------|--------------|----|----|--------|----|---------------------------------------|----|-----|-----|--------------|
| Deselect cycle                | None         | Н  | L  | L      | Х  | Х                                     | Х  | L   | L–H | Tri-state    |
| Continue deselect cycle       | None         | Х  | L  | Н      | Х  | Х                                     | Х  | L   | L–H | Tri-state    |
| Read cycle (begin burst)      | External     | L  | L  | L      | Н  | Х                                     | L  | L   | L–H | Data out (Q) |
| Read cycle (continue burst)   | Next         | Х  | L  | Н      | Х  | Х                                     | L  | L   | L–H | Data out (Q) |
| NOP/dummy read (begin burst)  | External     | L  | L  | L      | Н  | Х                                     | Н  | L   | L–H | Tri-state    |
| Dummy read (continue burst)   | Next         | Х  | L  | Н      | Х  | Х                                     | Н  | L   | L–H | Tri-state    |
| Write cycle (begin burst)     | External     | L  | L  | L      | L  | L                                     | Х  | L   | L–H | Data in (D)  |
| Write cycle (continue burst)  | Next         | Х  | L  | Н      | Х  | L                                     | Х  | L   | L–H | Data in (D)  |
| NOP/write abort (begin burst) | None         | L  | L  | L      | L  | Н                                     | Х  | L   | L–H | Tri-state    |
| Write abort (continue burst)  | Next         | Х  | L  | Н      | Х  | Н                                     | Х  | L   | L–H | Tri-state    |
| Ignore clock edge (stall)     | Current      | Х  | L  | Х      | Х  | Х                                     | Х  | Н   | L–H | _            |
| Sleep mode                    | None         | Χ  | Н  | Х      | Х  | Х                                     | Χ  | Х   | Χ   | Tri-state    |

- Notes

  1. X = "Don't Care", H = Logic HIGH, L = Logic LOW,  $\overline{CE}$  stands for ALL Chip Enables active.  $\overline{BWx}$  = L signifies at least one Byte Write Select is active,  $\overline{BWx}$  = Valid signifies that the desired byte write selects are asserted, see Write Cycle Description table for details.

  2. Write is defined by  $\overline{WE}$  and  $\overline{BW_X}$ . See Write Cycle Description table for details.

  3. When a write cycle is detected, all I/Os are tristated, even during byte writes.

  4. The DQ and DQP pins are controlled by the current cycle and the  $\overline{OE}$  signal.

  5.  $\overline{CEN}$  = H inserts wait states.

- Device will power-up deselected and the I/Os in a tristate condition, regardless of OE.
   OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle DQ<sub>s</sub> and DQP<sub>X</sub> = Tri-state when OE is inactive or when the device is deselected, and DQ<sub>s</sub> = data when OE is active.



## **Partial Write Cycle Description**

The Partial Write Cycle Description for CY7C1370KVE33 follows. [8, 9, 10, 11]

| Function (CY7C1370KVE33)                               | WE | BW <sub>d</sub> | BW <sub>c</sub> | BW <sub>b</sub> | BW <sub>a</sub> |
|--------------------------------------------------------|----|-----------------|-----------------|-----------------|-----------------|
| Read                                                   | Н  | Х               | Х               | Х               | Х               |
| Write – No bytes written                               | L  | Н               | Н               | Н               | Н               |
| Write Byte a – (DQ <sub>a</sub> and DQP <sub>a</sub> ) | L  | Н               | Н               | Н               | L               |
| Write Byte b – (DQ <sub>b</sub> and DQP <sub>b</sub> ) | L  | Н               | Н               | L               | Н               |
| Write Bytes b, a                                       | L  | Н               | Н               | L               | L               |
| Write Byte c – (DQ <sub>c</sub> and DQP <sub>c</sub> ) | L  | Н               | L               | Н               | Н               |
| Write Bytes c, a                                       | L  | Н               | L               | Н               | L               |
| Write Bytes c, b                                       | L  | Н               | L               | L               | Н               |
| Write Bytes c, b, a                                    | L  | Н               | L               | L               | L               |
| Write Byte d – (DQ <sub>d</sub> and DQP <sub>d</sub> ) | L  | L               | Н               | Н               | Н               |
| Write Bytes d, a                                       | L  | L               | Н               | Н               | L               |
| Write Bytes d, b                                       | L  | L               | Н               | L               | Н               |
| Write Bytes d, b, a                                    | L  | L               | Н               | L               | L               |
| Write Bytes d, c                                       | L  | L               | L               | Н               | Н               |
| Write Bytes d, c, a                                    | L  | L               | L               | Н               | L               |
| Write Bytes d, c, b                                    | L  | L               | L               | L               | Н               |
| Write All Bytes                                        | L  | L               | L               | L               | L               |

<sup>11.</sup> Table only lists a partial listing of the byte write combinations. Any Combination of  $\overline{BW}_X$  is valid Appropriate write will be done based on which byte write is active.



## **Maximum Ratings**

Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested.

| de vice. Tilede deel galaemilee die viet teeted.                        |
|-------------------------------------------------------------------------|
| Storage Temperature65 °C to +150 °C                                     |
| Case Temperature with Power Applied–55 °C to +125 °C                    |
| Supply Voltage on $\rm V_{DD}$ Relative to GND $$ –0.5 V to +4.6 V $$   |
| Supply Voltage on $\rm V_{DDQ}$ Relative to GND $$ –0.5 V to +V $_{DD}$ |
| DC to Outputs in Tristate0.5 V to $V_{\mbox{\scriptsize DDQ}}$ + 0.5 V  |
| DC Input Voltage0.5 V to $V_{DD}$ + 0.5 V                               |
| Current into Outputs (LOW)20 mA                                         |
| Static Discharge Voltage (per MIL-STD-883, Method 3015)>2001V           |
| Latch-up Current > 200 mA                                               |

## **Operating Range**

| Range    | Case<br>Temperature | V <sub>DD</sub>      | $V_{\mathrm{DDQ}}$               |
|----------|---------------------|----------------------|----------------------------------|
| Military | –55 °C to +125 °C   | 3.3 V – 5% /<br>+10% | $2.5 V - 5\% \text{ to } V_{DD}$ |

## **Neutron Soft Error Immunity**

| Parameter                    | Description                     | Test<br>Conditions | Тур | Max* | Unit        |
|------------------------------|---------------------------------|--------------------|-----|------|-------------|
| LSBU<br>(Device with<br>ECC) | Logical<br>Single-Bit<br>Upsets | 25 °C              | 0   | 0.01 | FIT/<br>Mb  |
| LMBU                         | Logical<br>Multi-Bit<br>Upsets  | 25 °C              | 0   | 0.01 | FIT/<br>Mb  |
| SEL                          | Single Event<br>Latch up        | 85 °C              | 0   | 0.1  | FIT/<br>Dev |

<sup>\*</sup> No LMBU or SEL events occurred during testing, this column represents a statistical  $\chi^2$ , 95% confidence limit calculation. For more details refer to Application Note AN54908 "Accelerated Neutron SER Testing and Calculation of Terrestrial Failure Rates".

## **Electrical Characteristics**

Over the Operating Range

| Parameter <sup>[12, 13]</sup>      | Description                              | Test Conditions                          | Min   | Max                     | Unit |
|------------------------------------|------------------------------------------|------------------------------------------|-------|-------------------------|------|
| $V_{DD}$                           | Power Supply Voltage                     |                                          | 3.135 | 3.6                     | V    |
| $V_{DDQ}$                          | I/O Supply Voltage                       | for 3.3 V I/O                            | 3.135 | $V_{DD}$                | V    |
|                                    |                                          | for 2.5 V I/O                            | 2.375 | 2.625                   | V    |
| V <sub>OH</sub>                    | Output HIGH Voltage                      | for 3.3 V I/O, I <sub>OH</sub> = -4.0 mA | 2.4   | -                       | V    |
|                                    |                                          | for 2.5 V I/O, I <sub>OH</sub> = -1.0 mA | 2.0   | -                       | V    |
| V <sub>OL</sub> Output LOW Voltage |                                          | for 3.3 V I/O, I <sub>OL</sub> = 8.0 mA  | _     | 0.4                     | V    |
|                                    |                                          | for 2.5 V I/O, I <sub>OL</sub> = 1.0 mA  | _     | 0.4                     | V    |
| V <sub>IH</sub>                    | Input HIGH Voltage [12]                  | for 3.3 V I/O                            | 2.0   | V <sub>DD</sub> + 0.3 V | V    |
|                                    |                                          | for 2.5 V I/O                            | 1.7   | V <sub>DD</sub> + 0.3 V | V    |
| $V_{IL}$                           | Input LOW Voltage [12]                   | for 3.3 V I/O                            | -0.3  | 0.8                     | V    |
|                                    |                                          | for 2.5 V I/O                            | -0.3  | 0.7                     | V    |
| I <sub>X</sub>                     | Input Leakage Current except ZZ and MODE | $GND \le V_1 \le V_{DDQ}$                | -5    | 5                       | μΑ   |
|                                    | Input Current of MODE                    | Input = V <sub>SS</sub>                  | -30   | _                       |      |
|                                    |                                          | Input = V <sub>DD</sub>                  | _     | 5                       |      |
|                                    | Input Current of ZZ                      | Input = V <sub>SS</sub>                  | -5    | -                       |      |
|                                    |                                          | Input = V <sub>DD</sub>                  | _     | 30                      |      |

<sup>12.</sup> Overshoot:  $V_{IH(AC)} < V_{DD} + 1.5 \text{ V}$  (Pulse width less than  $t_{CYC}/2$ ), undershoot:  $V_{IL(AC)} > -2 \text{ V}$  (Pulse width less than  $t_{CYC}/2$ ). 13.  $T_{Power-up}$ : Assumes a linear ramp from 0 V to  $V_{DD(min.)}$  of at least 200 ms. During this time  $V_{IH} < V_{DD}$  and  $V_{DDQ} \le V_{DD}$ .



# **Electrical Characteristics** (continued)

Over the Operating Range

| Parameter <sup>[12, 13]</sup>                 | Description                                         | Test Conditions                                                                                                                                                                                                  |                        |      | Min        | Max | Unit |
|-----------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|------------|-----|------|
| I <sub>OZ</sub>                               | Output Leakage Current                              | $GND \le V_I \le V_{DDQ}$ , Output Disabled                                                                                                                                                                      |                        |      | <b>-</b> 5 | 5   | μА   |
| I <sub>DD</sub>                               | V <sub>DD</sub> Operating Supply                    | $V_{DD}$ = Max., $I_{OUT}$ = 0 mA,<br>f = $f_{MAX}$ = 1/ $t_{CYC}$                                                                                                                                               | 6-ns cycle,<br>167 MHz | × 36 | _          | 190 | mA   |
| I <sub>SB1</sub>                              | Automatic CE<br>Power-down Current –<br>TTL Inputs  | $\begin{array}{l} \text{Max. } V_{DD}, \text{ Device Deselected,} \\ V_{IN} \geq V_{IH} \text{ or } V_{IN} \leq V_{IL}, \\ f = f_{MAX} = 1/t_{CYC} \end{array}$                                                  | 6-ns cycle,<br>167 MHz | × 36 | _          | 105 | mA   |
| I <sub>SB2</sub>                              | Automatic CE<br>Power-down Current –<br>CMOS Inputs | $\begin{array}{l} \text{Max. V}_{DD}, \text{ Device Deselected,} \\ \text{V}_{IN} \leq 0.3 \text{ V or V}_{IN} \geq \text{V}_{DDQ} - 0.3 \text{ V,} \\ \text{f} = 0 \end{array}$                                 | 6-ns cycle,<br>167 MHz | × 36 | _          | 90  | mA   |
| Automatic CE Power-down Current – CMOS Inputs |                                                     | $\begin{array}{l} \text{Max. V}_{DD}, \text{ Device Deselected,} \\ \text{V}_{IN} \leq 0.3 \text{ V or V}_{IN} \geq \text{V}_{DDQ} - 0.3 \text{ V,} \\ \text{f} = \text{f}_{MAX} = 1/\text{t}_{CYC} \end{array}$ | 6-ns cycle,<br>167 MHz | × 36 | _          | 105 | mA   |
| I <sub>SB4</sub>                              | Automatic CE<br>Power-down Current –<br>TTL Inputs  | $\begin{aligned} &\text{Max. V}_{DD}, \text{ Device Deselected,} \\ &\text{V}_{IN} \geq \text{V}_{IH} \text{ or V}_{IN} \leq \text{V}_{IL}, \text{ f} = 0 \end{aligned}$                                         | 6-ns cycle,<br>167 MHz | × 36 | _          | 90  | mA   |



## Capacitance

| Parameter                                | Description              | Test Conditions                                   | 100-pin TQFP<br>Max | Unit |
|------------------------------------------|--------------------------|---------------------------------------------------|---------------------|------|
| C <sub>IN</sub>                          | Input capacitance        | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz},$    | 5                   | pF   |
| C <sub>CLK</sub> Clock input capacitance |                          | $V_{DD} = 3.3 \text{ V}, V_{DDQ} = 2.5 \text{ V}$ | 5                   | pF   |
| C <sub>I/O</sub>                         | Input/Output capacitance |                                                   | 5                   | pF   |

## **Thermal Resistance**

| Parameter | Description | Test Conditions                                                                                              | 100-pin TQFP<br>Package | Unit |
|-----------|-------------|--------------------------------------------------------------------------------------------------------------|-------------------------|------|
| - 30      | ,           | Test conditions follow standard test methods and procedures for measuring thermal impedance, per EIA/JESD51. |                         | °C/W |

## **AC Test Loads and Waveforms**

Figure 2. AC Test Loads and Waveforms

#### 3.3V I/O Test Load



#### 2.5V I/O Test Load





## **Switching Characteristics**

Over the Operating Range

| Parameter [14, 15]                 | Description                                                 | -1  | 67  | Unit |
|------------------------------------|-------------------------------------------------------------|-----|-----|------|
|                                    | Description                                                 | Min | Max | Unit |
| t <sub>Power</sub> <sup>[16]</sup> | V <sub>CC</sub> (typical) to the first access read or write | 1   | _   | ms   |
| Clock                              |                                                             | ·   |     |      |
| t <sub>CYC</sub>                   | Clock cycle time                                            | 6.0 | _   | ns   |
| F <sub>MAX</sub>                   | Maximum operating frequency                                 | -   | 167 | MHz  |
| t <sub>CH</sub>                    | Clock HIGH                                                  | 2.2 | -   | ns   |
| t <sub>CL</sub>                    | Clock LOW                                                   | 2.2 | _   | ns   |
| Output Times                       |                                                             | ·   |     |      |
| t <sub>CO</sub>                    | Data output valid after CLK rise                            | _   | 3.4 | ns   |
| t <sub>EOV</sub>                   | OE LOW to output valid                                      | -   | 3.4 | ns   |
| t <sub>DOH</sub>                   | Data output hold after CLK rise                             | 1.5 | _   | ns   |
| t <sub>CHZ</sub>                   | Clock to high Z [17, 18, 19]                                | -   | 3.4 | ns   |
| t <sub>CLZ</sub>                   | Clock to low Z [17, 18, 19]                                 | 1.5 | _   | ns   |
| t <sub>EOHZ</sub>                  | OE HIGH to output high Z [17, 18, 19]                       | -   | 3.4 | ns   |
| t <sub>EOLZ</sub>                  | OE LOW to output low Z [17, 18, 19]                         | 0   | _   | ns   |
| Setup Times                        |                                                             |     |     | -    |
| t <sub>AS</sub>                    | Address setup before CLK rise                               | 1.5 | _   | ns   |
| t <sub>DS</sub>                    | Data input setup before CLK rise                            | 1.5 | _   | ns   |
| t <sub>CENS</sub>                  | CEN setup before CLK rise                                   | 1.5 | _   | ns   |
| t <sub>WES</sub>                   | WE, BW <sub>x</sub> setup before CLK rise                   | 1.5 | _   | ns   |
| t <sub>ALS</sub>                   | ADV/LD setup before CLK rise                                | 1.5 | _   | ns   |
| t <sub>CES</sub>                   | Chip select setup                                           | 1.5 | _   | ns   |
| Hold Times                         |                                                             | ·   |     |      |
| t <sub>AH</sub>                    | Address hold after CLK rise                                 | 0.5 | _   | ns   |
| t <sub>DH</sub>                    | Data input hold after CLK rise                              | 0.5 | _   | ns   |
| t <sub>CENH</sub>                  | CEN hold after CLK rise                                     | 0.5 | _   | ns   |
| t <sub>WEH</sub>                   | WE, BW <sub>x</sub> hold after CLK rise                     | 0.5 | _   | ns   |
| t <sub>ALH</sub>                   | ADV/LD hold after CLK rise                                  | 0.5 | _   | ns   |
| t <sub>CEH</sub>                   | Chip select hold after CLK rise                             | 0.5 | _   | ns   |

<sup>14.</sup> Timing reference is 1.5 V when V<sub>DDQ</sub> = 3.3 V and is 1.25 V when V<sub>DDQ</sub> = 2.5 V.
15. Test conditions shown in (a) of Figure 2 on page 12 unless otherwise noted.
16. This part has a voltage regulator internally; t<sub>Power</sub> is the time power needs to be supplied above V<sub>DD</sub> minimum initially, before a Read or Write operation can be initiated.
17. t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>EOLZ</sub>, and t<sub>EOHZ</sub> are specified with AC test conditions shown in (b) of Figure 2 on page 12. Transition is measured ±200 mV from steady-state voltage.
18. At any given voltage and temperature, t<sub>EOHZ</sub> is less than t<sub>CLZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High Z prior to Low Z under the same system conditions.
19. This parameter is sampled and not 100% tested.

<sup>19.</sup> This parameter is sampled and not 100% tested.



# **Switching Waveforms**

Figure 3. Read/Write/Timing [20, 21, 22]



<sup>20.</sup> For thi<u>s</u> waveform <u>ZZ</u> is tied LOW.
21. When <u>CE</u> is LOW, <u>CE</u><sub>1</sub> is LOW, CE<sub>2</sub> is HIGH and <u>CE</u><sub>3</sub> is LOW. When <u>CE</u> is HIGH, <u>CE</u><sub>1</sub> is HIGH or CE<sub>2</sub> is LOW or <u>CE</u><sub>3</sub> is HIGH.
22. Order of the Burst sequence is determined by the status of the MODE (0 = Linear, 1 = Interleaved).Burst operations are optional.



## Switching Waveforms (continued)

Figure 4. NOP, STALL, and DESELECT Cycles [23, 24, 25]



Figure 5. ZZ Mode Timing [26, 27]



- 23. For this waveform ZZ is tied LOW.
- 24. When  $\overline{CE}$  is LOW,  $\overline{CE}_1$  is LOW,  $\overline{CE}_2$  is HIGH and  $\overline{CE}_3$  is  $\underline{LOW}$ . When  $\overline{CE}$  is HIGH,  $\overline{CE}_1$  is HIGH or  $\overline{CE}_2$  is LOW or  $\overline{CE}_3$  is HIGH.
- 25. The Ignore Clock Edge or Stall cycle (Clock 3) illustrated CEN being used to create a pause. A write is not performed during this cycle.
- 26. Device must be deselected when entering ZZ mode. See cycle description table for all possible signal conditions to deselect the device.
- 27. I/Os are in High Z when exiting ZZ sleep mode.



## **Ordering Information**

Cypress offers other versions of this type of product in many different configurations and features. The following table contains only the list of parts that are currently available.

For a complete listing of all options, visit the Cypress website at www.cypress.com and refer to the product summary page at http://www.cypress.com/products or contact your local sales representative.

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices.

| Speed<br>(MHz) | Ordering Code        | Package<br>Diagram | Part and Package Type                   | Operating<br>Range |
|----------------|----------------------|--------------------|-----------------------------------------|--------------------|
| 167            | CY7C1370KVE33-167AXM | 51-85050           | 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free | Military           |

#### **Ordering Code Definitions**





# **Package Diagrams**

Figure 6. 100-pin TQFP (14 × 20 × 1.4 mm) A100RA Package Outline, 51-85050



| SYMBOL   | DIM      | ENSIC | NS    |  |
|----------|----------|-------|-------|--|
| STIVIBUL | MIN.     | NOM.  | MAX.  |  |
| Α        | _        | _     | 1.60  |  |
| A1       | 0.05     | _     | 0.15  |  |
| A2       | 1.35     | 1.40  | 1.45  |  |
| D        | 15.80    | 16.00 | 16.20 |  |
| D1       | 13.90    | 14.00 | 14.10 |  |
| Е        | 21.80    | 22.00 | 22.20 |  |
| E1       | 19.90    | 20.00 | 20.10 |  |
| R1       | 0.08     | _     | 0.20  |  |
| R2       | 0.08     | _     | 0.20  |  |
| θ        | 0°       | _     | 7°    |  |
| θ1       | 0°       | _     | _     |  |
| θ2       | 11°      | 12°   | 13°   |  |
| С        | _        | _     | 0.20  |  |
| b        | 0.22     | 0.30  |       |  |
| L        | 0.45     | 0.60  | 0.75  |  |
| L1       | 1.00 REF |       |       |  |
| L2       | 0.25 BSC |       |       |  |
| L3       | 0.20 — — |       |       |  |
| е        | 0.65 TYP |       |       |  |

#### NOTE:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH.
   MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE.
   BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH.
- 3. JEDEC SPECIFICATION NO. REF: MS-026.

51-85050 \*G



# **Acronyms**

| Acronym | Description                             |  |  |  |
|---------|-----------------------------------------|--|--|--|
| CE      | Chip Enable                             |  |  |  |
| CEN     | Clock Enable                            |  |  |  |
| CMOS    | Complementary Metal Oxide Semiconductor |  |  |  |
| I/O     | Input/Output                            |  |  |  |
| LMBU    | Logical Multi-Bit Upsets                |  |  |  |
| LSB     | Least Significant Bit                   |  |  |  |
| LSBU    | Logical Single-Bit Upsets               |  |  |  |
| MSB     | Most Significant Bit                    |  |  |  |
| NoBL    | No Bus Latency                          |  |  |  |
| ŌĒ      | Output Enable                           |  |  |  |
| SEL     | Single Event Latch-up                   |  |  |  |
| SRAM    | Static Random Access Memory             |  |  |  |
| TQFP    | Thin Quad Flat Pack                     |  |  |  |
| TTL     | Transistor-Transistor Logic             |  |  |  |
| WE      | Write Enable                            |  |  |  |

## **Document Conventions**

## **Units of Measure**

| Symbol | Unit of Measure |  |  |  |
|--------|-----------------|--|--|--|
| °C     | legree Celsius  |  |  |  |
| kΩ     | tilohm          |  |  |  |
| MHz    | megahertz       |  |  |  |
| μΑ     | microampere     |  |  |  |
| μs     | microsecond     |  |  |  |
| mA     | milliampere     |  |  |  |
| mV     | millivolt       |  |  |  |
| mm     | millimeter      |  |  |  |
| ms     | millisecond     |  |  |  |
| ns     | nanosecond      |  |  |  |
| Ω      | ohm             |  |  |  |
| %      | percent         |  |  |  |
| pF     | picofarad       |  |  |  |
| ps     | picosecond      |  |  |  |
| V      | volt            |  |  |  |
| W      | watt            |  |  |  |



# **Document History Page**

| (With ECC | Document Title: CY7C1370KVE33 Military Temperature, 18-Mbit (512K × 36) Pipelined SRAM with NoBL™ Architecture (With ECC) Document Number: 002-13841 |                    |                                                                                                               |                       |  |  |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------|-----------------------|--|--|--|
| Rev.      | ECN No.                                                                                                                                              | Orig. of<br>Change | Submission<br>Date                                                                                            | Description of Change |  |  |  |
| **        | 5407552                                                                                                                                              | PRIT               | 08/24/2016                                                                                                    | New data sheet.       |  |  |  |
| *A        | 6013501                                                                                                                                              | CNX                | 01/04/2018 Updated Package Diagrams: spec 51-85050 – Changed revision from *E to *G. Updated to new template. |                       |  |  |  |



## Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot cypress.com/memory Memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc

Power Management ICs cypress.com/pmic
Touch Sensing cypress.com/touch
USB Controllers cypress.com/usb
Wireless Connectivity cypress.com/wireless

## PSoC® Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

#### **Cypress Developer Community**

Community | Projects | Video | Blogs | Training | Components

## **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2016-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 002-13841 Rev. \*A Revised January 4, 2018 Page 20 of 20