

# Single-Supply, High Speed, Triple Op Amp with Charge Pump

# Data Sheet **[ADA4858-3](http://www.analog.com/ADA4858-3)**

#### <span id="page-0-0"></span>**FEATURES**

**Integrated charge pump Supply range: 3 V to 5.5 V Output range: −3.3 V to −1.8 V 50 mA maximum output current for external use at −3 V High speed amplifiers −3 dB bandwidth: 600 MHz Slew rate: 600 V/µs 0.1 dB flatness: 85 MHz 0.1% settling time: 18 ns Low power Total quiescent current: 42 mA Power-down feature High input common-mode voltage range −1.8 V to +3.8 V at +5 V supply Current feedback architecture Differential gain error: 0.01% Differential phase error: 0.02° Available in 16-lead LFCSP**

#### <span id="page-0-1"></span>**APPLICATIONS**

**Professional video Consumer video Imaging Active filters** 

#### <span id="page-0-3"></span>**GENERAL DESCRIPTION**

The [ADA4858-3](http://www.analog.com/ADA4858-3) (triple) is a single-supply, high speed current feedback amplifier with an integrated charge pump that eliminates the need for negative supplies to output negative voltages or output a 0 V level for video applications. The 600 MHz, −3 dB bandwidth and 600 V/ $\mu$ s slew rate make this amplifier well suited for many high speed applications. In addition, its 0.1 dB flatness out to 85 MHz at  $G = 2$ , along with its differential gain and phase errors of 0.01% and 0.02° into a 150  $\Omega$  load, make it well suited for professional and consumer video applications.

<span id="page-0-2"></span>

This triple operational amplifier is designed to operate on supply voltages of 3.3 V to 5 V, using only 42 mA of total quiescent current, including the charge pump. To further reduce the power consumption, it is equipped with a powerdown feature that lowers the total supply current to as low as 2.5 mA when the amplifier is not being used. Even in powerdown mode, the charge pump can be used to power external components. The maximum output current for external use is 50 mA at −3 V. The amplifier also has a wide input commonmode voltage range that extends from 1.8 V below ground to 1.2 V below the positive rail at a 5 V supply.

Th[e ADA4858-3](http://www.analog.com/ADA4858-3) is available in a 16-lead LFCSP, and it is designed to work over the extended industrial temperature range of −40°C to +105°C.

#### **Rev. B [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADA4858-3.pdf&product=ADA4858-3&rev=B)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2008–2012 Analog Devices, Inc. All rights reserved. [Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)** 

# **TABLE OF CONTENTS**



### <span id="page-1-0"></span>**REVISION HISTORY**



#### 5/09-Rev. 0 to Rev. A



#### 10/08-Revision 0: Initial Version



### <span id="page-2-0"></span>**SPECIFICATIONS**

 $T_A$  = 25°C,  $V_s$  = 5 V, G = 2, R<sub>F</sub> = 301 Ω, R<sub>F</sub> = 402 Ω for G = 1, R<sub>L</sub> = 150 Ω, unless otherwise noted.

#### **Table 1.**



 $T_A = 25^{\circ}$ C, V<sub>S</sub> = 3.3 V, G = 2, R<sub>F</sub> = 301 Ω, R<sub>F</sub> = 402 Ω for G = 1, R<sub>L</sub> = 150 Ω, unless otherwise noted.

### **Table 2.**



### <span id="page-4-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 3.**



<sup>1</sup> Specification is for device in free air.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### <span id="page-4-1"></span>**MAXIMUM POWER DISSIPATION**

The maximum power that can be safely dissipated by the [ADA4858-3](http://www.analog.com/ADA4858-3) is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately 150°C. Temporarily exceeding this limit may cause a shift in parametric performance due to a change in the stresses exerted on the die by the package. Exceeding a junction temperature of 175°C for an extended period can result in device failure.

To ensure proper operation, it is necessary to observe the maximum power derating curves in [Figure 2.](#page-4-3)



<span id="page-4-3"></span>Figure 2. Maximum Power Dissipation vs. Ambient Temperature

#### <span id="page-4-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### <span id="page-5-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



#### **Table 4. Pin Function Descriptions**



 $\perp$ 

### <span id="page-6-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25^{\circ}$ C, V<sub>S</sub> = 5 V, G = 2, R<sub>F</sub> = 301 Ω, R<sub>F</sub> = 402 Ω for G = 1, R<sub>F</sub> = 200 Ω for G = 5, R<sub>L</sub> = 150 Ω, large signal V<sub>OUT</sub> = 2 V p-p, and small signal  $V<sub>OUT</sub> = 0.1 V p-p$ , unless otherwise noted.



Figure 6. Small Signal Frequency Response vs. Feedback Resistor



Figure 9. Large Signal Frequency Response vs. Feedback Resistor











Figure 18. Small Signal Transient Response vs. Capacitive Load









### Data Sheet **ADA4858-3**

07714-020



### Data Sheet **ADA4858-3**







### <span id="page-12-0"></span>THEORY OF OPERATION **OVERVIEW**

<span id="page-12-1"></span>The [ADA4858-3](http://www.analog.com/ADA4858-3) is a current feedback amplifier designed for exceptional performance as a triple amplifier with a variable gain capability. Its specifications make it especially suitable for SD and HD video applications. Th[e ADA4858-3](http://www.analog.com/ADA4858-3) provides HD video output on a single supply as low as 3.0 V while only consuming 13 mA per amplifier. It also features a power-down pin (PD) that reduces the total quiescent current to 2 mA when activated.

The [ADA4858-3](http://www.analog.com/ADA4858-3) can be used in applications that require both ac- and dc-coupled inputs and outputs. The output stage on the [ADA4858-3](http://www.analog.com/ADA4858-3) is capable of driving 2 V p-p video signals into two doubly terminated video loads (150  $\Omega$  each) on a single 5 V supply. The input range of th[e ADA4858-3](http://www.analog.com/ADA4858-3) includes ground, and the output range is limited by the output headroom set by the voltage drop across the two diodes from each rail, which occurs 1.2 V from the positive supply and the charge pump negative supply rails.

### <span id="page-12-2"></span>**CHARGE PUMP OPERATION**

The on-board charge pump creates a negative supply for the amplifier. It provides different negative voltages depending on the power supply voltage. For  $a + 5$  V supply, the negative supply generated is equal to −3 V with 150 mA of output supply current, and for a +3.3 V supply, the negative supply is equal to −2 V with 45 mA of output supply current.

[Figure 36](#page-12-3) shows the charging cycle when the supply voltage  $+V_s$ charges C1 through  $\Phi_1$  to ground. During this cycle, C1 quickly charges to reach the  $+V_s$  voltage. The discharge cycle then begins with switching  $\Phi_1$  off and switching  $\Phi_2$  on, as shown in Figure 37. When  $C1 = C2$ , the charge in C1 is divided between the two capacitors and slowly increases the voltage in C2 until it reaches a predetermined voltage (−3 V for +5 V supply and −2 V for +3.3 V supply). The typical charge pump charging and discharging frequency is 550 kHz with a 150  $\Omega$  load and no input signal; however, this frequency changes with different loads and supply conditions.

<span id="page-12-3"></span>



<span id="page-12-4"></span>The [ADA4858-3](http://www.analog.com/ADA4858-3) specifications make it especially suitable for SD and HD video applications. It also allows dc-coupled video signals with its black level set to 0 V and its sync tip at −300 mV for YPbPr video.

The charge pump is always on, even when the power-down pin (PD) is enabled and the amplifiers are off. However, if a negative current is not used, the charge pump is in an idle state. Each amplifier needs −6.3 mA of current, which totals −19 mA for all three amplifiers. This means additional negative current may be available by the charge pump for external use. Pin 4 (CPO) is the charge pump output that provides access to the negative supply generated by the charge pump.

If the negative supply is used to power another device in the system, it is only possible for the 5 V supply operation. In the 3.3 V supply operation, the charge pump output current is very limited. The capacitor C2 placed at the CPO pin, which regulates the ripple of the negative voltage, can be used as a coupling capacitor for the external device. However, the charge pump current should be limited to a maximum of 50 mA for external use. When powering down the [ADA4858-3,](http://www.analog.com/ADA4858-3) the charge pump is not affected and its output voltage and current are still available for external use.

It is recommended to use 1 µF low ESR and low ESL capacitors for C1 and C2. These capactiors should be placed very close to the part. C1 should be placed between Pin C1\_a and Pin C1\_b, and C2 should be placed between Pin CPO and ground. If the charge pump ripple at the CPO pin is too high, larger capacitors (that is,  $4.7 \mu$ F) can replace the 1  $\mu$ F at C1 and C2.

### <span id="page-13-0"></span>APPLICATIONS INFORMATION **GAIN CONFIGURATIONS**

<span id="page-13-1"></span>The [ADA4858-3](http://www.analog.com/ADA4858-3) is a single-supply, high speed, voltage feedback amplifier. [Table 5 p](#page-13-4)rovides a convenient reference for quickly determining the feedback and gain set resistor values and bandwidth for common gain configurations.

<span id="page-13-4"></span>



<sup>1</sup> Conditions: V<sub>S</sub> = 5 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 150 Ω.

[Figure 38](#page-13-5) an[d Figure 39](#page-13-6) show the typical noninverting and inverting configurations and the recommended bypass capacitor values.



Figure 38. Noninverting Gain Configuration

<span id="page-13-5"></span>

Figure 39. Inverting Gain Configuration

#### <span id="page-13-6"></span><span id="page-13-2"></span>**DC-COUPLED VIDEO SIGNAL**

The [ADA4858-3](http://www.analog.com/ADA4858-3) does not have a rail-to-rail output stage. The output can be within 1 V of the rails. Having a charge pump on board that can provide −3 V on a +5 V supply and −2 V on +3.3 V supply makes this part excellent for video applications. In dc-coupled applications, the black color has a 0 V voltage reference. This means that the output voltage should be able to reach 0 V, which is feasible with the presence of the charge pump[. Figure 40](#page-13-7) shows the schematic of a dc-coupled, single-supply application. It is similar to the dual-supply application in which the input is properly terminated with a 50  $\Omega$  resistor to ground. The amplifier itself is set at a gain of 2 to account for the input termination loss.

The choice of  $\text{R}_{\text{F}}$  and  $\text{R}_{\text{G}}$  should be carefully considered for maximum flatness vs. power dissipation trade-off. In this case, the flatness is over 90 MHz, which is more than the high definition video requirement.



Figure 40. DC-Coupled, Single-Supply Schematic

### <span id="page-13-7"></span><span id="page-13-3"></span>**MULTIPLE VIDEO DRIVER**

In applications requiring that multiple video loads be driven simultaneously, th[e ADA4858-3](http://www.analog.com/ADA4858-3) can deliver 5 V supply operation. [Figure 41](#page-13-8) shows th[e ADA4858-3](http://www.analog.com/ADA4858-3) configured with two video loads, an[d Figure 42](#page-13-9) shows the two video load performances.

<span id="page-13-8"></span>

<span id="page-13-9"></span>Figure 42. Large Signal Frequency Response for Various Loads



Figure 43. AC-Coupled Video Input with DC Restored Output

#### <span id="page-14-2"></span><span id="page-14-0"></span>**DC RESTORE FUNCTION**

Having a charge pump gives the ability to take an ac-coupled input signal and restore its dc 0 V reference. The simplest way of accomplishing this is to use the blanking interval and the Hsync signal to set the 0 V reference. Use the H-sync to sample the dc level during the blanking interval to charge a capacitor and hold the charge during the video signal[. Figure 43](#page-14-2) shows the schematic of the dc restored circuit.

The H-sync coming out of the video source can be either positive or negative. This is why a polarity correction circuit is used to produce only a positive going H-sync. The H-sync is fed to a comparator that produces a high voltage if H-sync is negative and a low voltage if the H-sync is positive. The H-sync is then fed to an XOR with the output of the comparator. If the original H-sync was negative, the output of the XOR is positive because of the logic high coming from the comparator, causing the XOR to act as an inverter. However, if the original H-sync is positive, it stays the same because the output of the comparator is low and the XOR acts as a buffer.

The result is a positive going H-sync triggering the MOSFET during the blanking interval. This shorts the 4.7 nF capacitor to ground, which causes it to charge up by the dc level of the current signal. When the H-sync goes low, the MOSFET opens and the capacitor holds the charge during the video signal, making the output signal referenced to ground or 0 V level.

### <span id="page-14-1"></span>**CLAMP AMPLIFIER**

In some applications, a current output DAC driving a resistor may not have a negative supply available. In such case, the YPbPr video signal may be shifted up by 300 mV to avoid clamping the sync tip. These applications require a signal dc clamp on the output of the video driver to restore the dc level to 0 V reference. The [ADA4858-3](http://www.analog.com/ADA4858-3) has a charge pump that allows the output to swing negative; twice the sync tip  $(-600 \text{ mV})$  in G = 2 configuration.

[Figure 44](#page-14-3) shows th[e ADA4858-3](http://www.analog.com/ADA4858-3) in a difference amplifier configuration. The video signal is connected to the noninverting side, and a dc bias of 600 mV is injected on the inverting side.

<span id="page-14-3"></span>

#### <span id="page-15-0"></span>**PD (POWER-DOWN) PIN**

The [ADA4858-3](http://www.analog.com/ADA4858-3) is equipped with a PD (power-down) pin for all three amplifiers. This allows the user to reduce the quiescent supply current when an amplifier is not active. The power-down threshold levels are derived from ground level. The amplifiers are powered down when the voltage applied to the PD pin is greater than a certain voltage from ground. In a 5 V supply application, the voltage is greater than 2 V, and in a 3.3 V supply application, the voltage is greater than 1.5 V. The amplifier is enabled whenever the PD pin is connected to ground. If the PD pin is not used, it is best to connect it to ground. Note that the power-down feature does not control the charge pump output voltage and current.

#### **Table 6. Power-Down Voltage Control**



#### <span id="page-15-1"></span>**POWER SUPPLY BYPASSING**

Careful attention must be paid to bypassing the power supply pins of the [ADA4858-3.](http://www.analog.com/ADA4858-3) High quality capacitors with low equivalent series resistance (ESR), such as multilayer ceramic capacitors (MLCCs), should be used to minimize supply voltage ripple and power dissipation. A large, usually tantalum, capacitor between 2.2 µF to 47 µF located in proximity to the [ADA4858-3](http://www.analog.com/ADA4858-3) is required to provide good decoupling for lower frequency signals. The actual value is determined by the circuit transient and frequency requirements. In addition, place 0.1 µF MLCC decoupling capacitors as close to each of the power supply pins and across from both supplies as is physically possible, no more than 1/8 inch away. The ground returns should terminate immediately into the ground plane. Placing the bypass capacitor return close to the load return minimizes ground loops and improves performance.

### <span id="page-15-2"></span>**LAYOUT**

As is the case with all high speed applications, careful attention to printed circuit board (PCB) layout details prevents associated board parasitics from becoming problematic. Th[e ADA4858-3](http://www.analog.com/ADA4858-3) can operate at up to 600 MHz; therefore, proper RF design techniques must be employed. The PCB should have a ground plane covering all unused portions of the component side of the board to provide a low impedance return path. Removing the ground plane on all layers from the area near and under the input and output pins reduces stray capacitance. Keep signal lines connecting the feedback and gain resistors as short as possible to minimize the inductance and stray capacitance associated with these traces. Place termination resistors and loads as close as possible to their respective inputs and outputs. Keep input and output traces as far apart as possible to minimize coupling (crosstalk) through the board. Adherence to microstrip or stripline design techniques for long signal traces (greater than 1 inch) is recommended. For more information on high speed board layout, see ["A Practical](http://www.analog.com/pcb_layout)  [Guide to High-Speed Printed-Circuit-Board Layout,"](http://www.analog.com/pcb_layout) Analog Dialogue, Volume 39, Number 3, September 2005.

### <span id="page-16-2"></span><span id="page-16-0"></span>OUTLINE DIMENSIONS



Figure 45.16-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 4 mm × 4 mm Body, Very Thin Quad  $(CP-16-4)$ Dimensions shown in millimeters

#### <span id="page-16-1"></span>**ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

### **NOTES**

## **NOTES**

## **NOTES**



www.analog.com

**©2008–2012 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D07714-0-11/12(B)**