

#### **STL52N25M5**

# N-channel 250 V, 0.064 Ω 28 A, PowerFLAT™ (5x6) MDmesh™ V Power MOSFET

#### **Features**

| Туре       | V <sub>DSS</sub> | R <sub>DS(on)</sub><br>max. | I <sub>D</sub> <sup>(1)</sup> |
|------------|------------------|-----------------------------|-------------------------------|
| STL52N25M5 | 250 V            | < 0.076 Ω                   | 28 A                          |

- 1. This value is rated according  $R_{\mbox{\scriptsize thj-case}}$ .
- Amongst the best R<sub>DS(on)</sub>\* area
- Very low profile package (1 mm max.)
- Excellent switching performance
- High dv/dt capability
- 100% avalanche tested



#### **Application**

Switching applications

#### **Description**

This device is N-channel MDmesh™ V Power MOSFET based on an innovative proprietary vertical process technology, which is combined with STMicroelectronics' well-known PowerMESH™ horizontal layout structure. The resulting product has extremely low onresistance, which is unmatched among siliconbased Power MOSFETs, making it especially suitable for applications which require superior power density and outstanding efficiency.

Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code | Marking | Package          | Packaging     |
|------------|---------|------------------|---------------|
| STL52N25M5 | 52N25M5 | PowerFLAT™ (5x6) | Tape and reel |

Contents STL52N25M5

## **Contents**

| 1 | Electrical ratings 3                    |
|---|-----------------------------------------|
| 2 | Electrical characteristics 4            |
|   | 2.1 Electrical characteristics (curves) |
| 3 | Test circuits 8                         |
| 4 | Package mechanical data                 |
| 5 | Revision history12                      |

STL52N25M5 Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                             | Parameter                                                                                   | Value       | Unit |
|------------------------------------|---------------------------------------------------------------------------------------------|-------------|------|
| $V_{GS}$                           | Gate- source voltage                                                                        | 25          | V    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C                                        | 28          | Α    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 100 °C                                       | 18          | Α    |
| I <sub>DM</sub> (1),(2)            | Drain current (pulsed)                                                                      | 112         | Α    |
| I <sub>D</sub> <sup>(3)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C                                        | 4.2         | Α    |
| I <sub>D</sub> <sup>(3)</sup>      | Drain current (continuous) at T <sub>C</sub> = 100 °C                                       | 2.6         | Α    |
| I <sub>DM</sub> <sup>(2),(3)</sup> | Drain current (pulsed)                                                                      | 16.8        | Α    |
| P <sub>TOT</sub> <sup>(1)</sup>    | Total dissipation at T <sub>C</sub> = 25 °C                                                 | 110         | W    |
| P <sub>TOT</sub> (3)               | Total dissipation at T <sub>C</sub> = 25 °C                                                 | 2.5         | W    |
| I <sub>AR</sub>                    | Avalanche current, repetitive or not-repetitive (pulse width limited by T <sub>J</sub> max) | 10          | Α    |
| E <sub>AS</sub>                    | Single pulse avalanche energy (starting $T_J = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V)    | 230         | mJ   |
| dv/dt <sup>(4)</sup>               | Peak diode recovery voltage slope                                                           | 15          | V/ns |
| T <sub>J</sub><br>T <sub>stg</sub> | Operating junction temperature<br>Storage temperature                                       | - 55 to 150 | °C   |

<sup>1.</sup> This value is rated according  $R_{\mbox{\scriptsize thj-case}}$ .

Table 3. Thermal data

| Symbol                 | Parameter                                      | Value | Unit |
|------------------------|------------------------------------------------|-------|------|
| R <sub>thj-case</sub>  | Thermal resistance junction-case max           | 1.14  | °C/W |
| R <sub>thj-a</sub> (1) | Thermal resistance junction-amb max            | 50    | °C/W |
| TJ                     | Maximum lead temperature for soldering purpose | 300   | °C/W |

<sup>1.</sup> When mounted on FR-4 board of 1inch2, 2oz Cu

<sup>2.</sup> Pulse width limited by safe operating area.

<sup>3.</sup> This value is rated according  $R_{thj-a.}$ 

<sup>4.</sup>  $I_{SD} \leq$  28 A, di/dt  $\leq$  400 A/ $\mu$ s,  $V_{DD}$  = 150 V,  $V_{Peak}$  <  $V_{(BR)DSS}$ .

Electrical characteristics STL52N25M5

## 2 Electrical characteristics

 $(T_C = 25 \, ^{\circ}C \text{ unless otherwise specified}).$ 

Table 4. On /off states

| Symbol               | Parameter                                                | Test conditions                                                 | Min. | Тур.  | Max.     | Unit                     |
|----------------------|----------------------------------------------------------|-----------------------------------------------------------------|------|-------|----------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                        | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0                      | 250  |       |          | V                        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | $V_{DS}$ = Max rating<br>$V_{DS}$ = Max rating, $T_{C}$ =125 °C |      |       | 1<br>100 | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate-body leakage current (V <sub>DS</sub> = 0)          | V <sub>GS</sub> = ± 25 V                                        |      |       | 100      | nA                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}, I_{D} = 100 \mu A$                            | 3    | 4     | 5        | ٧                        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance                    | $V_{GS} = 10 \text{ V}, I_D = 13 \text{ A}$                     |      | 0.064 | 0.076    | Ω                        |

Table 5. Dynamic

| Symbol                                                   | Parameter                                                         | Test conditions                                                       | Min. | Тур.              | Max. | Unit           |
|----------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------|------|-------------------|------|----------------|
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | $V_{DS} = 50 \text{ V, f} = 1 \text{ MHz,}$<br>$V_{GS} = 0$           | -    | 1770<br>110<br>17 | -    | pF<br>pF<br>pF |
| C <sub>o(er)</sub> <sup>(1)</sup>                        | Equivalent output capacitance energy related                      | $V_{GS} = 0, V_{DS} = 0 \text{ to } 80\%$<br>$V_{(BR)DSS}$            | -    | 93                | -    | pF             |
| C <sub>o(tr)</sub> <sup>(2)</sup>                        | Equivalent output capacitance time related                        | $V_{GS} = 0, V_{DS} = 0 \text{ to } 80\%$<br>$V_{(BR)DSS}$            | -    | 178               | -    | pF             |
| Rg                                                       | Gate input resistance                                             | f=1 MHz open drain                                                    | -    | 2.5               | -    | Ω              |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge      | $V_{DD}$ = 200 V, $I_D$ = 28 A,<br>$V_{GS}$ = 10 V<br>(see Figure 14) | -    | 47<br>10<br>24    | -    | nC<br>nC<br>nC |

<sup>1.</sup>  $C_{o(er)}$  is a constant capacitance value that gives the same stored energy as  $C_{oss}$  while  $V_{DS}$  is rising from 0 to 80%  $V_{DSS}$ .

<sup>2.</sup>  $C_{o(tr)}$  is a constant capacitance value that gives the same charging time as  $C_{oss}$  while  $V_{DS}$  is rising from 0 to 80%  $V_{DSS}$ .

Table 6. Switching times

| Symbol              | Parameter          | Test conditions                                 | Min. | Тур. | Max | Unit |
|---------------------|--------------------|-------------------------------------------------|------|------|-----|------|
| t <sub>d(V)</sub>   | Voltage delay time | V <sub>DD</sub> = 125 V, I <sub>D</sub> = 14 A, |      | 40   |     | ns   |
| t <sub>r(V)</sub>   | Voltage rise time  | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$            |      | 18   |     | ns   |
| t <sub>f(i)</sub>   | Current fall time  | (see Figure 13)                                 | -    | 64   | -   | ns   |
| t <sub>c(off)</sub> | Crossing time      | (see Figure 18)                                 |      | 82   |     | ns   |

Table 7. Source drain diode

| Symbol                          | Parameter                     | Test conditions                                                    | Min. | Тур. | Max | Unit |
|---------------------------------|-------------------------------|--------------------------------------------------------------------|------|------|-----|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                    | -    |      | 28  | A    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                    |      |      | 112 | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | $I_{SD} = 28 \text{ A}, V_{GS} = 0$                                | -    |      | 1.6 | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 28 A, di/dt = 100 A/μs                           |      | 168  |     | ns   |
| $Q_{rr}$                        | Reverse recovery charge       | $V_{DD}$ = 60 V, $T_J$ = 25 °C                                     | -    | 1.2  |     | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 15)                                                    |      | 14.5 |     | Α    |
| t <sub>rr</sub>                 | Reverse recovery time         | $I_{SD} = 28 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s}$ |      | 196  |     | ns   |
| $Q_{rr}$                        | Reverse recovery charge       | V <sub>DD</sub> = 60 V T <sub>J</sub> = 150 °C                     | -    | 1.7  |     | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 15)                                                    |      | 17   |     | Α    |

<sup>1.</sup> Pulse width limited by safe operating area.

<sup>2.</sup> Pulsed: pulse duration = 300  $\mu$ s, duty cycle 1.5%.

Electrical characteristics STL52N25M5

#### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance





Figure 4. Output characteristics

Figure 5. Transfer characteristics





Figure 6. Gate charge vs gate-source voltage Figure 7. Static drain-source on resistance





Figure 8. **Capacitance variations** 



Figure 9. Output capacitance stored energy



vs temperature

Figure 10. Normalized gate threshold voltage Figure 11. Normalized on resistance vs temperature





Figure 12. Normalized B<sub>VDSS</sub> vs temperature



Test circuits STL52N25M5

#### 3 Test circuits

Figure 13. Switching times test circuit for resistive load

Figure 14. Gate charge test circuit



Figure 15. Test circuit for inductive load switching and diode recovery times

Figure 16. Unclamped inductive load test circuit



Figure 17. Unclamped inductive waveform

Figure 18. Switching time waveform



577

# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

Table 8. PowerFLAT™ (5x6) mechanical data

| Dim  |      | mm   |      |
|------|------|------|------|
| Dim. | Min. | Тур. | Max. |
| Α    | 0.80 | 0.83 | 0.93 |
| A1   |      | 0.02 | 0.05 |
| A3   |      | 0.20 |      |
| b    | 0.35 | 0.40 | 0.47 |
| D    |      | 5.00 |      |
| D1   |      | 4.75 |      |
| D2   | 4.15 | 4.20 | 4.25 |
| E    |      | 6.00 |      |
| E1   |      | 5.75 |      |
| E2   | 3.43 | 3.48 | 3.53 |
| E4   | 2.58 | 2.63 | 2.68 |
| е    |      | 1.27 |      |
| L    | 0.70 | 0.80 | 0.90 |

Figure 19. PowerFLAT™ (5x6) drawing



Figure 20. Recommended footprint



Revision history STL52N25M5

# 5 Revision history

Table 9. Document revision history

| Date        | Revision | Changes                                                                                   |
|-------------|----------|-------------------------------------------------------------------------------------------|
| 02-Aug-2010 | 1        | First release.                                                                            |
| 26-Apr-2011 | 2        | Updated R <sub>DS(on)</sub> value, and figures 2, 5, 7, 10, 11 and 12. Updated Section 4. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2011 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

