# Development Board EPC90138 Quick Start Guide 40 V Half-bridge with Gate Drive, Using EPC2067 Revision 1.0 ## **DESCRIPTION** The EPC90138 is a half bridge development board with onboard gate drives, featuring the 40 V rated EPC2067 GaN field effect transistor (FET). The purpose of this development board is to simplify the evaluation process of the EPC2067 by including all the critical components on a single board that can be easily connected into the majority of existing converter topologies. The EPC90138 development board measures 2" x 2" and contains two EPC2067 GaN FET in a half bridge configuration and one EPC2038 GaN FET used to augment the bootstrap supply. The EPC90138 features the uPl Semiconductor uP1966E gate driver. The board also contains all critical components and the layout supports optimal switching performance. There are also various probe points to facilitate simple waveform measurement and efficiency calculation. A block diagram of the circuit is given in figure 1. For more information on EPC2067 please refer to their datasheets available from EPC at www.epc-co.com. The datasheet should be read in conjunction with this quick start guide. Table 1: Performance Summary ( $T_A = 25$ °C) EPC90138 | Symbol | Parameter | Conditions | Min | Nominal | Max | Units | |------------------|-----------------------------------------------------|--------------------------------------------|-----|---------|-----|-------| | V <sub>DD</sub> | Gate Drive Regulator<br>Supply Range | | 7.5 | | 12 | V | | V <sub>IN</sub> | Bus Input Voltage<br>Range <sup>(1)</sup> | | | | 32 | V | | I <sub>OUT</sub> | Switch Node Output<br>Current <sup>(2)</sup> | | | | 40 | А | | ., | PWM Logic Input<br>Voltage Threshold <sup>(3)</sup> | Input 'High' | 3.5 | | 5.5 | ٧ | | V <sub>PWM</sub> | | Input 'Low' | 0 | | 1.5 | ٧ | | | PWM 'High' State Input<br>Pulse Width | V <sub>PWM</sub> rise and fall time < 10ns | 50 | | | ns | | | PWM 'Low' State Input<br>Pulse Width <sup>(4)</sup> | V <sub>PWM</sub> rise and fall time < 10ns | 200 | | | ns | - (1) Maximum input voltage depends on inductive loading, maximum switch node ringing must be kept under 40 V for EPC2067. - (2) Maximum current depends on die temperature actual maximum current is affected by switching frequency, bus voltage and thermal cooling. - (3) When using the on board logic buffers, refer to the uP1966E datasheet when bypassing the logic buffers. - (4) Limited by time needed to 'refresh' high side bootstrap supply voltage. Front view Back view #### **EPC90138 development board** Figure 1: Block diagram of EPC90138 development board default configuration #### **QUICK START PROCEDURE** The EPC90138 development board is easy to set up as a buck or boost converter to evaluate the performance of two EPC2067 eGaN FETs. This board includes a logic PWM input signal polarity changer used to ensure positive PWM polarity for the switching device when configured in either the buck or boost modes, and can accommodate both single and dual PWM inputs. Furthermore, the board includes a dead-time generating circuit that adds a delay from when the gate signal of one FET is commanded to turn off, to when the gate signal of the other FET is commanded to turn on. In the default configuration, this dead time circuit ensures that both the high and low side FETs will not be turned on at the same time thus preventing a shootthrough condition. The dead-time and/or polarity changing circuits can be utilized or bypassed for added versatility. ## Single/dual PWM signal input settings There are two PWM signal input ports on the board, PWM1 and PWM2. Both input ports are used as inputs in dual-input mode where PWM1 connects to the upper FET and PWM2 connects to the lower FET. The PWM1 input port is used as the input in single-input mode where the circuit will generate the required complementary PWM for the FETs. The input mode is set by choosing the appropriate jumper positions for J630 (mode selection) as shown in figure 2(a) for a single-input buck converter (blue jumper across pins 1 & 2 of J630), (b) for a single-input boost converter (blue jumpers across pins 3 & 4 of J630), and (c) for a dual-input operation (blue jumpers across pins 5 & 6 of J630). **Note**: In dual mode there is no shoot-through protection as both gate signals can be set high at the same time. ### **Dead-time settings** Dead-time is defined as the time between when one FET turns off and the other FET turns on, and for this board is referenced to the input of the gate driver. The dead-time can be set to a specific value where resistor R620 delays the turn on of the upper FET and resistor R625 delays the turn on of the lower FET as illustrated in figure 3. The required resistance for the desired dead-time setting can be read off the graph in figure 4. An example for 10 ns dead-time setting shows that a $120\,\Omega$ resistor is needed. **Note**: This is the default deadtime and resistor value installed. A minimum dead-time of is 5 ns and maximum of 15 ns is recommended. #### **Bypass settings** Both the polarity changer and the deadtime circuits can be bypassed using the jumper settings on J640 (Bypass), for direct access to the gate driver input. There are three bypass options: 1) No bypass, 2) Dead-time bypass, 3) Full bypass. The jumper positions for J640 for all three bypass options are shown in figure 5. Figure 5: Bypass mode Jumper settings for J640 Figure 2: Input mode selection on J630 Figure 3: Definition of dead-time between the upper-FET gate signal (DTQup) and the lower-FET gate signal (DTQlow) Figure 4: The required resistance values for R620 or R625 as a function of desired dead-time In *no-bypass mode*, figure 5(a) (red jumper across pins 5 & 6 of J640), both the on-board polarity and dead-time circuits are fully utilized. In *dead-time bypass mode*, figure 5(b) (red jumpers across pins 3 & 4 of J640), only the on-board polarity changer circuit is utilized, effectively bypassing the dead-time circuit. In *full bypass mode*, Figure 5(c) (red jumper across pins 1 & 2 of J640), the inputs to the gate driver are directly connected to the PWM1 and PWM2 pins and the on-board polarity and dead-time circuits are not utilized. #### Bypass mode warnings - It is important to provide the correct PWM signals that includes deadtime and polarity for either buck or boost operation when making use of bypass modes. - When operating in *full bypass mode*, the input signal specifications revert to that of the uP1966E gate driver IC. Refer to the uP1966E datasheet for details. ### **Buck converter configuration** To operate the board as a buck converter, either a single or dual PWM inputs can be chosen using the appropriate jumper settings on J630 (mode). To select **Single Input Buck Mode**, the bypass jumper J640 <u>must</u> be set to the **no-bypass mode**, the **buck mode** J630 <u>must</u> be selected as shown in figure 6(a). To select **Dual Input Buck Mode**, the bypass jumper J640 <u>may</u> be configured to any of the valid settings, the dual-input mode J630 <u>must</u> be selected as shown in figure 6(b). **Note**: It is important to provide the correct PWM signals that includes dead-time and polarity when operating in bypass mode. Once the input source, dead-time settings and bypass configurations have be chosen and set, then the boards can be operated. - 1. With power off, connect the input power supply bus to VIN and ground / return to GND. - With power off, connect the switch node (SW) of the half bridge to your circuit as required (half bridge configuration). Or use the provided pads for inductor (L1) and output capacitors (Cout), as shown in figure 6. - With power off, connect the gate drive supply to VDD (J1, Pin-1) and ground return to GND (J1, Pin-2 indicated on the bottom side of the board). - With power off, connect the input PWM control signal to PWM1 and/or PWM2 according to the input mode setting chosen and ground return to any of GND J2 pins indicated on the bottom side of the board. - 5. Turn on the gate drive supply make sure the supply is set between 7.5 V and 12 V. - 6. Turn on the controller / PWM input source. - Making sure the initial input supply voltage is 0 V, turn on the power and slowly increase the voltage to the required value (do not exceed the absolute maximum voltage). Probe switchnode to see switching operation. - 8. Once operational, adjust the PWM control, bus voltage, and load within the operating range and observe the output switching behavior, efficiency, and other parameters. - 9. For shutdown, please follow steps in reverse. Figure 6: (a) Single-PWM input buck converter (b) Dual-PWM input buck converter configurations showing the supply, anti-parallel diodes, output capacitor, inductor, PWM, and load connections with corresponding jumper positions. #### **Boost Converter configuration** Warning: Never operate the boost converter mode without a load, as the output voltage can increase beyond the maximum ratings. To operate the board as a boost converter, either a single or dual PWM inputs can be chosen using the appropriate jumper settings on J630 (mode). To select **Single Input Boost Mode**, the bypass jumper J640 <u>must</u> be set to the **no-bypass mode**, the boost mode J630 <u>must</u> be selected as shown in figure.7(a). To select **Dual Input Boost Mode**, the bypass jumper J640 <u>may</u> be configured to any of the valid settings, the **dual-input mode** J630 **must** be selected as shown in figure 7(b). **Note**: It is important to provide the correct PWM signals that includes dead-time and polarity when operating in bypass mode. Once the input source, dead-time settings and bypass configurations have be chosen and set, then the boards can be operated. - The inductor (L1) and input capacitors (labeled as Cout) can either be soldered onto the board, as shown in figure 7, or provided off board. Anti-parallel diodes can also be installed using the additional pads on the right side of the EPC2067 FETs. - With power off, connect the input power supply bus to V<sub>OUT</sub> and ground / return to GND, or externally across the capacitor if the inductor L1 and Cout are provided externally. Connect the output voltage (labeled as VIN) to your circuit as required, e.g., resistive load. - With power off, connect the gate drive supply to V<sub>DD</sub> (J1, Pin-1) and ground return to GND (J1, Pin-2 indicated on the bottom side of the board). - With power off, connect the input PWM control signal to PWM1 and/or PWM2 according to the input mode setting chosen and ground return to any of GND J2 pins indicated on the bottom side of the board. - 5. Turn on the gate drive supply make sure the supply is between 7.5 V and 12 V. - 6. Turn on the controller / PWM input source. - Making sure the output is not open circuit, and the input supply voltage is initially 0 V, turn on the power and slowly increase the voltage to the required value (do not exceed the absolute maximum voltage). Probe switch-node to see switching operation. - 8. Once operational, adjust the PWM control, bus voltage, and load within the operating range and observe the output switching behavior, efficiency, and other parameters. Observe device temperature for operational limits. - 9. For shutdown, please follow steps in reverse. Figure 7: (a) Single-PWM input boost converter (b) Dual-PWM input boost converter configurations showing the supply, inductor, anti-parallel diodes, input capacitor, PWM, and load connections with corresponding jumper settings. # **MEASUREMENT CONSIDERATIONS** Measurement connections are shown in figure 8. Figure 9 shows an actual switch-node voltage measurement when operating the board as a buck converter. When measuring the switch node voltage containing high-frequency content, care must be taken to provide an accurate high-speed measurement. An optional two pin header (J33) and an MMCX connector (J32) are provided for switch-node measurement. A differential probe is recommended for measuring the high-side bootstrap voltage. IsoVu probes from Tektronix has a mating MMCX connector. For regular passive voltage probes (e.g. TPP1000) measuring switch node using MMCX connector, probe adaptor is available. PN: 206-0663-xx. **NOTE.** For information about measurement techniques, the EPC website offers: "AN023 Accurately Measuring High Speed GaN Transistors" and the How to GaN educational video series, including: HTG09-Measurement Figure 8: Measurement points (a) top side, (b) bottom side Figure 9: Typical switch-node waveform when operated as a buck converter # THERMAL CONSIDERATIONS The EPC90138 board is equipped with three mechanical spacers that can be used to easily attach a heat-spreader or heatsink as shown in figure 10 (a), and only requires a thermal interface material (TIM), a custom shape heat-spreader/heatsink, and screws. Prior to attaching a heat-spreader, any component exceeding 1 mm in thickness under the heat-spreader area will need to be removed from the board as shown in figure 10 (b). The EPC90138 board is equipped with three mechanical spacers that can be used to easily attach a heat-spreader or heatsink as shown in figure 10 (a), and only requires a thermal interface material (TIM), a custom shape heat-spreader/heatsink, and screws. Prior to attaching a heat-spreader, any component exceeding 1 mm in thickness under the heat-spreader area will need to be removed from the board as shown in figure 10 (b). Figure 10: Details for attaching a heatsink to the development board. (a) 3D perspective, (b) top view details, (c) Assembled view with heatspreader attached. Components to remove prior The design of the heat-spreader is shown in figure 11 and can be made using **aluminum** or **tellurium copper** for higher performance. The heat-spreader is held in place using countersunk screws that fasten to the mechanical spacers which will accept M2 $\times$ 0.4 mm thread screws such as McMasterCarr 91294A002. When assembling the heatsink, it may be necessary add a thin insulation layer to prevent the heat-spreader from short circuiting with components that have exposed conductors such as capacitors and resistors, as shown in figure 11. **Note that the heat-spreader is ground connected by the lower most mounting post**. A rectangular opening in the insulator must be provided to allow the TIM to be placed over the FETs to be cooled with a minimum clearance of 3 mm on each side of the rectangle encompassing the FETs. The TIM will then be similar in size or slightly smaller than the opening in the insulator shown by the red dashed outline in figure 12. EPC recommends Laird P/N: A14692-30, Tgard™ K52 with thickness of 0.051 mm the for the insulating material. A TIM is added to improve the interface thermal conductance between the FETs and the attached heat exchanger. The choice of TIM needs to consider the following characteristics: - Mechanical compliance During the attachment of the heat spreader, the TIM underneath is compressed from its original thickness to the vertical gap distance between the spacers and the FETs. This volume compression exerts a force on the FETs. A maximum compression of 2:1 is recommended for maximum thermal performance and to constrain the mechanical force which maximizes thermal mechanical reliability. - Electrical insulation The backside of the eGaN FET is a silicon substrate that is connected to source and thus the upper FET in a half-bridge configuration is connected to the switch-node. To prevent short-circuiting the switch-node to the grounded thermal solution, the TIM must be of high dielectric strength to provide adequate electrical insulation in addition to its thermal properties. - Thermal performance The choice of thermal interface material will affect the thermal performance of the thermal solution. Higher thermal conductivity materials is preferred to provide higher thermal conductance at the interface. Figure 12: Insulator sheet details with opening for the TIM with location of the FETs EPC recommends the following thermal interface materials: t-Global P/N: TG-A1780 X 0.5 mm (highest conductivity of 17.8 W/m·K) t-Global P/N: TG-A6200 X 0.5 mm (moderate conductivity of 6.2 W/m·K) Bergauist P/N: GP5000-0.02 (~0.5 mm with conductivity of 5 W/m·K) Bergquist P/N: GPTGP7000ULM-0.020 (conductivity of 7 W/m⋅K) **NOTE**. The EPC90138 development board does not have any current or thermal protection on board. For more information regarding the thermal performance of EPC eGaN FETs, please consult: D. Reusch and J. Glaser, *DC-DC Converter Handbook, a supplement to GaN Transistors for Efficient Power Conversion,* First Edition, Power Conversion Publications, 2015. # **Table 2: Bill of Materials** | Item | Qty | Reference | Part Description | Manufacturer | Part Number | |------|-----|-------------------------------------------------------------------|-------------------------------------------------------|---------------------|---------------------| | 1 | 3 | C11, C100, C101 | CAP CER 1 µF 25 V X7R 0603 | TDK | C1608X7R1E105K080AB | | 2 | 9 | C60, C61, C81, C610, C611, C612,<br>C614, C615, C616 | CAP CER 0.1 μF 25 V X7R 0402 | Yageo | CC0402KRX7R8BB104 | | 3 | 1 | C62 | CAP CER 0.022 μF 25 V X7R 0402 | TDK | C1005X7R1E223K050BB | | 4 | 2 | C70, C75 | CAP CER 100 pF 50 V X7R 0402 | Yageo | CC0402KRX7R9BB101 | | 5 | 1 | C80 | CAP CER 4.7 μF 10V X5R 0402 | TDK | C1005X5R1A475K050BC | | 6 | 2 | C601, C602 | CAP CER 47PF 50 V COG/NPO 0402 | Yageo | CC0402JRNPO9BN470 | | 7 | 2 | C620, C625 | CAP CER 100 pF 50 V X7R 0402 | Yageo | CC0402KRX7R9BB101 | | 8 | 7 | Ci1, Ci2, Ci3, Ci4, Ci5, Ci6, Ci7 | CAP CER 0.22 μF 100V X7S 0603 | Taiyo Yuden | HMK107C7224KAHTE | | 9 | 10 | Cm1, Cm2, Cm3, Cm4, Cm5, Cm6,<br>Cm7, Cm8, Cm9, Cm10 | CAP CER 1 µF 100 V X7R 0805 | AVX | 08051C105K4Z2A | | 10 | 1 | D60 | DIODE ZENER 5.1 V 150 mW 0603 | Bourns | CD0603-Z5V1 | | 11 | 4 | D61, D63, D620, D625 | DIODE SCHOTTKY 30 V 30 mA SOD523 | Diodes Inc. | SDM03U40-7 | | 12 | 1 | D77 | DIODE SCHOTTKY 40 V 300 mA SOD523 | ST MIcroelectronics | BAT54KFILM | | 13 | 1 | J3 | Header Male 100mil 2 row, 12 pos., Thru Vert. | Amphenol | 67997-272HLF | | 14 | 1 | J80 | Header Male 100 mil 1 row, 4 pos., Thru Vert. | Тусо | 4-103185-0-04 | | 15 | 1 | J90 | Header Male 100 mil 1 row, 2 pos., Thru Vert. | Тусо | 4-103185-0-02 | | 16 | 2 | J630, J640 | Header Male 50 mil 2 row, 3 pos., Thru Vert. | Sullins | GRPB032VWVN-RC | | 17 | 1 | JP630 | 50 mil Jumper Blue withHandle | Harwin Inc | M50-2030005 | | 18 | 1 | JP640 | 50 mil Jumper Red with Handle | Harwin Inc | M50-2020005 | | 19 | 2 | Q1, Q2 | 40 V 2 mΩ 69 A | EPC | EPC2067 | | 20 | 1 | Q60 | 100 V 3300 mΩ 0.5A | EPC | EPC2038 | | 21 | 1 | R62 | RES SMD 27 K Ω 5% 1/10 W 0402 | Panasonic | ERJ-2GEJ273X | | 22 | 1 | R63 | RES 20 Ω 5% 1/16W 0402 | Stackpole | RMCF0402JT20R0 | | 23 | 2 | R70, R75 | RES SMD 2.2 Ω 5% 1/10 W 0402 | Panasonic | ERJ-2GEJ2R2X | | 24 | 11 | R71, R76, R601, R602, R603, R604,<br>R605, R621, R626, R641, R643 | RES SMD 10 K Ω 1% 1/16 W 0402 | Yageo | RC0402FR-0710KL | | 25 | 3 | R77, R81, R83 | RES 0 Ω JUMPER 1/16 W 0402 | Stackpole | RMCF0402ZT0R00 | | 26 | 3 | R78, R90, R100 | RES SMD 0 Ω JUMPER 1/10 W 0603 | Panasonic | ERJ-3GEY0R00V | | 27 | 2 | R80, R82 | RES SMD 1 Ω 1% 1/16 W 0402 | Yageo | RC0402FR-071RL | | 28 | 2 | R620, R625 | RES SMD 120 Ω 1% 1/10 W 0603 | Yageo | RC0603FR-07120RL | | 29 | 3 | SO1, SO2, SO3 | Round Standoff Threaded M2x0.4 Steel 0.039" (1.00 mm) | Wurth | 9774010243R | | 30 | 4 | TP1, TP2, TP3, TP4 | HookUP SMD | Keystone | 5015 | | 31 | 1 | U80 | 80V Half Bridge eGaN Driver | Upi | uP1966E | | 32 | 1 | U100 | 5.0 V 250 mA DFN | MicroChip | MCP1703T-5002E/MC | | 33 | 4 | U610, U611, U612, U614 | Reconfig Logic | Nexperia | 74LVC1G99GT,115 | | 34 | 2 | U615, U616 | Bi directional SW 5E 5.5 V | Texas Instruments | SN74LVC1G66DBV | # **Table 3: Optional Components** | Item | Qty | Reference | Part Description | Manufacturer | Part Number | |------|-----|-------------|----------------------------------|--------------|----------------| | 1 | 1 | Cout | TBD | TBD | TBD | | 2 | 2 | D1, D2 | DIODE SCHOTTKY 100 V 2 A DO220AA | Vishay | SS2PH10-M3 | | 3 | 3 | J1, J2, J32 | MMCX Jack SMD Vert. | Molex | 734152063 | | 4 | 1 | J9 | 7.62 mm 2 pos. Euro Block | Wurth | 691216410002 | | 5 | 1 | L1 | TBD | TBD | TBD | | 6 | 2 | R11, R22 | RES 0 Ω JUMPER 1/16 W 0402 | Stackpole | RMCF0402ZT0R00 | | 7 | 1 | R60 | RES SMD 4.7 Ω 5% 1/10 W 0402 | Panasonic | ERJ-2GEJ4R7X | EPC90138 Figure 13: EPC90138 main schematic DC Input 70 Vmax. Figure 14: Power Stage schematic using the EPC2067 Figure 15: Gate Driver schematic Figure 17: Logic Supply Regulator schematic # **For More Information:** Please contact info@epc-co.com or your local sales representative Visit our website: www.epc-co.com Sign-up to receive EPC updates at bit.ly/EPCupdates or text "EPC" to 22828 EPC Products are distributed through Digi-Key. **www.digikey.com** #### **Demonstration Board Notification** The EPC90138 board is intended for product evaluation purposes only. It is not intended for commercial use nor is it FCC approved for resale. Replace components on the Evaluation Board only with those parts shown on the parts list (or Bill of Materials) in the Quick Start Guide. Contact an authorized EPC representative with any questions. This board is intended to be used by certified professionals, in a lab environment, following proper safety procedures. Use at your own risk. As an evaluation tool, this board is not designed for compliance with the European Union directive on electromagnetic compatibility or any other such directives or regulations. As board builds are at times subject to product availability, it is possible that boards may contain components or assembly materials that are not RoHS compliant. Efficient Power Conversion Corporation (EPC) makes no guarantee that the purchased board is 100% RoHS compliant. The Evaluation board (or kit) is for demonstration purposes only and neither the Board nor this Quick Start Guide constitute a sales contract or create any kind of warranty, whether express or implied, as to the applications or products involved. Disclaimer: EPC reserves the right at any time, without notice, to make changes to any products described herein to improve reliability, function, or design. EPC does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, or other intellectual property whatsoever, nor the rights of others.