SLOS011C - MARCH 1987 - REVISED OCTOBER 1997

- Low Input Bias Current, 50 pA Typ
- Low Input Noise Current, 0.01 pA/√Hz Typ
- Low Supply Current, 2 mA Typ
- High Input impedance,  $10^{12} \Omega$  Typ
- Low Total Harmonic Distortion
- Low 1/f Noise Corner, 50 Hz Typ
- Package Options Include Plastic Small-Outline (D) and Standard (P) DIPs

#### 

NC - No internal connection

### description

This device is a low-cost, high-speed, JFET-input operational amplifier with very low input offset voltage and a maximum input offset voltage drift. It requires low supply current, yet maintains a large gain-bandwidth product and a fast slew rate. In addition, the matched high-voltage JFET input provides very low input bias and offset currents.

The LF411 can be used in applications such as high-speed integrators, digital-to-analog converters, sample-and-hold circuits, and many other circuits.

The LF411C is characterized for operation from 0°C to 70°C. The LF411I is characterized for operation from –40°C to 85°C.

#### symbol



#### **AVAILABLE OPTIONS**

|               | Viemov                         | PACKAGE              |                    |  |  |  |  |
|---------------|--------------------------------|----------------------|--------------------|--|--|--|--|
| TA            | V <sub>IO</sub> max<br>AT 25°C | SMALL OUTLINE<br>(D) | PLASTIC DIP<br>(P) |  |  |  |  |
| 0°C to 70°C   | 2 mV                           | LF411CD              | LF411CP            |  |  |  |  |
| –40°C to 85°C | 2 mV                           | LF411ID              | LF411IP            |  |  |  |  |

The D packages are available taped and reeled. Add the suffix R to the device type (i.e., LF411CDR).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLOS011C - MARCH 1987 - REVISED OCTOBER 1997

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC+</sub>                                   |               |
|--------------------------------------------------------------------|---------------|
| Supply voltage, V <sub>CC</sub>                                    |               |
| Differential input voltage, V <sub>ID</sub>                        |               |
| Input voltage, V <sub>I</sub> (see Note 1)                         |               |
| Duration of output short circuit                                   | Unlimited     |
| Continuous total power dissipation                                 |               |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package |               |
| P package                                                          |               |
| Storage temperature range, T <sub>stq</sub>                        | 65°C to 150°C |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds       |               |

NOTES: 1. Unless otherwise specified, the absolute maximum negative input voltage is equal to the negative power supply voltage.

### recommended operating conditions

|                                    | C SU | FFIX | I SUF | UNIT |      |
|------------------------------------|------|------|-------|------|------|
|                                    | MIN  | MAX  | MIN   | MAX  | UNII |
| Supply voltage, V <sub>CC +</sub>  | 3.5  | 18   | 3.5   | 18   | V    |
| Supply voltage, V <sub>CC</sub> –  | -3.5 | -18  | -3.5  | -18  | V    |
| Operating free-air temperature, TA | 0    | 70   | -40   | -85  | °C   |

# electrical characteristics over operating free-air temperature range, $V_{CC\pm}$ = $\pm 15$ V (unless otherwise specified)

| PARAMETER       |                                                         | TEST COL                  | NDITIONS                   | Т           | A             | MIN    | TYP                 | MAX | UNIT   |
|-----------------|---------------------------------------------------------|---------------------------|----------------------------|-------------|---------------|--------|---------------------|-----|--------|
|                 |                                                         | 1231 CO                   | TEST CONDITIONS            |             | LF411I        | IVIIIV | ITP                 | WAX | UNII   |
| VIO             | Input offset voltage                                    | $V_{IC} = 0$ ,            | $R_S = 10 \text{ k}\Omega$ | 25°C        | 25°C          |        | 0.8                 | 2   | mV     |
| ανιο            | Average temperature coefficient of input offset voltage | V <sub>IC</sub> = 0,      | $R_S = 10 \text{ k}\Omega$ |             |               |        | 10                  | 20† | μV/°C  |
| 1.0             |                                                         | \/ <sub>1</sub> = 0       |                            | 25°C        | 25°C          |        | 25                  | 100 | pA     |
| 110             | Input offset current‡                                   | AIC = 0                   |                            | 70°C        | 85°C          |        |                     | 2   | nA     |
| 1               |                                                         |                           |                            | 25°C        | 25°C          |        | 50                  | 200 | pA     |
| IB              | Input bias current‡                                     | VIC = 0                   |                            | 70°C        | 85°C          |        |                     | 4   | nA     |
| VICR            | Common-mode input voltage range                         |                           |                            |             |               | ±11    | -11.5<br>to<br>14.5 |     | ٧      |
| V <sub>OM</sub> | Maximum peak output-voltage swing                       | R <sub>L</sub> = 10 kΩ    |                            |             |               | ±12    | ±13.5               |     | V      |
| Δ               | Large-signal differential                               | V- 140 V                  | D. 210                     | 25°C        | 25°C          | 25     | 200                 |     | V/mV   |
| AVD             | voltage                                                 | $V_0 = \pm 10 \text{ V},$ | $R_L = 2 k\Omega$          | 0°C to 70°C | –40°C to 85°C | 15     | 200                 |     | V/IIIV |
| rį              | Input resistance                                        | T <sub>J</sub> = 25°C     |                            |             |               |        | 1012                |     | Ω      |
| CMR<br>R        | Common-mode rejection ratio                             | R <sub>S</sub> ≤ 10 kΩ    |                            |             |               | 70     | 100                 |     | dB     |
| ksvr            | Supply-voltage rejection ratio                          | See Note 3                |                            |             |               | 70     | 100                 |     | dB     |
| Icc             | Supply current                                          |                           |                            |             |               |        | 2                   | 3.4 | mA     |
| +               | t 000/ of the devices most this lim                     |                           |                            |             |               |        |                     |     |        |

<sup>&</sup>lt;sup>†</sup> At least 90% of the devices meet this limit for  $\alpha_{VIO}$ .

NOTE 3: Supply-voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously.



<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.

<sup>‡</sup> Input bias currents of an FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive. Pulse techniques must be used that will maintain the junction temperatures as close to the ambient temperature as possible.

## LF411 JFET-INPUT OPERATIONAL AMPLIFIER

SLOS011C - MARCH 1987 - REVISED OCTOBER 1997

## operating characteristics, $V_{CC\pm}$ = $\pm 15$ V, $T_A$ = $25^{\circ}C$

|    | PARAMETER                      | TEST CONDITIONS                       | MIN | TYP MA | XX UNIT            |
|----|--------------------------------|---------------------------------------|-----|--------|--------------------|
| SR | Slew rate                      |                                       | 8   | 13     | V/μs               |
| В1 | Unity-gain bandwidth           |                                       | 2.7 | 3      | MHz                |
| Vn | Equivalent input noise voltage | $f = 1 \text{ kHz},  R_S = 20 \Omega$ |     | 18     | nV/√ <del>Hz</del> |
| In | Equivalent input noise current | f = 1 kHz                             |     | 0.01   | pA/√Hz             |





17-May-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| LF411CD          | ACTIVE   | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LF411C               | Samples |
| LF411CDE4        | ACTIVE   | SOIC         | D                  | 8    |                | TBD                        | Call TI          | Call TI            | 0 to 70      |                      | Samples |
| LF411CDG4        | ACTIVE   | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LF411C               | Samples |
| LF411CDR         | ACTIVE   | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LF411C               | Samples |
| LF411CDRE4       | ACTIVE   | SOIC         | D                  | 8    |                | TBD                        | Call TI          | Call TI            | 0 to 70      |                      | Samples |
| LF411CDRG4       | ACTIVE   | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LF411C               | Samples |
| LF411CP          | ACTIVE   | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | LF411CP              | Samples |
| LF411CPE4        | ACTIVE   | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | LF411CP              | Samples |
| LF411ID          | OBSOLETE | SOIC         | D                  | 8    |                | TBD                        | Call TI          | Call TI            | -40 to 85    |                      |         |
| LF411IDR         | OBSOLETE | SOIC         | D                  | 8    |                | TBD                        | Call TI          | Call TI            | -40 to 85    |                      |         |
| LF411IP          | OBSOLETE | PDIP         | Р                  | 8    |                | TBD                        | Call TI          | Call TI            | -40 to 85    |                      |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



### PACKAGE OPTION ADDENDUM

17-May-2014

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device   |      | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------|------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| LF411CDR | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |





#### \*All dimensions are nominal

|   | Device   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|----------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| I | LF411CDR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |

## P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



## D (R-PDSO-G8)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive amplifier.ti.com Communications and Telecom www.ti.com/communications **Amplifiers Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** 

DSP dsp.ti.com Energy and Lighting www.ti.com/energy
Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial
Interface interface.ti.com Medical www.ti.com/medical
Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>