

# Eight-Channel LED Driver with Intelligent Headroom Voltage Monitor (iHVM™)

Check for Samples: TLC5960

## **FEATURES**

- 250kHz PWM Dimming
- Four Intelligent Headroom Voltage Monitor (iHVM) Outputs
- Eight-Channel, High-Voltage LED Driver:
  - 0.3% (typ) Accuracy Between Channels
- Control Interface with Four PWM Inputs
- Easy-To-Use Analog Dimming Interface
- 10% to 100% Analog Brightness Dimming
- Integrated 5V Internal Regulator
- Integrated Power-On Reset (POR) Circuitry

- Full Protection/Diagnostic Functions:
  - LOD: LED Open Detection
  - LSD: LED Short Detection
  - FOD: FET Open Detection
  - FSD: FET Short Detection
- Built-In Phase Shift Function
- 38-Pin TSSOP Package

## **APPLICATIONS**

- LED Backlights for LCD-TV
- High-Current LED Lighting

## DESCRIPTION

The TLC5960 is an eight-channel PWM LED driver with four intelligent headroom voltage monitor (iHVM) outputs. The LED drivers have scalable, high-voltage capability and provide 1% maximum current matching accuracy between LED strings. To achieve optimal efficiency, the iHVM automatically optimizes the external dc/dc converter output voltage to compensate for the forward-voltage variations of the LED

Compared to a conventional HVM solution that requires several MOSFETs, capacitors, and resistors, the iHVM is designed to use only a single external resistor. The LED driver design is capable of up to 250kHz PWM dimming, and also provides an analog brightness dimming interface. This device easily adapts to various LED and power configurations with a single voltage input rail. Full protection and diagnostic functions are provided to protect the entire system, such as LED open/short detection (LOD/LSD), FET open/short detection (FOD/FSD) and thermal shutdown (TSD). In case of failure, the TLC5960 automatically disconnects the failed channel(s) from the operating channels and pulls down the open drain fault buffer (XFLT) to signal an error status.



Typical Application Circuit

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

iHVM is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION(1)

| PRODUCT | PACKAGE-LEAD | PACKAGE DESIGNATOR | ORDERING NUMBER |
|---------|--------------|--------------------|-----------------|
| TLC5960 | TSSOP-38     | DA                 | TLC5960DA       |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the device product folder at www.ti.com.

## **ABSOLUTE MAXIMUM RATINGS(1)**

Over operating free-air temperature range (unless otherwise noted)

|                                               |                                                             | VALU        | E    |      |
|-----------------------------------------------|-------------------------------------------------------------|-------------|------|------|
|                                               |                                                             | MIN         | MAX  | UNIT |
|                                               | VIN, CTRL2, CTRL4                                           | -0.3        | 30   | V    |
| Voltage <sup>(2)</sup>                        | S1 to S8, D1 to D8                                          | -0.3        | 38   | V    |
| Vollago                                       | EN, CTRL1, CTRL3, VADJ, VREG5, G1 to G8, XFLT, HVM1 to HVM4 | -0.3        | 6.0  | V    |
| Tomporatura                                   | Operating virtual junction, T <sub>J</sub>                  | -40         | +150 | °C   |
| Temperature                                   | Storage, T <sub>stg</sub>                                   | <b>–</b> 55 | +150 | °C   |
|                                               | Human Body Model (HBM, JESD22-A114)                         |             | 2    | kV   |
| Electrostatic Discharge Rating <sup>(3)</sup> | Charged Device Model (CDM. JESD22-C101)                     |             | 1000 | V    |
|                                               | Machine Model (MM)                                          |             | 200  | V    |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.

## THERMAL INFORMATION

|                  |                                              | TLC5960 |       |
|------------------|----------------------------------------------|---------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                | DA      | UNITS |
|                  |                                              | 38 PINS |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 71.2    |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 21.8    |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 43.6    | 9000  |
| ΨЈТ              | Junction-to-top characterization parameter   | 0.5     | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter | 38.7    |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A     |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### **DISSIPATION RATINGS**

| PACKAGE       | OPERATING FACTOR             | T <sub>A</sub> < +25°C | T <sub>A</sub> = +70°C | T <sub>A</sub> = +85°C |
|---------------|------------------------------|------------------------|------------------------|------------------------|
|               | ABOVE T <sub>A</sub> = +25°C | POWER RATING           | POWER RATING           | POWER RATING           |
| TSSOP-38 (DA) | 14mW/°C                      | 1404mW                 | 770mW                  | 560mW                  |

Product Folder Link(s): TLC5960

<sup>(2)</sup> All voltages are with respect to network ground terminal.

<sup>(3)</sup> ESD testing is performed according to the respective JESD22 JEDEC standard.



## **RECOMMENDED OPERATING CONDITIONS**

|                                    |                                                                     | 7   | TLC5960 |      |      |
|------------------------------------|---------------------------------------------------------------------|-----|---------|------|------|
|                                    | PARAMETER                                                           | MIN | NOM     | MAX  | UNIT |
| DC Charac                          | eteristics                                                          |     |         | •    |      |
| V <sub>IN</sub>                    | Supply voltage                                                      | 10  | 24      | 28   | V    |
| V <sub>D</sub>                     | Voltage applied to sense input (D1 to D8, S1 to S8)                 | GND |         | 34   | V    |
| V <sub>IH</sub>                    | High-level input voltage (CTRL1 to CTRL4)                           | 1.2 |         | 5.5  | V    |
| V <sub>IL</sub>                    | Low-level input voltage (CTRL1 to CTRL4)                            | GND |         | 0.4  | V    |
| I <sub>SINK</sub>                  | Low-level output current (XFLT)                                     |     |         | 1    | mA   |
| C <sub>LOAD</sub>                  | Capacitive load of Gn outputs (G1 to G8)                            |     | 100     | 500  | pF   |
| $V_{G}$                            | MOSFET threshold voltage (G1 to G8)                                 |     |         | 2.8  | V    |
| C <sub>VREG5</sub>                 | Regulator output capacitor (VREG5)                                  | 1.0 | 2.2     |      | μF   |
| T <sub>A</sub>                     | Operating free-air temperature range                                | -40 |         | +85  | °C   |
| TJ                                 | Operating junction temperature range                                | -40 |         | +125 | °C   |
| AC Charac                          | cteristics: At VIN = 10V to 28V and T <sub>A</sub> = -40°C to +85°C | 1   |         | -    |      |
| t <sub>WH0</sub> /t <sub>WL0</sub> | CTRLn pulse duration (CTRL1, 2, 3, 4 = high or low)                 | 4   |         |      | μs   |
| t <sub>WH1</sub> /t <sub>WL1</sub> | EN pulse duration (EN = high or low)                                | 50  |         |      | μs   |
| t <sub>SU0</sub>                   | Setup time (EN to CTRL1, 2, 3, 4)                                   | 50  |         |      | μs   |
| t <sub>H0</sub>                    | Hold time (EN to CTRL1, 2, 3, 4)                                    | 2   |         |      | μs   |

## **ELECTRICAL CHARACTERISTICS**

At VIN = 10.0V to 28.0V and  $T_A = -40$ °C to +85°C. Typical values at VIN = 24V and  $T_A = +25$ °C, unless otherwise noted.

|                     |                                                                 |                                                                            | 7    | LC5960 |          |      |
|---------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------|------|--------|----------|------|
|                     | PARAMETER                                                       | TEST CONDITIONS                                                            | MIN  | TYP    | MAX      | UNIT |
| V <sub>OL</sub>     | Open-drain low-level output voltage                             | I <sub>OL</sub> = 1mA at XFLT                                              |      |        | 0.8      | V    |
|                     |                                                                 | EN                                                                         |      | 100    |          | kΩ   |
| R <sub>PD</sub>     | Internal pull-down resistance                                   | CTRL1 to CTRL4                                                             |      | 500    |          | kΩ   |
|                     |                                                                 | HVM4, CTRL2 > 7.0V                                                         |      | 2      |          | ΜΩ   |
|                     |                                                                 | VIN < V <sub>POR</sub> <sup>(1)</sup>                                      |      | 20     | 40       | μΑ   |
| I <sub>IN</sub>     | VIN supply current                                              | VIN > V <sub>POR</sub> , EN = high or low,<br>CTRL1 to CTRL4 = high or low |      | 10     | 16       | mA   |
| I <sub>OH</sub>     | High-level output current (G1 to G8)                            | EN = CTRL1 to CTRL4 = high                                                 | 2    |        |          | mA   |
| V <sub>OFFSET</sub> | Input offset voltage of output amplifier (S1 to S8)             | VADJ = 1.2V                                                                | -10  |        | 10       | mV   |
| V <sub>DREF+</sub>  | HVM upper threshold (D1 to D8)                                  | EN = CTRL1 to CTRL4 = high                                                 | 2.5  | 2.6    | 2.7      | V    |
| V <sub>DREF</sub>   | HVM lower threshold (D1 to D8)                                  | EN = CTRL1 to CTRL4 = high                                                 | 1.55 | 1.6    | 1.65     | V    |
| V <sub>HVM</sub>    | HVM output voltage range (HVM1 to HVM4)                         | EN = high or low, CTRL1 to CTRL4 = high or low                             | 0.1  | 0.7    | 1.3      | V    |
|                     | HVM output source current                                       | HVM1 to HVM4 = 1.25V                                                       |      |        | -1.5     | mA   |
| I <sub>HVM</sub>    | HVM output sink current                                         | HVM1 to HVM4 = 0.14V                                                       | 1.5  |        |          | mA   |
| V <sub>LOD</sub>    | LED open detection threshold (D1 to D8 undervoltage detection)  | EN = CTRL1 to CTRL4 = high                                                 | 0.7  | 0.8    | 0.9      | V    |
| V <sub>LSD</sub>    | LED short detection threshold (D1 to D8 overvoltage detection)  | EN = CTRL1 to CTRL4 = high, CTRL2,4 < 6V,<br>HVM 2CH mode                  | 18.0 | 19.2   | 20.4     | V    |
| V <sub>FOD</sub>    | FET open detection threshold (S1 to S8 undervoltage detection)  | EN = high, CTRL1 to CTRL4 = high, VADJ = 5.0V                              | 300  |        |          | mV   |
| V <sub>FSD</sub>    | FET short detection threshold (S1 to S8 overvoltage detection)  | EN = high                                                                  | 0.8  | 0.9    | 1.0      | V    |
| V <sub>FSDHYS</sub> | FET short detection hysteresis (S1 to S8 overvoltage detection) |                                                                            | 150  | 200    | 250      | mV   |
| T <sub>STD</sub>    | Thermal shutdown junction temperature (2)                       |                                                                            |      | +160   |          | °C   |
| 5V LDO              |                                                                 | C <sub>VREG5</sub> = 2.2µF                                                 |      |        | '        |      |
| $V_{REG}$           | Regulator output voltage                                        | 10V < VIN < 28V, I <sub>VREG5</sub> < 25mA                                 | 4.75 | 5.00   | 5.25     | V    |
|                     | Current limit                                                   | VIN = 24V, VREG5 = 4.5V                                                    | 20   | 40     | 80       | mA   |
| I <sub>LIM</sub>    | Current limit                                                   | VIN = 24V, VREG5 = 0V                                                      | 10   | 20     | 40       | mA   |
| POWER-0             | ON RESET (POR)                                                  | •                                                                          |      |        |          |      |
| $V_{POR}$           | Undervoltage lockout on VIN                                     | Negative going threshold on VIN                                            | 6.5  | 7.0    | 7.5      | V    |
| V <sub>PORHYS</sub> | Undervoltage lockout hysteresis                                 |                                                                            |      | 500    |          | mV   |
| AC CHAR             | ACTERISTICS                                                     | T <sub>A</sub> = +25°C                                                     |      |        | <u>.</u> |      |
| t <sub>DET</sub>    | Protection time after channel enabled                           |                                                                            | 21   | 26     | 31       | μs   |
| t <sub>DET1</sub>   | Detection time after channel enable                             |                                                                            |      | 13     |          | μs   |
| t <sub>DET2</sub>   | Protection/XFLT indication wait time after detection (3)        |                                                                            |      | 13     |          | μs   |
| t <sub>D</sub>      | Built-in phase shift unit delay time                            |                                                                            |      | 13     |          | μs   |

<sup>(1)</sup> V<sub>POR</sub> is the power-on reset voltage.(2) Specified by design.

## **SWITCHING CHARACTERISTICS**

At VIN = 10.0V to 28.0V and  $T_A = -40$ °C to +85°C, with typical values at  $V_{IN} = 24$ V and  $T_A = +25$ °C, unless otherwise noted.

|                                                  | Т                                                                  | LC5960 |     |     |      |
|--------------------------------------------------|--------------------------------------------------------------------|--------|-----|-----|------|
| PARAMETER                                        | TEST CONDITIONS                                                    | MIN    | TYP | MAX | UNIT |
| t <sub>SW</sub> Switching time of output current | S1 to S8, from 10% to 90% or 90% to 10%, C <sub>LOAD</sub> < 100pF |        | 1.5 | 2   | μs   |

Submit Documentation Feedback

XFLT is the fault indicator; protection means that the failed channel shuts off.  $t_{DET} = t_{DET1} + t_{DET2}$ .

## **PIN CONFIGURATIONS**

#### DA PACKAGE TSSOP-38 (TOP VIEW)



## **PIN DESCRIPTIONS**

| Р              | IN                                |     |                                                                                                                                                                                                 |  |  |  |  |
|----------------|-----------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME           | NO.                               | 1/0 | DESCRIPTION                                                                                                                                                                                     |  |  |  |  |
| VIN            | 1                                 | I   | Supply voltage input                                                                                                                                                                            |  |  |  |  |
| VADJ           | 2                                 | I   | Analog dimming input                                                                                                                                                                            |  |  |  |  |
| VREG5          | 3                                 | 0   | Internal linear regulator 5V output                                                                                                                                                             |  |  |  |  |
| HVM1, 2, 3, 4  | 4, 35, 36, 37                     | Ю   | DC/DC feedback interface for thermal control. HVM4 is also used to set LED short detection threshold during 4CH and 8CH HVM modes (see the <i>Flexible Configurations of the iHVM</i> section). |  |  |  |  |
| CTRL1, 2, 3, 4 | 5, 6, 33, 34                      | I   | Parallel PWM input control interface. High turns on corresponding channels. Configuration depends on the HVM mode.                                                                              |  |  |  |  |
| EN             | 7                                 | I   | High enables driver control from CTRL1 to CTRL4. Low disables driver control from CTRL inputs                                                                                                   |  |  |  |  |
| D1 to D8       | 8, 11, 14, 17,<br>22, 25, 28, 31  | I   | External FET drain node sense voltage input                                                                                                                                                     |  |  |  |  |
| G1 to G8       | 9, 12, 15, 18,<br>21, 24, 27, 30  | Ю   | External FET gate driver output                                                                                                                                                                 |  |  |  |  |
| S1 to S8       | 10, 13, 16, 19,<br>20, 23, 26, 29 | 1   | External FET source node sense voltage input                                                                                                                                                    |  |  |  |  |
| XFLT           | 32                                | 0   | Fault detection notifying buffer output (open drain)                                                                                                                                            |  |  |  |  |
| GND            | 38                                | _   | Common ground                                                                                                                                                                                   |  |  |  |  |

# TEXAS INSTRUMENTS

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1. Configuration with Four PWM Inputs and Four DC/DC Converters



Figure 2. Configuration with Two PWM Inputs and Two DC/DC Converters





Figure 3. Configuration with One PWM Input and One DC/DC Converter

## **MEASUREMENT CIRCUIT**



(1) Suggested FET: Sanyo MCH6440.

Figure 4. Constant Current Switching Speed (t<sub>SW</sub>) Measurement Circuit

# TEXAS INSTRUMENTS

## TYPICAL CHARACTERISTICS

#### **ANALOG DIMMING LINEARITY** (I<sub>LED</sub> vs VADJ) 160 140 120 100 I<sub>LED</sub> (mA) 80 60 T<sub>A</sub> = +25°C 40 VIN = 24V $R_S = 5\Omega$ 20 PWM = 100% duty 0 0 0.2 0.4 0.8 1.0 1.2 VADJ (V)

## Figure 5.



Figure 7.



## PWM DIMMING LINEARITY (I<sub>LED</sub> vs CTRL PULSE DURATION)



Figure 6.

#### **TYPICAL TURN-OFF WAVEFORM**



Figure 8.

## LDO LINE REGULATION



Figure 10.

Submit Documentation Feedback



## **TYPICAL CHARACTERISTICS (continued)**

## **GATE OUTPUT VOLTAGE LINE REGULATION**

#### 5.0 $T_A = +25^{\circ}C$ 4.5 4.0 Gn Output Voltage (V) 3.5 3.0 2.5 2.0 1.5 1.0 0.5 0 12 22 10 14 16 18 20 24 26 28 VIN (V)

Figure 11.

VIN SUPPLY CURRENT DURING SHUTDOWN MODE (VIN < VPOR)



Figure 12.

#### ·





#### FUNCTIONAL DESCRIPTION

## CONTROLLING THE EXTERNAL-FET GATE DRIVERS

High

The eight-channel TLC5960 is equipped with eight external-FET gate drivers (one per channel) to drive FETs in series with the LED strings. In normal mode, a CTRL input enables/disables the corresponding two-channel drivers. That is, CTRL1 turns on the channel 1 (ch1) and ch2 gate drive outputs (G1 and G2) sequentially. A total of four parallel inputs (CTRL1 to CTRL4) are used to provide eight channels of PWM control. EN high enables this CTRLn PWM interface, and EN low shuts down all channels simultaneously. The control interface logic truth table is shown in Table 1.

| EN    | CTRL1 | CTRL2 | CTRL3                     | CTRL4 | OUTPUT STATUS             |  |  |
|-------|-------|-------|---------------------------|-------|---------------------------|--|--|
| Low   | Х     | X     | X X All channels disabled |       |                           |  |  |
|       | Low   | Low   | Low                       | Low   | All channels disabled     |  |  |
|       | High  | Low   | Low                       | Low   | Ch1 (G1)/Ch2 (G2) enabled |  |  |
| Lliab | Low   | High  | Low                       | Low   | Ch3 (G3)/Ch4 (G4) enabled |  |  |
| High  | Low   | Low   | High                      | Low   | Ch5 (G5)/Ch6 (G6) enabled |  |  |
|       | Low   | Low   | Low                       | High  | Ch7 (G7)/Ch8 (G8) enabled |  |  |
|       |       |       |                           |       |                           |  |  |

**Table 1. Output Channel Control Truth Table (Normal Mode)** 

Figure 14 shows the on and off timing of the control input CTRL1 and the related gate driver outputs of ch1 and ch2. The TLC5960 integrates an internal phase shift function between the channels; therefore, the G1 and G2 outputs on-off timing have an internal unit delay time (t<sub>D</sub>). Refer to the *Built-In Phase Shift and PWM Input Minimum On-Time Requirement* section for more details. The EN signal polarity change, on the other hand, immediately applies to all channel outputs.

High

High



Figure 14. Gate Driver On and Off Timing Sequence

Submit Documentation Feedback

High

All channels enabled

#### CONSTANT CURRENT CONTROL: PWM AND ANALOG DIMMING

The dedicated FET gate drivers help regulate the constant currents on the LED strings, as shown in Figure 15. A sense resistor ( $R_S$ ) sets the constant current value on the corresponding LED channel. The gate driver regulates this source node (Sn) voltage to be the same as the internal reference voltage ( $V_{REF}$ ). The default setting of  $V_{REF}$  is 0.6V. This internal reference voltage can be configured through the external input, VADJ. This function can be used as a linear or analog dimming function for all LED strings simultaneously. As shown in Figure 16, the TLC5960 uses halved VADJ input as the internal  $V_{REF}$ . If VADJ is greater than 1.4V, the internal  $V_{REF}$  falls back to the typical 0.6V (100% analog dimming). Here, 1.4V is a positive-going threshold and is designed to have 100mV negative-going hysteresis as a noise margin. The  $V_{REF}$  fallback mechanism is also applied in case VADJ = open. The analog dimming linearity range is specified from 10% to 100%.



Figure 15. Constant Current Drive Amplifier



Figure 16. VADJ vs Internal Reference Voltage

The constant current value in the LED strings is set using the following equations:

If VADJ < 1.4V, then 
$$I_{LED} = \frac{VADJ/2}{R_S}$$
 (1) If VADJ > 1.4V, then  $I_{LED} = \frac{0.6V}{R_S}$ 

Copyright © 2010, Texas Instruments Incorporated



## CHANNEL-TO-CHANNEL CONSTANT CURRENT MISMATCH RATING

The current mismatch rate between channels is primarily induced by the external sense resistor mismatch rating. Additionally, the TLC5960 driver input offset contributes to the current mismatch rating between the channels. The gate drive amplifier offset (V<sub>OFFSET</sub>) is specified in the *Electrical Characteristics*.



Figure 17. Channel-to-Channel Mismatch Factors

Figure 17 shows the mismatch contributing factors on this system.  $\Delta R_S$  represents the resistor mismatch.  $\Delta V_S$  denotes the contribution of the gate amplifier input equivalent offset,  $V_{OFFSET}$ . Using these two external and internal error factors, the total mismatch rate is estimated in Equation 3. In this case, with a 1% accurate  $R_S$  used, the total current mismatch value is estimated within 1.9%.

$$I_{LED} = \frac{V_S + \Delta V_S}{R_S + \Delta R_S} \approx \frac{V_S}{R_S} \left( 1 + \frac{\Delta V_S}{V_S} - \frac{\Delta R_S}{R_S} \right)$$

$$\Delta I_{LED} = \frac{V_S}{R_S} \left( \frac{\Delta V_S}{V_S} - \frac{\Delta R_S}{R_S} \right)$$
(3)

Submit Documentation Feedback

#### BUILT-IN PHASE SHIFT AND PWM INPUT MINIMUM ON-TIME REQUIREMENT

The TLC5960 is equipped with a built-in phase shift function to prevent noise from affecting all eight channels. The gate drive timing has a sequential delay time between each combination of channels. This built-in delay time  $(t_D)$  is typically 13µs, and consists of four internal clock cycles. Figure 18 describes the phase shift sequence. G1 turns on immediately after the CTRL1 input goes high. After the unit delay of  $t_D$ , the G2 output powers on. On the other hand, G3, which is driven by control input CTRL2, already has twice the unit delay from the turn-on timing of CTRL2. G4 turns on after G3 with a sequential unit delay. CTRL3 turns on G5 and G6; these outputs have a built-in  $(t_D \times 4)$  and  $(t_D \times 5)$  phase shift, respectively. Finally, CTRL4 turns on G7 and G8; these outputs have built-in  $(t_D \times 6)$  and  $(t_D \times 7)$  phase shift, respectively, from CTRL4 *on*-timing. This description is for the HVM 2CH mode; however, the phase shift function is available in all of the HVM modes. In 4CH HVM mode, CTRL1 drives G1, G2, G6, and G7. These output delays are fixed at 0,  $t_D$ ,  $t_D \times 5$ , and  $t_D \times 6$ , respectively. CTRL3 turns on the other four channels, G3, G4, G7, and G8. These phase shifts are also fixed at  $t_D \times 2$ ,  $t_D \times 3$ ,  $t_D \times 6$ , and  $t_D \times 7$ , respectively. The phase shift function works in the same manner in the 8CH HVM mode.

The internal clock cycle is equal to the minimum on-time of the TLC5960 gate driver. The gate drivers are designed to drive the external FET turn-on and turn-off within 1µs for both rise and fall times, typically. Therefore, the internal clock cycle of 3.2µs defines the minimum on-time pulse width on the LED strings in the TLC5960-based system.



Figure 18. Built-In Phase Shift Output Sequence



#### PROTECTION FEATURES

The TLC5960 provides protection features to keep the entire system safe. The TLC5960 internal error recognition routine is triggered when the detection comparator detects an abnormal system status. After the error recognition, the TLC5960 first shuts off the corresponding error channel and separates the channel from the other normal operating channels; then, the TLC5960 indicates the error status through the XFLT buffer drive. In cases of LED failure, the TLC5960 provides protection for both the LED open detection (LOD) and LED short detection (LSD). Also, if the external FET fails, the FET open detection (FOD) and FET short detection (FSD) features are provided, as shown in Figure 19.

The error status can be easily identified by monitoring the XFLT output. The XFLT output drive is designed to toggle with a different duty ratio, each with a fixed frequency corresponding to the failure mode. The XFLT toggle frequency is approximately 80kHz. The duty ratio is 25%, 50%, 75%, and 100% for each of the respective failure modes: LOD, LSD, FOD, and FSD. Table 2 summarizes the indications and the protective actions to take for all protection modes.

The appropriate LED short detection (LSD) threshold can be selected in 4/8CH HVM mode through the HVM4 input voltage. Other detection thresholds are automatically determined internally by the TLC5960.



Figure 19. Protection Features on the TLC5960 Driver System

|                                          |                              | 1 45.0 2.11 | 0.000.0 | ir i dataro daminary |                             |                                                     |
|------------------------------------------|------------------------------|-------------|---------|----------------------|-----------------------------|-----------------------------------------------------|
| PROTECTION FUNCTION                      | DETECTION<br>THRESHOLD       | MONITOR     | LATCH   | INDICATION           | PROTECTIVE ACTION           | RECOVERY<br>CONDITION                               |
| LED open detection (LOD)                 | Dn < 0.8V                    | During on   | Yes     | XFLT = low 25% duty  | Channel off                 |                                                     |
| LED short detection (LSD)                | See Note <sup>(1)</sup>      | During on   | Yes     | XFLT = low 50% duty  | Channel off                 | VIN < V <sub>POR</sub> or toggle EN high, low, high |
| FET open detection<br>(FOD)              | Sn < VADJ/4<br>(VADJ < 1.4V) | During on   | Yes     | XFLT = low 75% duty  | Channel off                 |                                                     |
| FET short detection (FSD) <sup>(2)</sup> | Sn > 0.9V                    | Continuous  | No      | XFLT = low 100% duty | N/A                         | Sn < 0.7V                                           |
| Thermal shutdown<br>(TSD)                | Temp > +160°C                | Continuous  | Yes     | XFLT = low 100% duty | VREG5 off, all channels off | VIN < V <sub>POR</sub> or toggle EN high, low, high |

**Table 2. Protection Feature Summary** 

Submit Documentation Feedback

<sup>1)</sup> Detection threshold is Dn > 19.2V for HVM 2CH mode, and Dn > 8 x HVM4(V) for 4/8CH mode.

<sup>(2)</sup> In the case of FSD, the TLC5960 has already driven Gn to a lower level so that the failed channel is shut off and no additional protection is needed.

## FAILURE MODE DETECTION AND RELEASE TIMING

When the FET is on, the TLC5960 protects the system by monitoring the triggers of the LOD, LSD, and FOD detectors. After the LED channel is on (EN = CTRLn = high), the TLC5960 waits for a detection time of  $t_{DET1}$  before capturing the drain and source node information on the external FETs.

In case the error comparator(s) detect an abnormal status, the TLC5960 starts to determine whether this state is a true error condition or not. If the status is determined as an error in system with a processing time of  $t_{DET2}$ , the TLC5960 shuts off the corresponding channel(s), separates it from the operating channels, and the XFLT notification sequence is started.

After the abnormal situation is recovered, toggling of the EN pin (high-to-low-to-high) reverts the TLC5960 to the default operating status. Otherwise, the device remains in the error status until VIN is less than  $V_{POR}$ . The detection time ( $t_{DET1}$ ) and error processing time ( $t_{DET2}$ ) are both set to 13 $\mu$ s. Figure 20 shows the case of CTRL1, D1, and D2.



Figure 20. LOD, LSD, and FOD Detection and Error Status Release



## LED OPEN DETECTION (LOD) AND LED SHORT DETECTION (LSD)

The TLC5960 senses the drain node of the external FET when the FET is on, as shown in Figure 21. When the LED is open, the drain voltage falls below the default detection level (0.8V). The LED short detection (LSD) triggers at an abnormal overvoltage detection threshold of 19.2V, typically. This LSD detection threshold can be redefined in the 4CH and 8CH HVM modes according to the various system configurations. The threshold is defined by Equation 4 and Equation 5.

For example, when detecting two shorted LEDs on an 15-LED string, this voltage range can be set to  $\sim$ 10V (HVM4 input = 1.25V) in 4CH and 8CH HVM modes. This  $\sim$ 10V voltage setting can be calculated by multiplying V<sub>F</sub> by the two failed LEDs ( $\sim$ 3.5V x 2 = 7V) and adding the result to the normal regulating Dn voltage range (1.6V to 2.6V). In the case of LDO and LSD, the TLC5960 shuts off the failed LED string(s) and automatically separates the failed string(s) from the operating strings.

For 2CH HVM mode:  $V_{LSD} = 19.2V$  (4)

For 4/8CH HVM modes:  $V_{LSD} = 8 \times HVM4$  (V) (5)



Figure 21. TLC5960 Drain Terminals Sensing to Protect LED Failure

Submit Documentation Feedback

## FET OPEN DETECTION (FOD) AND FET SHORT DETECTION (FSD)

The TLC5960 monitors the source terminal of the FETs to detect any abnormal status of the external FETs, as shown in Figure 22. In case a FET is open (FOD), the source node stays at a lower level, even if the TLC5960 drives the gate voltage higher and higher. To detect this error status, the default threshold is set to 0.3V. The TLC5960 automatically adjusts the detection threshold internally, as described in Equation 6 and Equation 7, depending on the analog dimming setting.

If VADJ < 1.4V, then 
$$V_{FOD} = \frac{VADJ}{4} (V)$$
 (6)

If VADJ > 1.4V, then 
$$V_{FOD} = 0.3V$$
 (7)

The FET short detection (FSD) detects overvoltage sensed at the source node. This failure mode usually implies that the overcurrent is in the entire system and it may induce a critical situation because of potential thermal-related issues. The TLC5960 always monitors the FSD threshold to keep the entire system safe. The detection threshold is typically set at 0.9V.

In the case of FOD, the TLC5960 shuts off the failed LED string(s) and automatically separates the failed string(s) from the operating strings. In the case of FSD, the TLC5960 normal function already shut off the failed LED string(s), and then the TLC5960 delivers the failure notification signal through the XFLT output buffer. If the failure phenomenon is removed, the FSD is automatically recovered, unlike LOD, LSD, and FOD, as shown in Table 2.



Figure 22. TLC5960 Source Terminal Sensing to Protect FET Failure



## THERMAL SHUTDOWN

The TLC5960 includes integrated internal temperature sensors for providing thermal shutdown protection. If an over-temperature state is detected, the TLC5960 automatically shuts down all the functions, including the internal low-dropout regulator (LDO). This status is latched until VIN  $< V_{POR}$ , or the EN input signal toggles from high to low to high.

## **POWER-ON RESET (POR)**

The TLC5960 is equipped with internal power-on reset circuitry. When VIN < 7.0V, the remaining circuit blocks are all locked to stay in standby mode. This function is also called *undervoltage lockout* (UVLO). The specifications for  $V_{POR}$  and  $V_{PORHYS}$  are listed in the *Electrical Characteristics*.

## **HEADROOM VOLTAGE MONITOR FEEDBACKS (iHVM)**

The TLC5960 provides an intelligent feedback mechanism of the headroom voltage information to automatically adjust the dc/dc converter output voltage. Up to four dc/dc converter outputs can be optimized using the TLC5960 iHVM buffers; the output levels are automatically adjusted through the internal iHVM mechanism.

Figure 23 shows a basic configuration of one dc/dc converter for a two-channel output (HVM 2CH mode). Only one additional external resistor is required to modify the dc/dc converter output voltage.



Figure 23. Headroom Voltage Monitor Feedback Mechanism

20

## SETTING THE DC/DC CONVERTER OUTPUT RANGE

The given  $V_{LED}$  voltage setting by the iHVM system is shown in Equation 8.  $V_{REF}$  is the internal reference voltage of the dc/dc converter.  $V_{HVM}$  is the regulated voltage output from the HVM buffer, which outputs 0.7V initially and is automatically adjusted by the internal iHVM mechanism.

$$V_{LED} = \frac{R1 + R2}{R2} \times V_{REF} + \frac{R1}{R3} \times (V_{REF} - V_{HVM})$$
(8)

The voltage range for  $V_{HVM}$  is 0.14V (min) to 1.25V (max) with a typical value of 0.7V. Given these values, the available  $V_{LED}$  range with iHVM is calculated as shown in Equation 9 through Equation 11:

$$V_{LEDMIN} = \frac{R1 + R2}{R2} \times V_{REF} + \frac{R1}{R3} \times (V_{REF} - 1.25)$$
(9)

$$V_{LEDTYP} = \frac{R1 + R2}{R2} \times V_{REF} + \frac{R1}{R3} \times (V_{REF} - 0.7)$$
 (10)

$$V_{LEDMAX} = \frac{R1 + R2}{R2} \times V_{REF} + \frac{R1}{R3} \times (V_{REF} - 0.14)$$
 (11)

In this case, if  $V_{REF}$  = 0.7V, R1 = 200k $\Omega$ , R2 = 1k $\Omega$ , and R3 = 20k $\Omega$ , then the variable range on the dc/dc output,  $V_{LED}$ , is 140V ±6V. The appropriate  $V_{LED}$  voltage range can easily be set by selecting the values of R1, R2, and R3.

## **BASIC POWER DISSIPATION CONSIDERATIONS**

The most critical components for power consumption are the external FETs in the system. These components are critical because the forward voltage variance of all the LED strings are concentrated in these components. For optimal system performance with the appropriate thermal dissipation, the LED selection and iHVM  $V_{LED}$  range must be set accordingly. The iHVM  $V_{LED}$  range should be determined from the  $V_{LED}$  worst-case variance without turning off the LED strings. Here, the FET power dissipation rating ( $P_{FET}$ ) is defined as shown in Equation 12:

$$P_{\text{FET}} = (V_{\text{D}} - 0.6) \times I_{\text{LED}} \tag{12}$$

If the FET is supposed to tolerate 1W, then the  $V_D$  should be 10.6V under worst-case conditions with a 100mA  $I_{LED}$  setting.

#### FLEXIBLE CONFIGURATIONS OF THE IHVM

The TLC5960 provides flexible configurations for the dc/dc converter and LED driver channel count. By default, the TLC5960 has four PWM inputs, eight LED strings, and four dc/dc converter control outputs (2CH mode). In this case, the best thermal capability is provided with dc/dc peripherals overhead; see Figure 24. The TLC5960 provides drain node voltage control within the range of 1.6V to 2.6V on at least four out of eight channels. The upper-right side of Figure 24 illustrates this four-channel control capability that automatically minimizes the FET power dissipation.

The TLC5960 integrates two other configuration modes: 4CH HVM mode and 8CH HVM mode. In these modes, the TLC5960 is capable of controlling the headroom voltage range in two out of the eight channels, or one out of eight channels. Also in these modes, the total  $V_D$  variance that is coming from the LED  $V_F$  variance is much larger than in 2CH mode, as shown in the upper-right side of Figure 25. If the LED components are not appropriately selected, only one LED string is well-controlled within the HVM range of 1.6V to 2.6V. It is more important to have a better selection criteria on LEDs instead of than less peripheral overhead in order to better handle the thermal rating.

Application of voltage greater than 7.0V on CTRL2 drives the TLC5960 HVM mode into 4CH mode. CTRL1 and CTRL3 PWM inputs are used to control Ch1, Ch2, Ch5, Ch6 and Ch3, Ch4, Ch7, Ch8, respectively. Two HVM outputs are used to control two dc/dc converter output voltages. If voltage greater than 7.0V is placed on both CTRL2 and CTRL4, the TLC5960 HVM logic goes into 8CH mode. CTRL1 controls all of the LED string outputs and the HVM output is consolidated into one HVM1 output. Table 3 summarizes the HVM mode configurations. The applicable voltage on CTRL2 and CTRL4 is defined up to the VIN level. It is recommended to tie CTRL2 and/or CTRL4 to VIN through a  $10k\Omega$  resistor.





Figure 24. HVM 2CH Mode Typical Configuration



Figure 25. HVM 8CH Mode Typical Configuration

On the 4CH mode and 8CH mode, the TLC5960 LED-Short-Detection threshold voltage can be adjusted by setting the external input voltage to the HVM4 pin. The threshold calculation is shown in Equation 5.

**Table 3. HVM Configuration Modes** 

| HVM LOGIC |              | II     | N            |        |              | C            | DUT    |                   |
|-----------|--------------|--------|--------------|--------|--------------|--------------|--------|-------------------|
| MODE      | CTRL1        | CTRL2  | CTRL3        | CTRL4  | HVM1         | HVM2         | HVM3   | HVM4              |
| 2CH       | Ch1, 2       | Ch3, 4 | Ch5, 6       | Ch7, 8 | Ch1, 2       | Ch3, 4       | Ch5, 6 | Ch7, 8            |
| 4CH       | Ch1, 2, 5, 6 | > 7.0V | Ch3, 4, 7, 8 | GND    | Ch1, 2, 5, 6 | Ch3, 4, 7, 8 | N/A    | REFLSD<br>(Input) |
| 8CH       | Ch1 to Ch8   | > 7.0V | GND          | > 7.0V | Ch1 to Ch8   | N/A          | N/A    | REFLSD<br>(Input) |

Submit Documentation Feedback

#### APPLICATION INFORMATION

## **CASCADING SYSTEM USING IHVM**

iHVM provides flexibility to the application configuration with a minimum of external components. Figure 26 shows an example for using a diode-OR to configure multiple iHVM controllers. This configuration can be applicable to as many controllers as a daisy-chain configuration allows. Care must be taken regarding the available HVM voltage range affected by the dc/dc converter reference voltage shown in Equation 13 through Equation 16. For example, the TPS40210 internal reference voltage is 700mV. In case of this combination, the diode-OR operation achieves the minimum voltage of the HVM buffer outputs, and the V<sub>LED</sub> adjustable range is limited to the upper-half region compared to the normal configuration.



Figure 26. iHVM System Cascade Configuration through a Diode-OR

$$V_{LED} = \frac{R1 + R2}{R2} \times V_{REF} + \frac{R1}{R3} \times (V_{REF} - V_F - V_H)$$

Where:

$$V_H = Min(V_{H1}, V_{H2})$$
  
 $V_{REF} - V_F - V_H \ge 0$   
 $V_F = \text{forward voltage of DH1 and DH2}$  (13)

$$V_{LEDMIN} = \frac{R1 + R2}{R2} \times V_{REF} + \frac{R1}{R3} \times (V_{REF} - V_F - 1.25)$$
(14)

$$V_{LEDTYP} = \frac{R1 + R2}{R2} \times V_{REF} + \frac{R1}{R3} \times (V_{REF} - V_F - 0.7)$$
(15)

$$V_{LEDMAX} = \frac{R1 + R2}{R2} \times V_{REF} + \frac{R1}{R3} \times (V_{REF} - V_F - 0.14)$$
 (16)

In this case, if  $V_{REF}=0.7V$ ,  $R1=200k\Omega$ ,  $R2=1k\Omega$ , and  $R3=20k\Omega$ , then the diode forward voltage of  $V_F=0.3V$  and the available  $V_{LED}$  output range would be 138V to 143V. Refer to Equation 9 to compare with normal conditions.

Copyright © 2010, Texas Instruments Incorporated

Submit Documentation Feedback

# TEXAS INSTRUMENTS

## **UNUSED DRIVER OUTPUT CONNECTION**

Figure 27 shows the recommended connection when not all eight channels are needed. Basically, Dn should be connected to the adjacent pin of the corresponding D terminal in order to prevent the TLC5960 protection routine from activating these unneeded output pins. The Gn and Sn pins should be tied together.



Figure 27. Unused Driver Output Recommended Connection

## **BIPOLAR DRIVE CAPABILITY**

The TLC5960 integrated driver is designed to work with not only FETs, but also with bipolar devices, as shown in Figure 28. In this case, the amount of the base current must be considered when you define the LED current. The amount of base current is deducted from the LED current, based on Equation 17. The output current capability of Gn is specified as I<sub>OH</sub> in the *Electrical Characteristics*.

 $I_{LED} = \frac{V_{REF}}{R_S} - I_B \tag{17}$ 



Figure 28. Bipolar Output Capability

24

## **iHVM: STABILITY ANALYSIS ON CONVENTIONAL SYSTEM**

Figure 29 shows a *dual loop*, a conventional dc/dc output topology adjustment enabled by the information of the drain node feedback mechanism. This system basically consists of two feedback loops. The primary feedback loop is a voltage feedback loop for the dc/dc converter. The additional secondary feedback loop is established to integrate the cathode node information of the LED string to optimize thermal dissipation regarding LED string voltage change as a result of variance of LED component forward voltage.



Figure 29. Conventional Drain Information Feedback Loop Structure

In order to keep this total system stable, the circuit constants are appropriately set so that they do not conflict with these feedback loops. The primary loop frequency response must be set faster than the secondary loop; typically, a 10x faster setting is known to generate a stable system.

The conventional approach restricts total system performance on the following:

- 1. The LED drive dimming speed must be as slow as the secondary loop response; or,
- 2. If faster dimming LED switching is needed, then the dc/dc output capacitance must be larger (sometimes over  $1000\mu F$ ) in order to keep the  $V_{LED}$  line stable enough, with tight LED forward voltage selection criteria to maintain required thermal performance.

struments Incorporated Submit Documentation Feedback

Product Folder Link(s): TLC5960



Figure 30(a) shows a typical switching of the on-off sequence in this conventional system. Here,  $V_{LED}$  (the output voltage of the dc/dc converter) starts from a higher point ( $V_{INIT}$ ). As the drain node information feedback loops, the  $V_{LED}$  is driven lower to the appropriate voltage level ( $V_{OPT}$ ) for lower power consumption while maintaining the constant current regulation. After the signal feedback, the  $V_{LED}$  transient speed is limited by the primary loop response speed and the slowest timing in this sequence is normally the falling edge of  $V_{LED}$ . The maximum speed of the falling time ( $t_F$ ) is calculated in Equation 18, and only the constant current of  $I_{LED}$  is available to lower the  $V_{LED}$  in an LED backlight system.





Figure 30. V<sub>LED</sub> Voltage Regulation Sequence on Conventional System

In this case, with  $C_{OUT}=100\mu F$ ,  $I_{LED}=100m A$ ,  $V_{INIT}=180V$  and  $V_{OPT}=155V$ , the maximum speed of  $t_F$  is calculated as 25ms. This slower transient speed absolutely limits the LED switching speed. If maximum  $t_F$  is 25ms, the fastest dimming cycle with a full dual-loop system advantage is limited to only 40Hz. If the LED switching speed is faster than that value, the  $V_{LED}$  regulation voltage would appear as shown in Figure 30(b). HVM power saving is only achievable with one-fourth of the typical case (a).

To solve this situation on a conventional system,  $C_{OUT}$  can sometimes be increased to keep the voltage stable. Figure 30(c) shows that switching waveform. These possible power-savings are achieved by lowering  $V_{INIT}$  using tightly selected LEDs in relation to its forward voltage specification.

26

#### STABILITY ANALYSIS OF PROPOSED IHVM SYSTEM

Figure 31 shows the feedback system with the proposed iHVM control mechanism. The biggest difference (and advantage) compared to a conventional system is that the iHVM processing core controls the secondary loop. With this system, there are no limitations on the primary loop and secondary loop settings. The FETs drain node voltage information is processed easily and can be automatically adjusted to fit the primary loop feedback response, as long as the primary loop unity gain frequency is approximately 1kHz. See Equation 8 for the iHVM output voltage setting calculation. The second term is the variable portion of V<sub>LED</sub> output voltage and is well-regulated by the iHVM mechanism.



Figure 31. iHVM Loop Structure

Here, focusing on the appropriate minimal time range, the only condition required to maintain the total iHVM feedback system stability is shown in Equation 19.

$$\frac{R1}{R3} \times dv(iHVM) < \frac{I_{LED}}{C_{OUT}} \times dt(iHVM)$$
(19)

The left-hand term describes the value of the output voltage range by iHVM during the minimal time of dt(iHVM). Therefore, in an iHVM system, the slowest response in the entire system can be designated by the values of  $I_{LED}$  and  $C_{OUT}$ , as long as the primary system unity gain frequency is set at a minimum of 1kHz. Here, the derivation of the iHVM circuit response is already known as 10V/s. The resulting equation to keep the entire iHVM system stable is shown in Equation 20.

$$C_{OUT} < \frac{I_{LED}}{10V/s} \times \frac{R3}{R1}$$

Where the unity gain frequency of the primary loop > 1kHz.

In this case,  $I_{LED} = 100 \text{mA}$ ,  $R1 = 400 \text{k}\Omega$ , and  $R3 = 40 \text{k}\Omega$ ,  $C_{OUT}$  should be less than  $1000 \mu\text{F}$  to retain the transient response to achieve 100% power saving by iHVM caused by LED  $V_F$  variance. In a typical application, this value is large enough. Therefore, we can conclude that the only condition required to keep iHVM stable is to set the primary feedback loop unity-gain frequency greater than 1kHz with a minimum amount of  $C_{OUT}$  (typically  $100 \mu\text{F}$  to  $300 \mu\text{F}$ , depending on the required LED current value) to keep the  $V_{LED}$  line stable when the LED is switching. Refer to the dc/dc controller manual for setting the appropriate minimum output capacitance value.

Submit Documentation Feedback

(20)

Figure 32 shows the iHVM transient response. Only the first cycle of the HVM cycle is needed to set the appropriate voltage for the  $V_{LED}$  corresponding to the LED strings total  $V_F$ . Therefore, the first  $t_F$  should be a similar transient with conventional system; however, from the next cycle, the intelligent iHVM mechanism reuses the once-settled value. As shown in the results, the second falling edge can be much faster than the first cycle, and almost zero transient power consumption is achievable in Figure 32(a).



(a) VLED Typical Transient Response on iHVM system



(b) Very Low Transient Loss on iHVM system with Fast Switching

Figure 32. Transient Response of the iHVM-Based System

In addition to this power saving, faster LED switching speeds can be set up to 250kHz. The transient response in this case is shown in Figure 32(b). The power-saving iHVM mechanism is designed to work perfectly with that faster switching speed, as well.

Figure 33 shows the application evaluation results of an iHVM system. As the dc/dc portion, the TPS40210 SEPIC configuration (supply voltage = 170V,  $V_{LED} \sim 150V$ ) is employed. 48 LEDs are series connected and  $R_S$  is set to  $12\Omega$  in order to achieve a 50mA constant current. The iHVM system works well to keep the once-settled  $V_{LED}$  voltage well-regulated with a constant current value.



Figure 33. Switching Characteristics for 1% PWM Dimming on 240Hz

28



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TLC5960DA        | ACTIVE | TSSOP        | DA                 | 38   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TLC5960                 | Samples |
| TLC5960DAR       | ACTIVE | TSSOP        | DA                 | 38   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TLC5960                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC5960DAR | TSSOP           | DA                 | 38 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC5960DAR | TSSOP        | DA              | 38   | 2000 | 350.0       | 350.0      | 43.0        |

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TLC5960DA | DA           | TSSOP        | 38   | 40  | 530    | 11.89  | 3600   | 4.9    |

## DA (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

38 PIN SHOWN



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- ⚠ Falls within JEDEC MO−153, except 30 pin body length.



## DA (R-PDSO-G38)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Contact the board fabrication site for recommended soldermask tolerances.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated