<span id="page-0-0"></span>



# **12-Bit, 500-/550-MSPS Analog-to-Digital Converters**

## **<sup>1</sup>FEATURES**

- 
- 
- **ADS5463: 500 MSPS**
- **ADS5463 SFDR: 77dBc at 300 MHz fIN Test and Measurement Instrumentation**
- **ADS54RF63: 550 MSPS**
- **ADS54RF63 SFDR: 70dBc at 900 MHz fIN Data Acquisition**
- 
- 
- **Very Low Latency: 3.5 Clock Cycles Radar**
- **High Analog Input Swing without Damage, > 10 Vpp Differential-AC Signal**
- **Total Power Dissipation: 2.2 W**
- **80-Pin TQFP PowerPAD™ Package (14-mm × 14-mm footprint)**
- **Industrial Temperature Range: –40°C to 85°C**
- **<sup>23</sup> 12-Bit Resolution Pin-Similar/Compatible to 12-, 13-, and 14-Bit** • **On-Chip Analog Buffer Family: ADS5440/ADS5444/ADS5474**

## **APPLICATIONS**

- 
- **Software-Defined Radio**
- 
- **2.3-GHz Input Bandwidth Power Amplifier Linearization**
	- **Communication Instrumentation**
	-

## **DESCRIPTION**

The ADS5463/ADS54RF63 is a 12-bit, 500-/550-MSPS analog-to-digital converter (ADC) that operates from both a 5-V supply and 3.3-V supply, while providing LVDS-compatible digital outputs. This ADC is one of a family of 12-, 13-, and 14-bit ADCs that operate from 210 MSPS to 550 MSPS. The ADS5463/ADS54RF63 input buffer isolates the internal switching of the onboard track and hold (T&H) from disturbing the signal source while providing a high-impedance input.

The ADS54RF63 provides superior SFDR compared to the ADS5463 when the analog input frequency exceeds ~350 MHz or if operation up to 550 MSPS is required.

The ADS5463/ADS54RF63 is available in a TQFP-80 PowerPAD™ package. The ADS5463/ADS54RF63 is built on the Texas Instrument complementary bipolar process (BiCom3) and specified over the full industrial temperature range (–40°C to 85°C).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas ÆÑ Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## <span id="page-1-0"></span>**[ADS5463](http://focus.ti.com/docs/prod/folders/print/ads5463.html) [ADS54RF63](http://focus.ti.com/docs/prod/folders/print/ads54rf63.html)**



### $\text{SLASS15E–NOVEMBER 2006–REVISED JULY 2009 \hspace{2.5cm} \text{MeV} \text{APH} \text{$



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because small parametric changes could cause the device not to meet its published specifications.



## **PACKAGE/ORDERING INFORMATION**

(1) For the most current product and ordering information, see the Package Option Addendum located at the end of this data sheet.

(2) Thermal pad size: 6.15 mm × 6.15 mm (min), 7.5 mm × 7.5 mm (maximum), see Thermal Pad Addendum located at the end of the data sheet.

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) $<sup>(1)</sup>$ </sup>



(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. Kirkendall voidings and current density information for calculation of expected lifetime is available upon request.

(2) Valid when supplies are within recommended operating range.

## **THERMAL CHARACTERISTICS(1)**



(1) Using 36 thermal vias (6 × 6 array). See *[PowerPAD Package](#page-38-0)* in the *Application Information* section.

 $(2)$  R<sub> $\theta$ JA</sub> is the thermal resistance from the junction to ambient.

(3)  $R_{\theta}$  is the thermal resistance from the junction to the thermal pad.

## **RECOMMENDED OPERATING CONDITIONS**



 $SLASS15E–NOVEMBER 2006–REVISED JULY 2009 \hspace{1.5cm} {\small \textbf{www.ti.com}} \\\label{eq:2d}$ 



## **ELECTRICAL CHARACTERISTICS**

Typical values at T<sub>A</sub> = 25°C, minimum and maximum values over full temperature range T<sub>MIN</sub> = –40°C to T<sub>MAX</sub> = 85°C, ADS5463 sampling rate = 500 MSPS, ADS54RF63 sampling rate = 550 MSPS, 50% clock duty cycle, AVDD5 = 5 V, AVDD3 = 3.3 V, DVDD3 = 3.3 V, -1-dBFS differential input, and 3-V $_{\text{PP}}$  differential clock, unless otherwise noted



4 *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLAS515E&partnum=ADS5463)* Copyright © 2006–2009, Texas Instruments Incorporated



## **ELECTRICAL CHARACTERISTICS (continued)**

Typical values at T<sub>A</sub> = 25°C, minimum and maximum values over full temperature range T<sub>MIN</sub> = –40°C to T<sub>MAX</sub> = 85°C, ADS5463 sampling rate = 500 MSPS, ADS54RF63 sampling rate = 550 MSPS, 50% clock duty cycle, AVDD5 = 5 V, AVDD3 = 3.3 V, DVDD3 = 3.3 V, -1-dBFS differential input, and 3-V $_{\text{PP}}$  differential clock, unless otherwise noted



 $SLASS15E–NOVEMBER 2006–REVISED JULY 2009 \hspace{1.5cm} {\small \textbf{www.ti.com}} \\\label{eq:2d}$ 



## **ELECTRICAL CHARACTERISTICS (continued)**

Typical values at T<sub>A</sub> = 25°C, minimum and maximum values over full temperature range T<sub>MIN</sub> = –40°C to T<sub>MAX</sub> = 85°C, ADS5463 sampling rate = 500 MSPS, ADS54RF63 sampling rate = 550 MSPS, 50% clock duty cycle, AVDD5 = 5 V, AVDD3 = 3.3 V, DVDD3 = 3.3 V, -1-dBFS differential input, and 3-V $_{\text{PP}}$  differential clock, unless otherwise noted





## **ELECTRICAL CHARACTERISTICS (continued)**

Typical values at T<sub>A</sub> = 25°C, minimum and maximum values over full temperature range T<sub>MIN</sub> = –40°C to T<sub>MAX</sub> = 85°C, ADS5463 sampling rate = 500 MSPS, ADS54RF63 sampling rate = 550 MSPS, 50% clock duty cycle, AVDD5 = 5 V, AVDD3 = 3.3 V, DVDD3 = 3.3 V, -1-dBFS differential input, and 3-V $_{\text{PP}}$  differential clock, unless otherwise noted



 $SLASS15E–NOVEMBER 2006–REVISED JULY 2009 \hspace{1.5cm} {\small \textbf{www.ti.com}} \\\label{eq:2d}$ 



## **ELECTRICAL CHARACTERISTICS (continued)**

Typical values at T<sub>A</sub> = 25°C, minimum and maximum values over full temperature range T<sub>MIN</sub> = –40°C to T<sub>MAX</sub> = 85°C, ADS5463 sampling rate = 500 MSPS, ADS54RF63 sampling rate = 550 MSPS, 50% clock duty cycle, AVDD5 = 5 V, AVDD3 = 3.3 V, DVDD3 = 3.3 V, -1-dBFS differential input, and 3-V $_{\text{PP}}$  differential clock, unless otherwise noted



(1) ENOB = [SINAD(dBc) - 1.76] / 6.02

<span id="page-8-0"></span>![](_page_8_Picture_0.jpeg)

## **ELECTRICAL CHARACTERISTICS (continued)**

Typical values at T<sub>A</sub> = 25°C, minimum and maximum values over full temperature range T<sub>MIN</sub> = –40°C to T<sub>MAX</sub> = 85°C, ADS5463 sampling rate = 500 MSPS, ADS54RF63 sampling rate = 550 MSPS, 50% clock duty cycle, AVDD5 = 5 V, AVDD3 = 3.3 V, DVDD3 = 3.3 V, -1-dBFS differential input, and 3-V $_{\text{PP}}$  differential clock, unless otherwise noted

![](_page_8_Picture_283.jpeg)

![](_page_8_Figure_6.jpeg)

(1) Polarity of DRY is undetermined. For further information, see the [Digital Outputs](#page-35-0) section.

### **Figure 1. Timing Diagram**

 $SLASS15E–NOVEMBER 2006–REVISED JULY 2009 \hspace{1.5cm} {\small \textbf{www.ti.com}} \\\label{eq:2d}$ 

![](_page_9_Picture_2.jpeg)

## **TIMING CHARACTERISTICS(1)**

Typical values at T<sub>A</sub> = 25°C, minimum and maximum values over full temperature range T<sub>MIN</sub> = –40°C to T<sub>MAX</sub> = 85°C, sampling rate = maximum rated, 50% clock duty cycle, AVDD5 = 5 V, AVDD3 = 3.3 V, DVDD3 = 3.3 V, and 3-V<sub>PP</sub> differential clock (unless otherwise noted)

![](_page_9_Picture_171.jpeg)

(1) Timing parameters are specified by design or characterization, but not production tested. <10pF load on each output pin.<br>(2) DRY, DATA, and OVR are updated on the falling edge of CLK. The latency must be added to t<sub>DA</sub>

DRY, DATA, and OVR are updated on the falling edge of CLK. The latency must be added to  $t_{DATA}$  to determine the overall propagation delay.

Texas

Instruments

![](_page_10_Figure_3.jpeg)

P0027-02

 $\underline{\text{SLASS15E–NOVEMBER 2006–REVISED JULY 2009}\textcolor{blue}{0.15\textwidth}} \begin{minipage}{0.15\textwidth} \centering \begin{minipage}{0.15\textwidth} \centering \centering \end{minipage} \begin{minipage}{0.15\textwidth} \center$ 

![](_page_11_Picture_2.jpeg)

## **Table 1. PIN FUNCTIONS**

![](_page_11_Picture_159.jpeg)

![](_page_12_Picture_0.jpeg)

<span id="page-12-0"></span>![](_page_12_Picture_2.jpeg)

### **ADS5463 TYPICAL CHARACTERISTICS**

![](_page_12_Figure_6.jpeg)

SLAS515E–NOVEMBER 2006–REVISED JULY 2009 ................................................................................................................................................... **www.ti.com**

![](_page_13_Picture_2.jpeg)

## **ADS5463 TYPICAL CHARACTERISTICS (continued)**

![](_page_13_Figure_6.jpeg)

![](_page_14_Picture_0.jpeg)

## **ADS5463 TYPICAL CHARACTERISTICS (continued)**

![](_page_14_Figure_5.jpeg)

<span id="page-15-0"></span>SLAS515E–NOVEMBER 2006–REVISED JULY 2009 ................................................................................................................................................... **www.ti.com**

![](_page_15_Picture_2.jpeg)

## **ADS5463 TYPICAL CHARACTERISTICS (continued)**

![](_page_15_Figure_6.jpeg)

<span id="page-16-0"></span>![](_page_16_Picture_0.jpeg)

# **ADS5463 TYPICAL CHARACTERISTICS (continued)**

![](_page_16_Figure_5.jpeg)

Texas **INSTRUMENTS** 

## SLAS515E–NOVEMBER 2006–REVISED JULY 2009 ................................................................................................................................................... **www.ti.com**

## **ADS5463 TYPICAL CHARACTERISTICS (continued)**

![](_page_17_Figure_6.jpeg)

![](_page_17_Figure_7.jpeg)

<span id="page-18-0"></span>![](_page_18_Picture_0.jpeg)

## **ADS5463 TYPICAL CHARACTERISTICS (continued)**

Typical plots at  $T_A = 25^{\circ}$ C, sampling rate = 500 MSPS, 50% clock duty cycle, AVDD5 = 5 V, AVDD3 = 3.3 V, DVDD3 = 3.3 V, and  $3-V_{PP}$  differential clock, (unless otherwise noted)

![](_page_18_Figure_5.jpeg)

**Figure 25.**

![](_page_18_Figure_7.jpeg)

**SFDR vs INPUT FREQUENCY AND SAMPLING FREQUENCY (ADS5463 Only)**

SLAS515E–NOVEMBER 2006–REVISED JULY 2009 ................................................................................................................................................... **www.ti.com**

![](_page_19_Picture_2.jpeg)

![](_page_19_Figure_4.jpeg)

![](_page_19_Figure_6.jpeg)

![](_page_20_Picture_0.jpeg)

## **ADS54RF63 TYPICAL CHARACTERISTICS (continued)**

![](_page_20_Figure_5.jpeg)

**EXAS INSTRUMENTS** 

SLAS515E–NOVEMBER 2006–REVISED JULY 2009 ................................................................................................................................................... **www.ti.com**

## **ADS54RF63 TYPICAL CHARACTERISTICS (continued)**

![](_page_21_Figure_5.jpeg)

![](_page_22_Picture_0.jpeg)

## **ADS54RF63 TYPICAL CHARACTERISTICS (continued)**

![](_page_22_Figure_6.jpeg)

<span id="page-23-0"></span> $SLASS15E–NOVEMBER 2006–REVISED JULY 2009 \hspace{1.5cm} {\small \textbf{www.ti.com}} \\\label{eq:2}$ 

**NSTRUMENTS** 

**EXAS** 

## **ADS54RF63 TYPICAL CHARACTERISTICS (continued)**

![](_page_23_Figure_5.jpeg)

![](_page_23_Figure_6.jpeg)

![](_page_23_Figure_7.jpeg)

**SFDR vs INPUT FREQUENCY AND SAMPLING FREQUENCY (ADS54RF63 Only)**

![](_page_24_Picture_0.jpeg)

## **ADS5463 AND ADS54RF63 TYPICAL CHARACTERISTICS**

Typical plots at  $T_A = 25^{\circ}$ C, 50% clock duty cycle, AVDD5 = 5 V, AVDD3 = 3.3 V, DVDD3 = 3.3 V, and 3-V<sub>PP</sub> differential clock, (unless otherwise noted)

![](_page_24_Figure_6.jpeg)

![](_page_24_Figure_7.jpeg)

**Figure 47.**

 $\text{SLASS15E–NOVEMBER 2006–REVISED JULY 2009 \hspace{2.5cm} \text{MeV} \text{APH} \text{$ 

![](_page_25_Picture_2.jpeg)

## **APPLICATION INFORMATION**

## **Theory of Operation**

The ADS5463/ADS54RF63 is a 12-bit, 500/550-MSPS, monolithic pipeline ADC. Its bipolar analog core operates from 5-V and 3.3-V supplies, while the output uses a 3.3-V supply to provide LVDS-compatible outputs. The conversion process is initiated by the rising edge of the external input clock. At that instant, the differential input signal is captured by the input track-and-hold (T&H), and the input sample is sequentially converted by a series of lower resolution stages, with the outputs combined in a digital correction logic block. Both the rising and the falling clock edges are used to propagate the sample through the pipeline every half clock cycle. This process results in a data latency of 3.5 clock cycles, after which the output data is available as a 12-bit parallel word, coded in offset binary format.

The ADS5463 and ADS54RF63 are identical in the way they are used on a board. They differ in their maximum sample rate and spectral performance versus frequency. A good study of the contour plots in [Figure 25](#page-18-0), [Figure 26](#page-18-0), [Figure 43,](#page-23-0) and [Figure 44](#page-23-0) demonstrate the spectral differences. The digital output characteristics are the same except the ADS54RF63 has less restrictive timing parameters.

### **Input Configuration**

The analog input for the ADS5463/ADS54RF63 consists of an analog pseudo-differential buffer followed by a bipolar transistor track-and-hold (see Figure 48). The analog buffer isolates the source driving the input of the ADC from any internal switching and presents a high impedance to drive at high input frequencies, as compared to an ADC without a buffered input. The input common mode is set internally through a 500-Ω resistor connected from 2.4 V to each of the inputs. This results in a differential input impedance of 1 kΩ. The 0.5 pF of parasitic package capacitance is before soldering.

![](_page_25_Figure_10.jpeg)

### **Figure 48. Analog Input Equivalent Circuit (unsoldered)**

For a full-scale differential input, each of the differential lines of the input signal (pins 16 and 17) swing symmetrically between 2.4 V + 0.55 V and 2.4 V  $-$  0.55 V. This means that each input has a maximum signal swing of 1.1 V<sub>PP</sub> for a total differential input signal swing of 2.2 V<sub>PP</sub>. Operation below 2.2 V<sub>PP</sub> is allowable, with the characteristics of performance versus input amplitude demonstrated in [Figure 16](#page-15-0) and [Figure 17.](#page-15-0) For instance, for performance at 1.1 V<sub>PP</sub> rather than 2.2 V<sub>PP</sub>, see the SNR and SFDR at -6 dBFS (0 dBFS = 2.2 V<sub>PP</sub>). The maximum swing is determined by the internal reference voltage generator, eliminating the need for any external circuitry for this purpose.

<span id="page-26-0"></span>![](_page_26_Picture_0.jpeg)

The ADS5463/ADS54RF63 obtains optimum performance when the analog inputs are driven differentially. The circuit in Figure 49 shows one possible configuration using an RF transformer with termination either on the primary or on the secondary of the transformer. In addition, the evaluation module is configured with two back-to-back transformers, which also demonstrates good performance. If voltage gain is required, a step-up transformer can be used.

![](_page_26_Figure_5.jpeg)

**Figure 49. Converting a Single-Ended Input to a Differential Signal Using an RF Transformer**

In addition to the transformer configurations, an RF gain-block amplifier, such as the Texas Instruments THS9001, can also be used for high-input-frequency applications. For large voltage gains at intermediate frequencies in the 50-MHz – 350-MHz range, the configuration shown in Figure 50 can be used. The component values can be tuned for different intermediate frequencies. The example shown is located on the evaluation module and is tuned for an IF of 170 MHz. More information regarding this configuration can be found in the *ADS5463 EVM User Guide* [\(SLAU194\)](http://www-s.ti.com/sc/techlit/SLAU194) and the *THS9001 50 MHz to 350 MHz Cascadeable Amplifier* data sheet [\(SLOS426\)](http://www-s.ti.com/sc/techlit/SLOS426).

![](_page_26_Figure_8.jpeg)

S0177-03

![](_page_26_Figure_10.jpeg)

![](_page_26_Figure_11.jpeg)

![](_page_26_Figure_12.jpeg)

SLAS515E–NOVEMBER 2006–REVISED JULY 2009 ................................................................................................................................................... **www.ti.com**

![](_page_27_Picture_2.jpeg)

For applications requiring dc-coupling with the signal source, a differential input/differential output amplifier like the THS4509 (see [Figure 51](#page-26-0)) provides good harmonic performance and low noise over a wide range of frequencies. Notice that VREF is used for the common mode with the ADS5463/ADS54RF63 and ADS5444/5440, whereas VCM must be used with the ADS5474.

In this configuration, the THS4509 amplifier circuit provides 10 dB of gain, converts the single-ended input to differential, and sets the proper input common-mode voltage to the ADS5463/ADS54RF63 by using the VREF pin from the ADC. The 50-Ω resistors and 18-pF capacitor between the THS4509 outputs and ADS5463/ADS54RF63 inputs (along with the input capacitance of the ADC) limit the bandwidth of the signal to about 70 MHz (–3 dB). Input termination is accomplished via the 78.9-Ω resistor and 0.22-µF capacitor to ground, in conjunction with the input impedance of the amplifier circuit. A 0.22-µF capacitor and 49.9-Ω resistor are inserted to ground across the 78.9-Ω resistor and 0.22-µF capacitor on the alternate input to balance the circuit. Gain is a function of the source impedance, termination, and 348-Ω feedback resistor. See the THS4509 data sheet for further component values to set proper 50-Ω termination for other common gains. Because the ADS5463/ADS54RF63 recommended input common-mode voltage is 2.4 V, the THS4509 is operated from a single power supply input with  $Vs_{+} = 5$  V and  $Vs_{-} = 0$  V (ground). This maintains maximum headroom on the internal transistors of the THS4509.

## **Over-Range Analog Input Recovery Error**

An over-range condition occurs if the analog input voltage exceeds the full-scale range of the converter (0dBFS, nominally 2.2  $V_{\text{po}}$ ). To test recovery from an over-range, the ADC analog input is injected with a sinusoidal input frequency exactly at CLKIN/4 (a four-point sinusoid). The four sample points of each period theoretically occur at the top, mid-scale, bottom and mid-scale of the sinusoid. Once the amplitude exceeds 0dBFS, the top and bottom of the sinusoidal input becomes out of range, while the mid-scale points are always in-range and therefore measureable. The graph in Figure 52 indicates the amount of error from the expected mid-scale value of 2048 that occurs after negative over-range (bottom of sinusoid went out of range) and positive over-range (top of sinusoid went out of range). Due to the four point sinusoid, this equates to the amount of error in a valid sample 1 clock cycle after an over-range occurs as a function of amplitude. The errors generally increase as a function of input over-range amplitude, though non-monotonically.

![](_page_27_Figure_8.jpeg)

![](_page_28_Picture_0.jpeg)

## **External Voltage Reference**

For systems that require the analog signal gain to be adjusted or calibrated, this can be performed by using an external reference. The dependency on the signal amplitude to the value of the external reference voltage is characterized typically by [Figure 53](#page-29-0) (VREF = 2.4 V is normalized to 0 dB as this is the internal reference voltage). (This figure is the average gain adjustment from the data collected from -1dBFS to -6dBFS in 1 dB steps.) As can be seen in the linear fit, this equates to approximately –0.3 dB of signal adjustment per 100 mV of reference adjustment. The range of allowable variation depends on the analog input amplitude that is applied to the inputs and the desired spectral performance, as can be seen in the performance versus external reference graphs in [Figure 54](#page-29-0) and [Figure 55.](#page-29-0) As the applied analog signal amplitude is reduced, more variation in the reference voltage is allowed in the positive direction (which equates to a reduction in signal amplitude), whereas an adjustment in reference voltage below the nominal 2.4 V (which equates to an increase in signal amplitude) is not recommended below approximately 2.35 V. The power consumption versus reference voltage and operating temperature should also be considered, especially at high ambient temperatures, because the lifetime of the device is affected by internal junction temperature, see [Figure 68.](#page-37-0)

The ADS5463/ADS54RF63 does not have a VCM output pin and uses the VREF pin to provide the common-mode voltage in dc-coupled applications. The ADS5463/ADS54RF63 (VCM = 2.4 V) and [ADS5474](http://focus.ti.com/docs/prod/folders/print/ads5474.html)  $(VCM = 3.1 V)$  do not have the same common-mode voltage, but they do share the same approximate VREF (2.4 V). To create a board layout that may accommodate both devices in dc-coupled applications, route the VCM of the ADS5474 and the VREF of the ADS5463/ADS54RF63 both to a common point that can be selected via a switch, jumper, or a 0-Ω resistor to be used as the common-mode voltage of the driving circuit.

### <span id="page-29-0"></span> $SLASS 15E-NOVEMBER 2006-REVISED JULY 2009 \hspace{1.5cm} {\small \textbf{www.ti.com}} \\\label{eq:21}$

![](_page_29_Figure_2.jpeg)

![](_page_29_Figure_3.jpeg)

**Figure 53. ADS5463 Signal Gain Adjustment versus Figure 54. ADS5463 SFDR versus External VREF and AIN External Reference (VREF)**

![](_page_29_Figure_5.jpeg)

Figure 55. ADS5463 SNR versus External VREF and A<sub>IN</sub> Figure 56. Total Power Consumption versus External

![](_page_29_Figure_8.jpeg)

**VREF**

P − Power − W

**INSTRUMENTS** 

**EXAS** 

<span id="page-30-0"></span>![](_page_30_Picture_0.jpeg)

**[ADS5463](http://focus.ti.com/docs/prod/folders/print/ads5463.html) [ADS54RF63](http://focus.ti.com/docs/prod/folders/print/ads54rf63.html)**

## **Clock Inputs**

The ADS5463/ADS54RF63 clock input can be driven with either a differential clock signal or a single-ended clock input. The equivalent clock input circuit can be seen in Figure 57. The 0.5 pF of parasitic package capacitance is before soldering. When jitter may not be a big concern, the use of a single-ended clock (as shown in Figure 58) could save cost and board space without much performance tradeoff. When clocked with this configuration, it is best to connect CLK to ground with a 0.01-µF capacitor, while CLK is ac-coupled with a 0.01-µF capacitor to the clock source, as shown in Figure 58.

![](_page_30_Figure_5.jpeg)

**Figure 57. Clock Input Circuit (unsoldered package)**

![](_page_30_Figure_7.jpeg)

**Figure 58. Single-Ended Clock**

## <span id="page-31-0"></span>**[ADS5463](http://focus.ti.com/docs/prod/folders/print/ads5463.html) [ADS54RF63](http://focus.ti.com/docs/prod/folders/print/ads54rf63.html)**

 $\text{SLASS15E–NOVEMBER 2006–REVISED JULY 2009 \hspace{2.5cm} \text{MeV} \text{APH} \text{$ 

![](_page_31_Figure_2.jpeg)

**Level**

Figure 59. ADS5463 SFDR versus Differential Clock Figure 60. ADS5463 SNR versus Differential Clock Level

Texas

**INSTRUMENTS** 

The characterization of the ADS5463/ADS54RF63 is typically performed with a  $3-V_{PP}$  differential clock, but the ADC performs well with a differential clock amplitude down to ~0.5 V<sub>PP</sub> (250-mV swing on both CLK and  $\overline{CLK}$ ), as shown in Figure 59 and Figure 60. For jitter-sensitive applications, the use of a differential clock has some advantages at the system level. The differential clock allows for common-mode noise rejection at the printed circuit board (PCB) level. With a differential clock, the signal-to-noise ratio of the ADC is better for jitter-sensitive, high-frequency applications because the board level clock jitter is superior.

Larger clock amplitude levels are recommended for high analog input frequencies or slow clock frequencies. At high analog input frequencies, the sampling process is sensitive to jitter. At slow clock frequencies, a small amplitude sinusoidal clock has a lower slew rate and can create jitter-related SNR degradation due to the uncertainty in the sampling point associated with a slow slew rate. Figure 61 demonstrates a recommended method for converting a single-ended clock source into a differential clock; it is similar to the configuration found on the evaluation board and was used for much of the characterization. See also *Clocking High Speed Data Converters* [\(SLYT075\)](http://www-s.ti.com/sc/techlit/SLYT075) for more details.

![](_page_31_Figure_7.jpeg)

**Figure 61. Differential Clock**

The common-mode voltage of the clock inputs is set internally to 2.4 V using internal 1-kΩ resistors (see [Figure 57\)](#page-30-0). It is recommended to use ac coupling, but if this scheme is not possible, the ADS5463 features good tolerance to clock common-mode variation, as shown in [Figure 62](#page-32-0) and [Figure 63](#page-32-0) (the ADS54RF63 behaves similarly). The internal ADC core uses both edges of the clock for the conversion process. Ideally, a 50% duty-cycle clock signal should be provided, though even 40/60 is good enough for many applications. Performance degradation as a result of duty cycle can be seen in [Figure 64.](#page-32-0)

<span id="page-32-0"></span>![](_page_32_Picture_0.jpeg)

![](_page_32_Figure_2.jpeg)

**Figure 62. ADS5463 SFDR versus Clock Common Mode Figure 63. ADS5463 SNR versus Clock Common Mode**

![](_page_32_Figure_5.jpeg)

**Figure 64. ADS5463 SFDR vs Clock Duty Cycle**

To understand how to determine the required clock jitter, an example is useful. The ADS5463 is capable of achieving 63.6 dBFS SNR at 450 MHz of analog input frequency. In order to achieve this SNR at 450 MHz the clock source rms jitter must be at least 181 fsec when combined with the 150 fsec of internal aperture jitter in order for the total rms jitter to be 234 fsec. A summary of maximum recommended rms clock jitter as a function of analog input frequency is provided in [Table 2](#page-33-0) (using 150 fsec of internal aperture jitter). The equations used to create the table are also presented.

### <span id="page-33-0"></span> $\text{SLASS15E–NOVEMBER 2006–REVISED JULY 2009 \hspace{2.5cm} \text{MeV} \text{APH} \text{$

![](_page_33_Picture_234.jpeg)

## **Table 2. Recommended RMS Clock Jitter**

Equation 1 and Equation 2 are used to estimate the required clock source jitter.

$$
SNR (dBc) = -20 \times LOG10 (2 \times \pi \times f_{IN} \times j_{TOTAL})
$$
\n
$$
j_{TOTAL} = (j_{ADC}^2 + j_{CLOCAL}^2)^{1/2}
$$
\n(2)

where:

 $j_{\text{TOTAL}}$  = the rms summation of the clock and ADC aperture jitter;

 $j_{ADC}$  = the ADC internal aperture jitter which is located in the data sheet:

 $j<sub>CLOCK</sub>$  = the rms jitter of the clock at the clock input pins to the ADC; and

 $f_{IN}$  = the analog input frequency.

Notice that the SNR is a strong function of the analog input frequency, not the clock frequency. The slope of the clock source edges can have a mild impact on SNR as well and is not taken into account for these estimates. For this reason, maximizing clock source amplitudes at the ADC clock inputs is recommended, though not required (faster slope is desirable for jitter-related SNR). For more information on clocking high-speed ADCs, see application note [SLWA034](http://www-s.ti.com/sc/techlit/SLWA034), *Implementing a CDC7005 Low Jitter Clock Solution For High-Speed, High-IF ADC Devices*. Recommended clock distribution chips (CDCs) are the TI [CDC7005,](http://focus.ti.com/docs/prod/folders/print/cdc7005.html) the [CDCM7005](http://focus.ti.com/docs/prod/folders/print/cdcm7005.html), and the [CDCE72010](http://focus.ti.com/docs/prod/folders/print/cdce72010.html). Depending on the jitter requirements, a band pass filter (BPF) is sometimes required between the CDC and the ADC. If the insertion loss of the BPF causes the clock amplitude to be too low for the ADC, or the clock source amplitude is too low to begin with, an inexpensive amplifier can be placed between the CDC and the BPF.

[Figure 65](#page-34-0) represents a scenario where an LVCMOS single-ended clock output is used from a TI CDCM7005 with the clock signal path optimized for maximum amplitude and minimum jitter. This type of conditioning might generally be well-suited for use with greater than 250 MHz of input frequency. The jitter of this setup is difficult to estimate and requires a careful phase noise analysis of the clock path. The BPF (and possibly a low-cost amplifier because of insertion loss in the BPF) can improve the jitter between the CDC and ADC when the jitter provided by the CDC is still not adequate. The total jitter at the CDCM7005 output depends largely on the phase noise of the VCXO selected, as well as the CDCM7005, and typically has 50 fs – 100 fs of rms jitter. If it is determined that the jitter from the CDCM7005 with a VCXO is sufficient without further conditioning, it is possible to clock the ADS5463/ADS54RF63 directly from the CDCM7005 using differential LVPECL outputs, as illustrated in [Figure 66](#page-34-0) (see the [CDCM7005 data sheet](http://focus.ti.com/docs/prod/folders/print/cdcm7005.html) for the exact schematic). This scenario may be more suitable for less than 150 MHz of input frequency where jitter is not as critical. A careful analysis of the required jitter and of the components involved is recommended before determining the proper approach.

34 *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLAS515E&partnum=ADS5463)* Copyright © 2006–2009, Texas Instruments Incorporated

<span id="page-34-0"></span>![](_page_34_Picture_0.jpeg)

![](_page_34_Figure_3.jpeg)

This is an Example Block Diagram.

B0268-03

Consult the [CDCM7005 data sheet](http://focus.ti.com/docs/prod/folders/print/cdcm7005.html) for proper schematic and specifications regarding allowable input and output frequency and amplitude ranges.

**Figure 65. Optimum Jitter Clock Circuit**

![](_page_34_Figure_8.jpeg)

Consult the [CDCM7005 data sheet](http://focus.ti.com/docs/prod/folders/print/cdcm7005.html) for proper schematic and specifications regarding allowable input and output frequency and amplitude ranges.

![](_page_34_Figure_10.jpeg)

<span id="page-35-0"></span>SLAS515E–NOVEMBER 2006–REVISED JULY 2009 ................................................................................................................................................... **www.ti.com**

![](_page_35_Picture_2.jpeg)

## **Digital Outputs**

The ADC provides 12 LVDS-compatible, offset binary data outputs (D11 to D0; D11 is the MSB and D0 is the LSB), a data-ready signal (DRY), and an over-range indicator (OVR). It is recommended to use the DRY signal to capture the output data of the ADS5463/ADS54RF63. DRY is source-synchronous to the DATA/OVR outputs and operates at the same frequency, creating a half-rate DDR interface that updates data on both the rising and falling edges of DRY. It is recommended that the capacitive loading on the digital outputs be minimized. Higher capacitance shortens the data-valid timing window. The values given for timing (see [Figure 1](#page-8-0)) were obtained with a measured 10-pF parasitic board capacitance to ground on each LVDS line (or 5-pF differential parasitic capacitance). When setting the time relationship between DRY and DATA at the receiving device, it is generally recommended that setup time be maximized, but this partially depends on the setup and hold times of the device receiving the digital data (like an FPGA, Field Programmable Gate Array). Since DRY and DATA are coincident, it will likely be necessary to delay either DRY or DATA such that setup time is maximized.

Referencing [Figure 1,](#page-8-0) the polarity of DRY with respect to the sample N data output transition is undetermined because of the unknown startup logic level of the clock divider that generates the DRY signal (DRY is a frequency divide-by-two of CLK). Either the rising or the falling edge of DRY will be coincident with sample N and the polarity of DRY could invert when power is cycled off/on. Data capture from the transition and not the polarity of DRY is recommended, but not required. If the synchronization of multiple ADS5463/ADS54RF63 devices is required, it might be necessary to use a form of the CLKIN signal rather than DRY to capture the data. Studying the timing characteristics, it can be seen that the ADS54RF63 offers more tightly controlled timing parameters than the ADS5463. Depending on the setup/hold requirements of the FPGA in use, it may be possible to use the DRY from a single ADS54RF63 to latch data into the FPGA from multiple ADS54RF63. This would prove much more difficult with the ADS5463 at full clock speed due to more restrictive timing parameters.

The DRY frequency is identical on the ADS5463/ADS54RF63 to the ADS5474 (where DRY equals half of the CLK frequency), but different to the pin-similar ADS5444/ADS5440 (where DRY equals the CLK frequency). The LVDS outputs all require an external 100-Ω load between each output pair in order to meet the expected LVDS voltage levels. For long trace lengths, it may be necessary to place a 100-Ω load on each digital output as close to the ADC as possible and another 100-Ω differential load at the end of the LVDS transmission line to provide matched impedance and avoid signal reflections. The effective load in this case reduces the LVDS voltage levels by half.

The OVR output equals a logic high when the 12-bit output word attempts to exceed either all 0s or all 1s. The digital outputs will clip to all 0s or all 1s if the input is out of range. The OVR signal is provided as an indicator that the analog input signal exceeded the full-scale input limit of approximately 2.2  $V_{PP}$  ( $\pm$  gain error). The OVR indicator is provided for systems that use gain control to keep the analog input signal within acceptable limits.

![](_page_36_Picture_0.jpeg)

## **Power Supplies**

The ADS5463/ADS54RF63 uses three power supplies. For the analog portion of the design, a 5-V and 3.3-V supply (AVDD5 and AVDD3) are used, while the digital portion uses a 3.3-V supply (DVDD3). The use of low-noise power supplies with adequate decoupling is recommended. Linear supplies are preferred to switched supplies; switched supplies tend to generate more noise components that can be coupled to the ADS5463/ADS54RF63. However, the PSRR value and the plot shown in Figure 67 were obtained without bulk supply decoupling capacitors. When bulk  $(0.1 \mu F)$  decoupling capacitors are used, the board-level PSRR is much higher than the stated value for the ADC. The user may be able to supply power to the device with a less-than-ideal supply and still achieve good performance. It is not possible to make a single recommendation for every type of supply and level of decoupling for all systems. If the noise characteristics of the available supplies are understood, a study of the PSRR data for the ADS5463/ADS54RF63 may provide the user with enough information to select noisy supplies if the performance is still acceptable within the frequency range of interest. The power consumption of the ADS5463/ADS54RF63 does not change substantially over clock rate or input frequency as a result of the architecture and process. The DVDD3 PSRR is superior to both the AVDD5 and AVDD3 so was not graphed.

Because there are two diodes connected in reverse between AVDD3 and DVDD3 internally, a power-up sequence is recommended. When there is a delay in power up between these two supplies, the one that lags could have current sinking through an internal diode before it powers up. The sink current can be large or small depending on the impedance of the external supply and could damage the device or affect the supply source. The best power up sequence is one of the following options (regardless of when AVDD5 powers up):

- Power up both AVDD3 and DVDD3 at the same time (best scenario), OR
- Keep the voltage difference less than 0.8 V between AVDD3 and DVDD3 during the power up (0.8 V is not a hard specification - a smaller delta between supplies is safer).

If the above sequences are not practical then the sink current from the supply needs to be controlled or protection added externally. The max transient current (on the order of µsec) for the DVDD3 or AVDD3 pin is 500 mA to avoid potential damage to the device or reduce its lifetime.

The values for the analog and clock inputs given in the [Absolute Maximum Ratings](#page-1-0) are valid when the supplies are on. When the power supplies are off and the clock or analog inputs are still being actively driven, the input voltage and current need to be limited to avoid device damage. If the ADC supplies are off, max/min continuous dc voltage is ±0.95 V and max dc current is 20 mA for each input pin (clock or analog), relative to ground.

![](_page_36_Figure_11.jpeg)

**Figure 67. PSRR versus Supply Injected Frequency**

#### <span id="page-37-0"></span>SLAS515E–NOVEMBER 2006–REVISED JULY 2009 ................................................................................................................................................... **www.ti.com**

![](_page_37_Picture_2.jpeg)

### **Operational Lifetime**

It is important for applications that anticipate running continuously for long periods of time near the maximum-rated ambient temperature of +85°C to consider the data shown in Figure 68 and Figure 69. Referring to the [Thermal Characteristics](#page-12-0) table, the worst-case operating condition with no airflow has a thermal rise of 23.7°C/W. At approximately 2.2 W of normal power dissipation, at a maximum ambient of +85°C with no airflow, the junction temperature of the ADS5463 reaches approximately +85°C + 23.7°C/W  $\times$  2.2 W = +137°C and therefore the expected lifetime is approximately 8 years due to an electro migration failure and 18 years due to a wirebonding failure. Being even more conservative and accounting for the maximum possible power dissipation that is ensured (2.4 W), the junction temperature becomes nearly +142°C. As Figure 68 and Figure 69 show, this operating condition limits the expected lifetime of the ADS5463 even more. Operation at +85°C continuously may require airflow or an additional heatsink in order to decrease the internal junction temperature and increase the expected lifetime. An airflow of 250 LFM (linear feet per minute) reduces the thermal resistance to 16.4°C/W, the maximum junction temperature to +124°C and the expected lifetime to over 10 years, assuming a worst-case of 2.4 W and +85°C ambient. Of course, operation at lower ambient temperatures greatly increases the expected lifetime.

The ADS5463/ADS54RF63 performance over temperature is quite good and can be seen starting in [Figure 19](#page-16-0). Although the typical plots show good performance at +100°C, the device is only rated from –40°C to +85°C. For continuous operation at temperatures near or above the maximum, aside from performance degradation, the expected primary negative effect is a shorter device lifetime.

![](_page_37_Figure_7.jpeg)

<span id="page-38-0"></span>![](_page_38_Picture_0.jpeg)

## **Layout Information**

The evaluation board represents a good guideline of how to lay out the board to obtain maximum performance from the ADS5463/ADS54RF63. General design rules, such as the use of multilayer boards, single ground plane for ADC ground connections, and local decoupling ceramic chip capacitors, should be applied. The input traces should be isolated from any external source of interference or noise, including the digital outputs as well as the clock traces. The clock signal traces should also be isolated from other signals, especially in applications where low jitter is required like high IF sampling. Besides performance-oriented rules, care must be taken when considering the heat dissipation of the device. The thermal heat sink should be soldered to the board as described in the *PowerPAD Package* section. See *ADS5463 EVM User Guide* ([SLAU194\)](http://www-s.ti.com/sc/techlit/SLAU194) on the TI web site for the evaluation board schematic.

## **PowerPAD Package**

The PowerPAD package is a thermally enhanced standard-size IC package designed to eliminate the use of bulky heatsinks and slugs traditionally used in thermal packages. This package can be easily mounted using standard printed circuit board (PCB) assembly techniques and can be removed and replaced using standard repair procedures.

The PowerPAD package is designed so that the leadframe die pad (or thermal pad) is exposed on the bottom of the IC. This provides an extremely low thermal resistance path between the die and the exterior of the package. The thermal pad on the bottom of the IC can then be soldered directly to the printed circuit board (PCB), using the PCB as a heatsink.

### **Assembly Process**

- 1. Prepare the PCB top-side etch pattern including etch for the leads as well as the thermal pad as illustrated in the Mechanical Data section.
- 2. Place a 6-by-6 array of thermal vias in the thermal pad area. These holes should be 13 mils in diameter. The small size prevents wicking of the solder through the holes.
- 3. It is recommended to place a small number of 25-mil-diameter holes under the package, but outside the thermal pad area, to provide an additional heat path.
- 4. Connect all holes (both inside and outside the thermal pad area) to an internal copper plane (such as a ground plane).
- 5. Do not use the typical web or spoke via-connection pattern when connecting the thermal vias to the ground plane. The spoke pattern increases the thermal resistance to the ground plane.
- 6. The top-side solder mask should leave exposed the terminals of the package and the thermal pad area.
- 7. Cover the entire bottom side of the PowerPAD vias to prevent solder wicking.
- 8. Apply solder paste to the exposed thermal pad area and all of the package terminals.

For more detailed information regarding the PowerPAD package and its thermal properties, see either the *PowerPAD Made Easy* application brief [\(SLMA004](http://www-s.ti.com/sc/techlit/SLMA004)) or the *PowerPAD Thermally Enhanced Package* application report [\(SLMA002](http://www-s.ti.com/sc/techlit/SLMA002)).

 $\text{SLASS15E–NOVEMBER 2006–REVISED JULY 2009 \hspace{2.5cm} \text{MeV} \text{APH} \text{$ 

## **DEFINITION OF SPECIFICATIONS**

**Aperture Delay**<br>The delay in time between the rising edge of the input<br>SND is the ratio of the power The delay in time between the rising edge of the input SNR is the ratio of the power of the fundamental  $(P<sub>S</sub>)$  sampling clock and the actual time at which the the poise floor power (B) excluding the power at

### **Aperture Uncertainty (Jitter)**

The sample-to-sample variation in aperture delay

### **Clock Pulse Duration/Duty Cycle**

the clock signal remains at a logic high (clock pulse when the absolute power of the fundamental is used duration) to the period of the clock signal, expressed as the reference, or dBFS (dB to full scale) when the as a percentage.

**Differential Nonlinearity (DNL)**<br>An ideal ADC exhibits code transitions at analog input<br>values spaced exactly 1 LSB apart. DNL is the SINAD is the ratio of the power of the fundamental<br>doviation of any single stop from t deviation of any single step from this ideal value, measured in units of LSB.<br>including noise  $(P_N)$  and distortion  $(P_D)$ , but excluding measured in units of LSB.

### **Common-Mode Rejection Ratio (CMRR)**

CMRR measures the ability to reject signals that are presented to both analog inputs simultaneously. The

ENOB is a measure in units of bits of a converter's converter's full-scale range.<br>performance as compared to the theoretical limit

Gain error is the deviation of the ADC actual input full-scale range from its ideal value, given as a parameters over the whole temperature range divided percentage of the ideal input full-scale range  $\frac{b}{x} = \frac{b}{x}$ percentage of the ideal input full-scale range.

INL is the deviation of the ADC transfer function from THD is the ratio of the power of the fundam<br>a best-fit line determined by a least-squares curve fit to the power of the first five harmonics (P<sub>D</sub>). a best-fit line determined by a least-squares curve fit of that transfer function. The INL at each analog input value is the difference between the actual transfer function and this best-fit line, measured in units of

Offset error is the deviation of output code from  $\overline{1}$  IMD3 is the ratio of the power of the fundamental (at mid-code when both inputs are tied to frequencies  $f_1$ ,  $f_2$ ) to the power of the worst spectral

PSRR is a measure of the ability to reject frequencies **Analog Bandwidth**<br>The analog input frequency at which the power of the<br>fundamental is reduced by 3 dB with respect to the<br>low-frequency value<br>low-frequency value<br>low-frequency value<br>low-frequency value<br>low-frequency value

sampling clock and the actual time at which the to the noise floor power  $(P_N)$ , excluding the power at sampling occurs dc and in the first five harmonics.

$$
SNR = 10\log_{10} \frac{P_S}{P_N}
$$
 (4)

The duty cycle of a clock signal is the ratio of the time<br>the clock signal remains at a logic bigh (clock pulse when the absolute power of the fundamental is used converter's full-scale range.

dc.

$$
SINAD = 10log_{10} \frac{P_S}{P_N + P_D}
$$
 (5)

injected common-mode frequency level is translated<br>into dBFS, the spur in the output FFT is measured in<br>dBFS, and the difference is the CMRR in dB.<br>Effective Number of Bits (ENOB)<br>Effective Number of Bits (ENOB) power of the fundamental is extrapolated to the

based on quantization noise<br>ENOB = (SINAD – 1.76)/6.02<br>ENOB = (SINAD – 1.76)/6.02<br>ENOB = (SINAD – 1.76)/6.02 **Gain Error**<br>Gain error is the deviation of the ADC actual input the nominal temperature to the value at T<sub>MIN</sub> or T<sub>MAX</sub>.

**Integral Nonlinearity (INL)**<br>INL is the deviation of the ADC transfer function from **THD** is the ratio of the power of the fundamental (P<sub>S</sub>)

$$
\text{THD} = 10 \log_{10} \frac{P_{\text{S}}}{P_{\text{D}}}
$$
 (6)

LSB. LSB. THD is typically given in units of dBc (dB to carrier).

# **Offset Error**<br>Offset error is the deviation of output code from **Two-Tone Intermodulation Distortion (IMD3)**<br> **Offset error is the deviation of output code from IMD3** is the ratio of the power of the fundament

frequencies  $f_1$ ,  $f_2$ ) to the power of the worst spectral common-mode.<br>common-mode.  $\begin{array}{ccc} 1 & 0 & 0 \\ -1 & 0 & 0 \\ 0 & 0 & 0 \end{array}$  component at either frequency  $2f_1 - f_2$  or  $2f_2 - f_1$ . **Power-Supply Rejection Ratio (PSRR)** IMD3 is given in units of either dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range.

![](_page_40_Picture_1.jpeg)

## **REVISION HISTORY**

![](_page_40_Picture_58.jpeg)

![](_page_41_Picture_0.jpeg)

## **PACKAGING INFORMATION**

![](_page_41_Picture_266.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq 1000$ ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

![](_page_42_Picture_0.jpeg)

## **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **OTHER QUALIFIED VERSIONS OF ADS5463 :**

• Enhanced Product: [ADS5463-EP](http://focus.ti.com/docs/prod/folders/print/ads5463-ep.html)

<sub>●</sub> Space: [ADS5463-SP](http://focus.ti.com/docs/prod/folders/print/ads5463-sp.html)

#### NOTE: Qualified Version Definitions:

- Enhanced Product Supports Defense, Aerospace and Medical Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

![](_page_43_Picture_1.jpeg)

**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 

![](_page_43_Figure_4.jpeg)

![](_page_43_Figure_5.jpeg)

### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_43_Figure_7.jpeg)

![](_page_43_Picture_250.jpeg)

![](_page_44_Picture_0.jpeg)

www.ti.com www.ti.com 5-Oct-2022

# **PACKAGE MATERIALS INFORMATION**

![](_page_44_Figure_4.jpeg)

\*All dimensions are nominal

![](_page_44_Picture_89.jpeg)

## **TEXAS NSTRUMENTS**

www ti com

## **TRAY**

![](_page_45_Figure_3.jpeg)

**PACKAGE MATERIALS INFORMATION**

![](_page_45_Figure_4.jpeg)

Chamfer on Tray corner indicates Pin 1 orientation of packed units.

![](_page_45_Picture_197.jpeg)

Pack Materials-Page 3

PFP (S-PQFP-G80)

PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK

![](_page_46_Figure_3.jpeg)

NOTES: А. All linear dimensions are in millimeters.

This drawing is subject to change without notice. Β.

Body dimensions do not include mold flash or protrusion  $\mathsf{C}$ .

- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <http://www.ti.com>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

F. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.

![](_page_46_Picture_11.jpeg)

## THERMAL PAD MECHANICAL DATA

## PFP (S-PQFP-G80)

# PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK

## THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

![](_page_47_Figure_7.jpeg)

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments

![](_page_47_Picture_10.jpeg)

![](_page_48_Figure_1.jpeg)

NOTES:

PowerPAD is a trademark of Texas Instruments.

All linear dimensions are in millimeters. А. Β. This drawing is subject to change without notice.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at<br>www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.<br>F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- 

![](_page_48_Picture_9.jpeg)

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated