

Sample &

Buv





#### **TPS22966**

SLVSBH4F -JUNE 2012-REVISED JULY 2016

# TPS22966 5.5-V, 6-A, 16-m $\Omega$ On-Resistance Dual-Channel Load Switch

Technical

Documents

#### **Features** 1

- Input Voltage Range: 0.8 V to 5.5 V
- Integrated Dual-Channel Load Switch
- **On-Resistance** 
  - $R_{ON} = 16 \text{ m}\Omega \text{ at } V_{IN} = 5 \text{ V} (V_{BIAS} = 5 \text{ V})$
  - $R_{ON} = 16 \text{ m}\Omega \text{ at } V_{IN} = 3.6 \text{ V} (V_{BIAS} = 5 \text{ V})$
  - R<sub>ON</sub> = 16 m $\Omega$  at V<sub>IN</sub> = 1.8 V (V<sub>BIAS</sub> = 5 V)
- 6-A Maximum Continuous Switch Current per Channel
- Low Quiescent Current
  - 80 μA (Both Channels)
  - 60 µA (Single Channel)
- Low Control Input Threshold Enables Use of 1.2-, 1.8-, 2.5-, and 3.3-V Logic
- Configurable Rise Time
- Quick Output Discharge (QOD) (Optional)
- SON 14-Pin Package With Thermal Pad
- ESD Performance Tested per JESD 22
  - 2-kV HBM and 1-kV CDM

#### 2 Applications

- Ultrabook™
- Notebooks and Netbooks
- **Tablet PCs**
- **Consumer Electronics**
- Set-top Boxes and Residental Gateways
- **Telecom Systems**
- Solid-State Drives (SSD)

### **Application Circuit**



# 3 Description

Tools &

Software

The TPS22966 is a small, low R<sub>ON</sub>, dual-channel load switch with controlled turnon. The device contains two N-channel MOSFETs that can operate over an input voltage range of 0.8 V to 5.5 V and can support a maximum continuous current of 6 A per channel. Each switch is independently controlled by an on and off input (ON1 and ON2), which can interface directly with low-voltage control signals. In TPS22966, a 220- $\Omega$  on-chip load resistor is added for quick-output discharge when switch is turned off.

Support &

Community

20

The TPS22966 is available in a small, space-saving 2-mm × 3-mm 14-SON package (DPU) with integrated thermal pad allowing for high power dissipation. The device is characterized for operation over the free-air temperature range of -40°C to +105°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| TPS22966    | WSON (14) | 3.00 mm × 2.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



# **Table of Contents**

| 1 | Feat | tures 1                                                |
|---|------|--------------------------------------------------------|
| 2 | Арр  | lications 1                                            |
| 3 | Des  | cription 1                                             |
| 4 | Rev  | ision History 2                                        |
| 5 | Pin  | Configuration and Functions 3                          |
| 6 | Spe  | cifications 4                                          |
|   | 6.1  | Absolute Maximum Ratings 4                             |
|   | 6.2  | ESD Ratings 4                                          |
|   | 6.3  | Recommended Operating Conditions 4                     |
|   | 6.4  | Thermal Information 4                                  |
|   | 6.5  | Electrical Characteristics—V <sub>BIAS</sub> = 5 V5    |
|   | 6.6  | Electrical Characteristics—V <sub>BIAS</sub> = 2.5 V 6 |
|   | 6.7  | Switching Characteristics 7                            |
|   | 6.8  | Typical DC Characteristics8                            |
|   | 6.9  | Typical AC Characteristics 12                          |
| 7 | Para | ameter Measurement Information 14                      |
| 8 | Deta | ailed Description 15                                   |
|   | 8.1  | Overview 15                                            |
|   |      |                                                        |

|    | 8.2   | Functional Block Diagram                        | 15 |
|----|-------|-------------------------------------------------|----|
|    | 8.3   | Feature Description                             | 16 |
|    | 8.4   | Device Functional Modes                         | 17 |
| 9  | App   | lication and Implementation                     | 18 |
|    | 9.1   | Application Information                         | 18 |
|    | 9.2   | Typical Application                             | 18 |
| 10 | Pow   | er Supply Recommendations                       | 20 |
| 11 | Lay   | out                                             | 20 |
|    | 11.1  | Layout Guidelines                               | 20 |
|    | 11.2  | Layout Example                                  | 20 |
|    | 11.3  | Thermal Considerations                          | 20 |
| 12 | Dev   | ice and Documentation Support                   | 22 |
|    | 12.1  | Documentation Support                           | 22 |
|    | 12.2  | Receiving Notification of Documentation Updates | 22 |
|    | 12.3  | Trademarks                                      | 22 |
|    | 12.4  | Electrostatic Discharge Caution                 | 22 |
|    | 12.5  | Glossary                                        | 22 |
| 13 | Mec   | hanical, Packaging, and Orderable               |    |
|    | Infor | mation                                          | 22 |
|    |       |                                                 |    |

### **4 Revision History**

| CI                                                                    | hanges from Revision E (February 2015) to Revision F                                                | Page |  |  |  |
|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|--|--|--|
| Changed (TPS22966 only) to (Optional) in the <i>Features</i> section. |                                                                                                     |      |  |  |  |
| Cł                                                                    | hanges from Revision D (January 2015) to Revision E                                                 | Page |  |  |  |
| •                                                                     | Added temperature operating ranges to Electrical Characteristics (V <sub>BIAS</sub> = 5.0 V) table. | 5    |  |  |  |
|                                                                       |                                                                                                     | •    |  |  |  |
| •                                                                     | Added temperature operating ranges to Electrical Characteristics (V <sub>BIAS</sub> = 2.5 V) table. |      |  |  |  |

#### Changes from Revision C (June 2013) to Revision D

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation |
|---|---------------------------------------------------------------------------------------------------------------|
|   | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and  |
|   | Mechanical, Packaging, and Orderable Information section1                                                     |

#### Changes from Revision B (December 2012) to Revision C Page Added VBIAS to ABSOLUTE MAXIMUM RATINGS table...... 4

# Changes from Revision A (July 2012) to Revision B

www.ti.com

TRUMENTS

XAS

# Page

#### Page

Copyright © 2012-2016, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN |             | TVDE | DESCRIPTION                                                                                                                                                                                                                                                                                              |  |  |
|-----|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. | NAME        | TTPE | DESCRIPTION                                                                                                                                                                                                                                                                                              |  |  |
| 1   | VIN1        | Ι    | Switch 1 input. Recommended voltage range for this pin for optimal $R_{ON}$ performance is 0.8 V to $V_{BIAS}$ .<br>Place an optional decoupling capacitor between this pin and GND for reduce VIN dip during turnon of the channel. See the <i>Application Information</i> section for more information |  |  |
| 2   | VIN1        | Ι    | Switch 1 input. Recommended voltage range for this pin for optimal $R_{ON}$ performance is 0.8 V to $V_{BIAS}$ .<br>Place an optional decoupling capacitor between this pin and GND for reduce VIN dip during turnon of the channel. See the <i>Application Information</i> section for more information |  |  |
| 3   | ON1         | I    | Active high switch 1 control input. Do not leave floating                                                                                                                                                                                                                                                |  |  |
| 4   | VBIAS       | I    | Bias voltage. Power supply to the device. Recommended voltage range for this pin is 2.5 V to 5.5 V. See the <i>Application Information</i> section                                                                                                                                                       |  |  |
| 5   | ON2         | I    | Active high switch 2 control input. Do not leave floating                                                                                                                                                                                                                                                |  |  |
| 6   | VIN2        | I    | Switch 2 input. Recommended voltage range for this pin for optimal $R_{ON}$ performance is 0.8 V to $V_{BIAS}$ .<br>Place an optional decoupling capacitor between this pin and GND for reduce VIN dip during turnon of the channel. See the <i>Application Information</i> section for more information |  |  |
| 7   | VIN2        | Ι    | Switch 2 input. Recommended voltage range for this pin for optimal $R_{ON}$ performance is 0.8 V to $V_{BIAS}$ .<br>Place an optional decoupling capacitor between this pin and GND for reduce VIN dip during turnon of the channel. See the <i>Application Information</i> section for more information |  |  |
| 8   | VOUT2       | 0    | Switch 2 output                                                                                                                                                                                                                                                                                          |  |  |
| 9   | VOUT2       | 0    | Switch 2 output                                                                                                                                                                                                                                                                                          |  |  |
| 10  | CT2         | 0    | Switch 2 slew rate control. Can be left floating. Capacitor used on this pin mudt be rated for a minimum of 25 V for desired rise time performance                                                                                                                                                       |  |  |
| 11  | GND         | _    | Ground                                                                                                                                                                                                                                                                                                   |  |  |
| 12  | CT1         | 0    | Switch 1 slew rate control. Can be left floating. Capacitor used on this pin must be rated for a minimum of 25 V for desired rise time performance                                                                                                                                                       |  |  |
| 13  | VOUT1       | 0    | Switch 1 output                                                                                                                                                                                                                                                                                          |  |  |
| 14  | VOUT1       | 0    | Switch 1 output                                                                                                                                                                                                                                                                                          |  |  |
| _   | Thermal Pad | _    | Thermal pad (exposed center pad) to alleviate thermal stress. Tie to GND. See the <i>Layout</i> section for layout guidelines                                                                                                                                                                            |  |  |

### 6 Specifications

#### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                     |                                                                              | MIN  | MAX | UNIT <sup>(2)</sup> |
|---------------------|------------------------------------------------------------------------------|------|-----|---------------------|
| V <sub>IN1,2</sub>  | Input voltage                                                                | -0.3 | 6   | V                   |
| V <sub>OUT1,2</sub> | Output voltage                                                               | -0.3 | 6   | V                   |
| V <sub>ON1,2</sub>  | ON-pin voltage                                                               | -0.3 | 6   | V                   |
| V <sub>BIAS</sub>   | V <sub>BIAS</sub> voltage                                                    | -0.3 | 6   | V                   |
| I <sub>MAX</sub>    | Maximum continuous switch current per channel                                |      | 6   | А                   |
| I <sub>PLS</sub>    | Maximum pulsed switch current per channel, pulse <300 $\mu$ s, 2% duty cycle |      | 8   | А                   |
| TJ                  | Maximum junction temperature                                                 |      | 125 | °C                  |
| T <sub>LEAD</sub>   | Maximum lead temperature (10-s soldering time)                               |      | 300 | °C                  |
| T <sub>stg</sub>    | Storage temperature                                                          | -65  | 150 | °C                  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatio discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
|                    | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|                     |                                |                                    | IIM  | N MAX               | UNIT |
|---------------------|--------------------------------|------------------------------------|------|---------------------|------|
| V <sub>IN1,2</sub>  | Input voltage                  |                                    | 0.8  | 8 V <sub>BIAS</sub> | V    |
| V <sub>BIAS</sub>   | Bias voltage                   |                                    | 2.5  | 5 5.5               | V    |
| V <sub>ON1,2</sub>  | ON voltage                     |                                    |      | 0 5.5               | V    |
| V <sub>OUT1,2</sub> | Output voltage                 |                                    |      | V <sub>IN</sub>     | V    |
| V <sub>IH</sub>     | High-level input voltage, ON   | V <sub>BIAS</sub> = 2.5 V to 5.5 V | 1.1  | 2 5.5               | V    |
| VIL                 | Low-level input voltage, ON    | V <sub>BIAS</sub> = 2.5 V to 5.5 V |      | 0 0.5               | V    |
| C <sub>IN1,2</sub>  | Input capacitor                |                                    | 1 (1 | )                   | μF   |
| T <sub>A</sub>      | Operating free-air temperature | (2)                                | -40  | 0 105               | °C   |

(1) See the Input Capacitor (Optional) section.

(2) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $[T_{A(max)}]$  is dependent on the maximum operating junction temperature  $[T_{J(max)}]$ , the maximum power dissipation of the device in the application  $[P_{D(max)}]$ , and the junction-to-ambient thermal resistance of the part-package in the application ( $\theta_{JA}$ ), as given by the following equation:  $TA_{(max)} = T_{J(max)} - (\theta_{JA} \times P_{D(max)})$ .

#### 6.4 Thermal Information

|                       |                                            | TPS22966   |      |
|-----------------------|--------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>              | DPU (WSON) | UNIT |
|                       |                                            | 14 PINS    |      |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance     | 52.3       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance  | 45.9       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance       | 11.5       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter | 0.8        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### **Thermal Information (continued)**

|                       |                                              | TPS22966   |      |  |
|-----------------------|----------------------------------------------|------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DPU (WSON) | UNIT |  |
|                       |                                              | 14 PINS    |      |  |
| ΨJB                   | Junction-to-board characterization parameter | 11.4       | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 6.9        | °C/W |  |

### 6.5 Electrical Characteristics—V<sub>BIAS</sub> = 5 V

Unless otherwise noted, the specification in the following table applies where  $V_{BIAS} = 5 \text{ V}$ . Typical values are for  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

| PARAMETER                 |                                                      | TEST CONDITIONS                                                                                                 |                                                                                           | T <sub>A</sub>  | MIN | TYP  | MAX | UNIT  |
|---------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------|-----|------|-----|-------|
| POWER SU                  | PPLIES AND CURRENTS                                  |                                                                                                                 |                                                                                           | L               |     |      |     |       |
| I <sub>IN(VBIAS-ON)</sub> | V <sub>BIAS</sub> quiescent current (both channels)  | $I_{OUT1} = I_{OUT2} = 0 \text{ mA},$<br>$V_{IN1,2} = V_{ON1,2} = V_{BIAS} = 8$                                 | $I_{OUT1} = I_{OUT2} = 0 \text{ mA},$<br>$V_{IN1.2} = V_{ON1.2} = V_{BIAS} = 5 \text{ V}$ |                 |     | 80   | 120 | μA    |
| I <sub>IN(VBIAS-ON)</sub> | V <sub>BIAS</sub> quiescent current (single channel) | $\begin{split} I_{OUT1} &= I_{OUT2} = 0 \text{ mA},  V_{ON} \\ V_{IN1,2} &= V_{ON1} = V_{BIAS} = 5 \end{split}$ | <sub>42</sub> = 0 V<br>V                                                                  | -40°C to +105°C |     | 60   | 120 | μA    |
| IIN(VBIAS-OFF)            | V <sub>BIAS</sub> shutdown current                   | $V_{ON1,2} = 0 V, V_{OUT1,2} = 0$                                                                               | V                                                                                         | -40°C to +105°C |     |      | 2   | μA    |
|                           |                                                      |                                                                                                                 | $V_{IN1,2} = 5 V$                                                                         | –40°C to +105°C |     | 0.5  | 8   |       |
| I                         | VIN1,2 off-state supply current (per                 | V <sub>ON1,2</sub> = 0 V,                                                                                       | $V_{IN1,2} = 3.3 V$                                                                       | -40°C to +105°C |     | 0.1  | 3   |       |
| 'IN(VIN-OFF)              | channel)                                             | $V_{OUT1,2} = 0 V$                                                                                              | $V_{IN1,2} = 1.8 V$                                                                       | -40°C to +105°C |     | 0.07 | 2   | μА    |
|                           |                                                      |                                                                                                                 | $V_{IN1,2} = 0.8 V$                                                                       | -40°C to +105°C |     | 0.04 | 1   |       |
| I <sub>ON</sub>           | ON pin input leakage current                         | V <sub>ON</sub> = 5.5 V                                                                                         |                                                                                           | –40°C to +105°C |     |      | 1   | μA    |
| RESISTANC                 | E CHARACTERISTICS                                    |                                                                                                                 |                                                                                           |                 |     |      |     |       |
|                           |                                                      |                                                                                                                 | V <sub>IN</sub> = 5 V                                                                     | 25°C            |     | 16   | 19  |       |
|                           |                                                      |                                                                                                                 |                                                                                           | –40°C to +85°C  |     |      | 21  |       |
|                           |                                                      |                                                                                                                 |                                                                                           | -40°C to +105°C |     |      | 23  |       |
|                           |                                                      |                                                                                                                 | V <sub>IN</sub> = 3.3 V                                                                   | 25°C            |     | 16   | 19  |       |
|                           |                                                      |                                                                                                                 |                                                                                           | –40°C to +85°C  |     |      | 21  |       |
|                           |                                                      |                                                                                                                 |                                                                                           | –40°C to +105°C |     |      | 23  |       |
|                           |                                                      |                                                                                                                 | V <sub>IN</sub> = 1.8 V                                                                   | 25°C            |     | 16   | 19  |       |
|                           |                                                      |                                                                                                                 |                                                                                           | –40°C to +85°C  |     |      | 21  |       |
| D                         |                                                      | $I_{OUT} = -200 \text{ mA},$<br>$V_{BIAS} = 5 \text{ V}$                                                        |                                                                                           | –40°C to +105°C |     |      | 23  |       |
| non                       | ON-state resistance (per channel)                    |                                                                                                                 |                                                                                           | 25°C            |     | 16   | 19  | 11152 |
|                           |                                                      |                                                                                                                 | $V_{IN} = 1.5 V$                                                                          | -40°C to +85°C  |     |      | 21  |       |
|                           |                                                      |                                                                                                                 |                                                                                           | -40°C to +105°C |     |      | 23  |       |
|                           |                                                      |                                                                                                                 |                                                                                           | 25°C            |     | 16   | 19  |       |
|                           |                                                      |                                                                                                                 | $V_{IN} = 1.2 V$                                                                          | -40°C to +85°C  |     |      | 21  |       |
|                           |                                                      |                                                                                                                 |                                                                                           | -40°C to +105°C |     |      | 23  |       |
|                           |                                                      |                                                                                                                 |                                                                                           | 25°C            |     | 16   | 19  |       |
|                           |                                                      |                                                                                                                 | $V_{IN} = 0.8 V$                                                                          | -40°C to +85°C  |     |      | 21  |       |
|                           |                                                      |                                                                                                                 |                                                                                           | -40°C to +105°C |     |      | 23  |       |
| D                         |                                                      |                                                                                                                 | - 15 m^                                                                                   | -40°C to +85°C  |     | 220  | 300 | 0     |
| R <sub>PD</sub>           | Output pulloown resistance                           | $v_{IN} = 5 V, v_{ON} = 0 V, I_{OUT} = 15 mA$                                                                   |                                                                                           | -40°C to +105°C |     |      | 330 | 12    |

STRUMENTS

EXAS

# 6.6 Electrical Characteristics—V<sub>BIAS</sub> = 2.5 V

Unless otherwise noted, the specification in the following table applies where  $V_{BIAS} = 2.5$  V. Typical values are for  $T_A = 25^{\circ}$ C (unless otherwise noted)

|                           | PARAMETER                                            | TEST CONDIT                                                                                                     | T <sub>A</sub>              | MIN T           | ΥP | MAX | UNIT |    |
|---------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------|----|-----|------|----|
| POWER SU                  | PPLIES AND CURRENTS                                  |                                                                                                                 |                             |                 |    |     |      |    |
|                           | V <sub>BIAS</sub> guiescent current (both            | $I_{OUT1} = I_{OUT2} = 0 \text{ mA},$                                                                           |                             | -40°C to +85°C  |    | 32  | 37   |    |
| IN(VBIAS-ON)              | channels)                                            | $V_{\rm IN1,2} = V_{\rm ON1,2} = V_{\rm BIAS} =$                                                                | 2.5 V                       | -40°C to +105°C |    |     | 40   | μA |
| I <sub>IN(VBIAS-ON)</sub> | V <sub>BIAS</sub> quiescent current (single channel) | $\begin{split} I_{OUT1} &= I_{OUT2} = 0 \text{ mA},  V_{OI} \\ V_{IN1,2} &= V_{ON1} = V_{BIAS} = 2 \end{split}$ | <sub>N2</sub> = 0 V<br>.5 V | -40°C to +105°C |    | 23  | 40   | μA |
| IIN(VBIAS-OFF)            | V <sub>BIAS</sub> shutdown current                   | V <sub>ON1,2</sub> = 0 V, V <sub>OUT1,2</sub> = 0                                                               | V                           | -40°C to +105°C |    |     | 2    | μA |
|                           |                                                      |                                                                                                                 | V <sub>IN1,2</sub> = 2.5 V  | -40°C to +105°C | 0. | 13  | 3    |    |
|                           | VIN1.2 off-state supply current (per                 | $V_{ON1,2} = 0 V,$                                                                                              | V <sub>IN1,2</sub> = 1.8 V  | -40°C to +105°C | 0. | 07  | 2    |    |
| IN(VIN-OFF)               | channel)                                             | $V_{OUT1,2} = 0 V$                                                                                              | V <sub>IN1,2</sub> = 1.2 V  | -40°C to +105°C | 0. | 05  | 2    | μΑ |
|                           |                                                      |                                                                                                                 | V <sub>IN1,2</sub> = 0.8 V  | -40°C to +105°C | 0. | 04  | 1    |    |
| I <sub>ON</sub>           | ON pin input leakage current                         | V <sub>ON</sub> = 5.5 V                                                                                         |                             | -40°C to +105°C |    |     | 1    | μA |
| RESISTANC                 | E CHARACTERISTICS                                    |                                                                                                                 |                             |                 |    |     | ·    |    |
|                           |                                                      |                                                                                                                 | V <sub>IN</sub> = 2.5 V     | 25°C            |    | 21  | 24   |    |
|                           |                                                      |                                                                                                                 |                             | –40°C to +85°C  |    |     | 27   | -  |
|                           |                                                      |                                                                                                                 |                             | -40°C to +105°C |    |     | 29   |    |
|                           |                                                      |                                                                                                                 | V <sub>IN</sub> = 1.8 V     | 25°C            |    | 19  | 22   |    |
|                           |                                                      |                                                                                                                 |                             | –40°C to +85°C  |    |     | 25   |    |
|                           |                                                      |                                                                                                                 |                             | -40°C to +105°C |    |     | 27   |    |
|                           |                                                      |                                                                                                                 |                             | 25°C            |    | 18  | 21   |    |
| R <sub>ON</sub>           | ON-state resistance                                  | $I_{OUT} = -200 \text{ mA},$                                                                                    | V <sub>IN</sub> = 1.5 V     | -40°C to +85°C  |    |     | 24   | mΩ |
|                           |                                                      | VBIAS - 2.5 V                                                                                                   |                             | -40°C to +105°C |    |     | 26   |    |
|                           |                                                      |                                                                                                                 |                             | 25°C            |    | 18  | 21   |    |
|                           |                                                      |                                                                                                                 | V <sub>IN</sub> = 1.2 V     | -40°C to +85°C  |    |     | 24   |    |
|                           |                                                      |                                                                                                                 |                             | -40°C to +105°C |    |     | 26   |    |
|                           |                                                      |                                                                                                                 |                             | 25°C            |    | 17  | 20   |    |
|                           |                                                      |                                                                                                                 | $V_{IN} = 0.8 V$            | -40°C to +85°C  |    |     | 23   |    |
|                           |                                                      |                                                                                                                 |                             | -40°C to +105°C |    |     | 25   |    |
| <b>D</b>                  |                                                      |                                                                                                                 | 4                           | –40°C to +85°C  | 2  | 60  | 300  | 0  |
| <b>H</b> PD               | Output pulldown resistance                           | $v_{IN} = 2.5 V, v_{ON} = 0 V, I_{C}$                                                                           | -40°C to +105°C             |                 |    | 330 | Ω    |    |

### 6.7 Switching Characteristics

|                     | PARAMETER                                                           | TEST CONDITION                                                   | MIN | ΤΥΡ  | MAX | UNIT |
|---------------------|---------------------------------------------------------------------|------------------------------------------------------------------|-----|------|-----|------|
| V <sub>IN</sub> = V | ′ <sub>ON</sub> = V <sub>BIAS</sub> = 5 V, T <sub>A</sub> = 25ºC (u | nless otherwise noted)                                           |     |      |     |      |
| t <sub>ON</sub>     | Turnon time                                                         | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 1310 |     |      |
| t <sub>OFF</sub>    | Turnoff time                                                        | $R_L = 10 \; \Omega, \; C_L = 0.1 \; \mu F, \; C_T = 1000 \; pF$ |     | 6    |     |      |
| t <sub>R</sub>      | V <sub>OUT</sub> rise time                                          | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 1720 |     | μs   |
| t <sub>F</sub>      | V <sub>OUT</sub> fall time                                          | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 2    |     |      |
| t <sub>D</sub>      | ON delay time                                                       | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 460  |     |      |
| $V_{IN} = 0$        | .8 V, V <sub>ON</sub> = V <sub>BIAS</sub> = 5 V, T <sub>A</sub> = 2 | 5ºC (unless otherwise noted)                                     |     |      |     |      |
| t <sub>ON</sub>     | Turnon time                                                         | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 550  |     |      |
| t <sub>OFF</sub>    | Turnoff time                                                        | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 170  |     |      |
| t <sub>R</sub>      | V <sub>OUT</sub> rise time                                          | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 325  |     | μs   |
| t <sub>F</sub>      | V <sub>OUT</sub> fall time                                          | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 16   |     |      |
| t <sub>D</sub>      | ON delay time                                                       | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 400  |     |      |
| V <sub>IN</sub> = 2 | .5 V, $V_{ON}$ = 5 V, $V_{BIAS}$ = 2.5 V,                           | T <sub>A</sub> = 25⁰C (unless otherwise noted)                   |     |      |     |      |
| t <sub>ON</sub>     | Turnon time                                                         | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 2050 |     |      |
| t <sub>OFF</sub>    | Turnoff time                                                        | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 5    |     |      |
| t <sub>R</sub>      | V <sub>OUT</sub> rise time                                          | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 2275 |     | μs   |
| t <sub>F</sub>      | V <sub>OUT</sub> fall time                                          | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 2.5  |     |      |
| t <sub>D</sub>      | ON delay time                                                       | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 990  |     |      |
| $V_{IN} = 0$        | .8 V, $V_{ON}$ = 5 V, $V_{BIAS}$ = 2.5 V,                           | T <sub>A</sub> = 25⁰C (unless otherwise noted)                   |     |      |     |      |
| t <sub>ON</sub>     | Turnon time                                                         | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 1300 |     |      |
| t <sub>OFF</sub>    | Turnoff time                                                        | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 130  |     |      |
| t <sub>R</sub>      | V <sub>OUT</sub> rise time                                          | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ C_T = 1000 \ pF$      |     | 875  |     | μs   |
| t <sub>F</sub>      | V <sub>OUT</sub> fall time                                          | $R_L = 10 \Omega, C_L = 0.1 \mu F, C_T = 1000 pF$                |     | 16   |     |      |
| t <sub>D</sub>      | ON delay time                                                       | $R_L = 10 \Omega, C_L = 0.1 \mu F, C_T = 1000 pF$                |     | 870  |     |      |



### 6.8 Typical DC Characteristics





#### **Typical DC Characteristics (continued)**





### **Typical DC Characteristics (continued)**





#### **Typical DC Characteristics (continued)**





### 6.9 Typical AC Characteristics

At  $T_A = 25^{\circ}C$ , CT = 1 nF





### **Typical AC Characteristics (continued)**





### 7 Parameter Measurement Information







ton and tOFF Waveforms

(A) Rise and fall times of the control signal is 100 ns.

### Figure 31. Test Circuit and $t_{\text{ON}}\text{-}t_{\text{OFF}}$ Waveforms



### 8 Detailed Description

#### 8.1 Overview

The TPS22966 device is a dual-channel, 6-A load switch in a 14-terminal SON package. To reduce the voltage drop in high current rails, the device implements an low resistance N-channel MOSFET. The device has a programmable slew rate for applications that require specific rise-time.

The device has very low leakage current during off state. This prevents downstream circuits from pulling high standby current from the supply. Integrated control logic, driver, power supply, and output discharge FET eliminates the need for any external components, which reduces solution size and bill of materials (BOM) count.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 ON and OFF Control

The ON pins control the state of the switch. Asserting ON high enables the switch. ON is active high and has a low threshold, making it capable of interfacing with low-voltage signals. The ON pin is compatible with standard GPIO logic threshold. It can be used with any microcontroller with 1.2-V or higher GPIO voltage. This pin cannot be left floating and must be tied either high or low for proper functionality.

#### 8.3.2 Input Capacitor (Optional)

To limit the voltage drop on the input supply caused by transient inrush currents when the switch turns on into a discharged load capacitor, a capacitor needs to be placed between VIN and GND. A  $1-\mu$ F ceramic capacitor, C<sub>IN</sub>, placed close to the pins, is usually sufficient. Higher values of C<sub>IN</sub> can be used to further reduce the voltage drop during high-current application. When switching heavy loads, it is recommended to have an input capacitor about 10 times higher than the output capacitor to avoid excessive voltage drop.

#### 8.3.3 Output Capacitor (Optional)

Due to the integrated body diode in the NMOS switch, a  $C_{IN}$  greater than  $C_L$  is highly recommended. A  $C_L$  greater than  $C_{IN}$  can cause  $V_{OUT}$  to exceed  $V_{IN}$  when the system supply is removed. This could result in current flow through the body diode from VOUT to VIN. A  $C_{IN}$  to  $C_L$  ratio of 10 to 1 is recommended for minimizing  $V_{IN}$  dip caused by inrush currents during startup, however a 10 to 1 ratio for capacitance is not required for proper functionality of the device. A ratio smaller than 10 to 1 (such as 1 to 1) could cause slightly more  $V_{IN}$  dip upon turn-on due to inrush currents. This can be mitigated by increasing the capacitance on the CT pin for a longer rise time (see Figure 4).

#### 8.3.4 V<sub>IN</sub> and V<sub>BIAS</sub> Voltage Range

For optimal R<sub>ON</sub> performance, make sure  $V_{IN} \le V_{BIAS}$ . The device is still functional if  $V_{IN} > V_{BIAS}$  but it exhibits R<sub>ON</sub> greater than what is listed in the *Electrical Characteristics* table. See Figure 32 for an example of a typical device. Notice the increasing R<sub>ON</sub> as V<sub>IN</sub> exceeds V<sub>BIAS</sub> voltage. Make sure to never exceed the maximum voltage rating for V<sub>IN</sub> and V<sub>BIAS</sub>.



 $V_{IN} > V_{BIAS}$ 



Figure 32. On-Resistance vs Input Voltage Single Channel



#### 8.4 Device Functional Modes

Table 1 lists the TPS22966 functions.

#### Table 1. Functions Table

| ONx | VINx to VOUTx | VOUTx to GND |  |  |  |
|-----|---------------|--------------|--|--|--|
| L   | Off           | On           |  |  |  |
| Н   | On            | Off          |  |  |  |

#### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

This application demonstrates how the TPS22966 can be used to limit inrush current when powering on downstream modules.

#### 9.2 Typical Application



Figure 33. Typical Application Circuit

#### 9.2.1 Design Requirements

Table 2 shows the TPS22966 desgin parameters.

| Table 2. Design | Parameters |
|-----------------|------------|
|-----------------|------------|

| DESIGN PARAMETER                  | VALUE  |
|-----------------------------------|--------|
| Input voltage                     | 3.3 V  |
| Bias voltage                      | 5 V    |
| Load capacitance (CL)             | 22 μF  |
| Maximum acceptable inrush current | 400 mA |

#### 9.2.2 Detailed Design Procedure

When the switch is enabled, the output capacitors must be charged up from 0 V to the set value (3.3 V in this example). This charge arrives in the form of inrush current. Inrush current can be calculated using Equation 1.

Inrush Current =  $C \times dV/dt$ 

where

- C is the output capacitance
- dV is the output voltage
- dt is the rise time

(1)

(3)

The TPS22966 offers adjustable rise time for VOUT. This feature allows the user to control the inrush current during turnon. The appropriate rise time can be calculated using Table 2 and Equation 1 as shown in Equation 2.  $400 \text{ mA} = 22 \ \mu\text{F} \times 3.3 \text{ V/dt}$ (2)

dt = 181.5 µs



(4)

To ensure an inrush current of less than 400 mA, choose a CT value that yields a rise time of more than 181.5  $\mu$ s. See the oscilloscope captures in the *Application Curves* section for an example of how the CT capacitor can be used to reduce inrush current.

#### 9.2.2.1 Adjustable Rise Time

A capacitor to GND on the CTx pins sets the slew rate for each channel. To ensure desired performance, a capacitor with a minimum voltage rating of 25 V must be used on the CTx pin. An approximate formula for the relationship between CTx and slew rate is given in Equation 4. Equation 4 accounts for 10% to 90% measurement on  $V_{OUT}$  and does **NOT** apply for CTx = 0 pF. (Use Table 3 to determine rise times for when CTx = 0 pF).

$$SR = 0.32 \times CT + 13.7$$

where

- SR is the slew rate (in  $\mu$ s/V)
- CT is the capacitance value on the CTx pin (in pF)
- The units for the constant 13.7 is in  $\mu$ s/V.

Rise time can be calculated by multiplying the input voltage by the slew rate. Table 3 shows rise time values measured on a typical device. Rise times shown in Table 3 are only valid for the power-up sequence where  $V_{IN}$  and  $V_{BIAS}$  are already in steady state condition, and the ON pin is asserted high.

# Table 3. Rise Time Values

| CTx (pF) | RISE TIME (µs) 10% - 90%, $C_L$ = 0.1µF, $C_{IN}$ = 1µF, $R_L$ = 10 $\Omega$ |       |       |       |       |        |       |  |  |  |  |  |  |
|----------|------------------------------------------------------------------------------|-------|-------|-------|-------|--------|-------|--|--|--|--|--|--|
|          | <sup>(1)</sup> 5 V                                                           | 3.3 V | 1.8 V | 1.5 V | 1.2 V | 1.05 V | 0.8 V |  |  |  |  |  |  |
| 0        | 124                                                                          | 88    | 63    | 60    | 53    | 49     | 42    |  |  |  |  |  |  |
| 220      | 481                                                                          | 323   | 193   | 166   | 143   | 133    | 109   |  |  |  |  |  |  |
| 470      | 855                                                                          | 603   | 348   | 299   | 251   | 228    | 175   |  |  |  |  |  |  |
| 1000     | 1724                                                                         | 1185  | 670   | 570   | 469   | 411    | 342   |  |  |  |  |  |  |
| 2200     | 3328                                                                         | 2240  | 1308  | 1088  | 893   | 808    | 650   |  |  |  |  |  |  |
| 4700     | 7459                                                                         | 4950  | 2820  | 2429  | 1920  | 1748   | 1411  |  |  |  |  |  |  |
| 10000    | 16059                                                                        | 10835 | 6040  | 5055  | 4230  | 3770   | 3033  |  |  |  |  |  |  |

(1) TYPICAL VALUES at 25°C,  $V_{BIAS} = 5 V$ , 25 V X7R 10% CERAMIC CAP.

#### 9.2.3 Application Curves



### **10 Power Supply Recommendations**

The device is designed to operate from a VBIAS range of 2.5 V to 5.5 V and a VIN range of 0.8 V to VBIAS.

### 11 Layout

#### 11.1 Layout Guidelines

For best performance, all traces must be as short as possible. To be most effective, the input and output capacitors must be placed close to the device to minimize the effects that parasitic trace inductances may have on normal operation. Using wide traces for VIN, VOUT, and GND helps minimize the parasitic electrical effects along with minimizing the case to ambient thermal impedance.

#### 11.2 Layout Example

Notice the thermal vias located under the exposed thermal pad of the device. This allows for thermal diffusion away from the device.

Figure 36. PCB Layout Example

#### **11.3 Thermal Considerations**

The maximum IC junction temperature must be restricted to 125°C under normal operating conditions. To calculate the maximum allowable power dissipation,  $P_{D(max)}$  for a given output current and ambient temperature, use Equation 5:

$$P_{D(max)} = \frac{T_{J(max)} - T_{A}}{\theta_{JA}}$$

where

- P<sub>D(max)</sub> is the maximum allowable power dissipation
- T<sub>J(max)</sub> is the maximum allowable junction temperature (125°C for the TPS22966)
- T<sub>A</sub> is the ambient temperature of the device



VOUT1 capacitor

î



### **Thermal Considerations (continued)**

θ<sub>JA</sub> is the junction to air thermal impedance. See the *Thermal Information* section. This parameter is highly dependent upon board layout.

(5)

TEXAS INSTRUMENTS

www.ti.com

### **12 Device and Documentation Support**

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- TPS22966 Dual Channel Load Switch in Parallel Configuration, SLVA585A
- Basics of Load Switches, SLVA652
- Managing Inrush Current, SLVA670A
- Quiescent Current vs Shutdown Current for Load Switch Power Consumption, SLVA757
- Using the TPS22966EVM-007, SLVU757A
- Load Switch Thermal Considerations, SLVUA74

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Trademarks

Ultrabook is a trademark of Intel.

All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS22966DPUR     | ACTIVE        | WSON         | DPU                | 14   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 105   | RB966                   | Samples |
| TPS22966DPUT     | ACTIVE        | WSON         | DPU                | 14   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 105   | RB966                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF TPS22966 :

• Automotive: TPS22966-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS22966DPUR                | WSON            | DPU                | 14   | 3000 | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| TPS22966DPUT                | WSON            | DPU                | 14   | 250  | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |



# PACKAGE MATERIALS INFORMATION

26-Aug-2023



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS22966DPUR | WSON         | DPU             | 14   | 3000 | 210.0       | 185.0      | 35.0        |
| TPS22966DPUT | WSON         | DPU             | 14   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



Ç. Small Outline No-Lead (SON) package configuration.

 $\triangle$  The package thermal pad must be soldered to the board for thermal and mechanical performance.

- See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- E. This package is Pb-free.



# DPU (R-PWSON-N14)

# PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters





- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated