

# *MP5512* **18V, 4.5A, High-Efficiency Energy Storage and Management Unit for SSD Applications**

# **DESCRIPTION**

MP5512 is a high-efficiency energy storage and management unit targeting solid-state and hard-disk drive applications. Its highly integrated input-current limit and energy storage and release management provide an efficient, compact system solution for SSD applications.

The internal input-current-limit block with dv/dt control prevents an inrush current during system start-up. The bus voltage start-up slew rate is programmable; it includes a power-onreset function for hot-swapping. MPS' patented energy-storage and release-management control circuit minimizes the storage capacitor requirement. It boosts the input voltage to a higher storage voltage and releases the energy over a hold-up time in case of an input outage. The storage voltage and the release voltage are both programmable for different system applications.

The MP5512 requires a minimal number of standard, external components and is available in a 28-pin QFN (4mm×5mm) package.

# **FEATURES**

- Wide 4V-to-18V Operating Input Range
- Programmable Storage Voltage Up to 40V
- Programmable Input-Current Limit Up to 4.5A
- Input Reverse-Current Protection
- Adjustable dv/dt Slew Rate for Bus Voltage Start-up
- 14mΩ MOSFET for Input Hot-swap
- Internal 140mΩ and 110mΩ Power Switches for Energy-Storage and Release-Management Circuits
- $V_B$  Power-Good Indicator
- Input-Failure Indicator and Input-Early Warning for  $V_{IN}$  Voltage
- $\bullet$   $\pm$  3% Input-Current Limit at 2A
- 0.1uF Input capacitor for Hot-swap
- Thermal Protection
- Available in a QFN28 (4mm×5mm) Package

# **APPLICATIONS**

- Solid-State Drives
- Hard-Disk Drives
- Power Back-up Systems

 All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality **Assurance** 

"MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

# **TYPICAL APPLICATION**





MP5512 Rev. 1.1 www.MonolithicPower.com **1** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2016 MPS. All Rights Reserved.



### **ORDERING INFORMATION**



 $*$  For Tape & Reel, add suffix  $-Z$  (e.g. MP5512GV-Z);

# **TOP MARKING MPSYWW** MP5512 LLLLLL

MPS: MPS prefix; Y: year code; WW: week code: MP5512: product code of MP5512GV; LLLLLL: lot number;



## **PACKAGE REFERENCE**



# **ABSOLUTE MAXIMUM RATINGS (1)**



### *Recommended Operating Conditions*  (4)



#### *Thermal Resistance*  (5) *θJA θJC* QFN-28 (4mmx5mm) ....... .....38 8 °C/W

#### **Notes:**

- 1) Exceeding these ratings may damage the device.
- 2) Refer to the "Enable Control" section.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature TA. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = (T<sub>J</sub>  $(MAX)$ -TA)/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 4) The device is not guaranteed to function outside of its operating conditions.
- 5) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12V,  $V_{EN}$  =  $V_{ENCH}$  = 2V,  $T_J$  = -40°C to 125°C, typical value is tested at  $T_J$  = 25°C, unless **otherwise noted.** 

| <b>Parameter</b>                                                |                                                | <b>Symbol   Condition</b>                                                                        | <b>Min</b> | <b>Typ</b>     | <b>Max</b>     | <b>Units</b>         |
|-----------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------|------------|----------------|----------------|----------------------|
| Input-Supply Voltage Range                                      | $V_{\text{IN}}$                                |                                                                                                  | 4          |                | 18             | $\vee$               |
| Supply Current (Shutdown)                                       | $I_{\rm S}$                                    | $V_{EN}$ =0V, T <sub>J</sub> = 25°C                                                              |            | 3              | 5              | μA                   |
| <b>Supply Current (Quiescent)</b>                               | $I_{\rm Q}$                                    | V <sub>EN/ENCH</sub> =2V, V <sub>FBB/FBS/DET</sub> =1V                                           |            | 1              | $\overline{2}$ | mA                   |
| $V_{CC}$ Regulator                                              | $V_{\rm CC}$                                   | Vin or VB=6V, Ivcc=1mA                                                                           | 4.8        | 5.1            | 5.5            | V                    |
| <b>VIN Under-Voltage Lockout</b><br><b>Threshold Rising</b>     | INV <sub>R</sub>                               |                                                                                                  | 2.5        | 2.9            | 3.2            | $\vee$               |
| <b>VIN Under-Voltage Lockout</b><br><b>Threshold Hysteresis</b> | <b>INUV<sub>HYS</sub></b>                      |                                                                                                  |            | 0.35           |                | $\vee$               |
| EN UVLO Threshold Rising                                        | $EN_R$                                         |                                                                                                  |            |                | 1.2            | V                    |
| EN UVLO Threshold Falling                                       | $EN_F$                                         |                                                                                                  | 0.4        |                |                | $\vee$               |
| $V_{IN}$ to $V_B$ Current Limit FET<br><b>ON Resistance</b>     | $R_{DSON}$                                     |                                                                                                  |            | 14             |                | $m\Omega$            |
| <b>Continuous-Current Limit</b>                                 | $I_{LIM}$                                      | $R_{ILIM} = 8.25k\Omega$ , T <sub>J</sub> = 25°C                                                 | 1.94       | $\overline{2}$ | 2.06           | A                    |
|                                                                 |                                                | $R_{ILIM} = 8.25k\Omega$ , T <sub>J</sub> = -40°C to<br>$125^{\circ}$ C                          | 1.9        | $\overline{2}$ | 2.1            | A                    |
| <b>Current Monitor Output</b>                                   | $V_{ILIM}$                                     | $R_{ILIM} = 8.25 k\Omega$ , $I_B = 2A$ , $T_J = 25°C$                                            | 1.152      | 1.2            | 1.248          | $\vee$               |
| Off-State Leakage Current                                       | $I_{LEAK}$                                     | $V_{\text{IN}}$ =12V, $V_{\text{B}}$ =0V or<br>$V_B = 12V$ , $V_{IN} = 0V$ , $T_J = 25^{\circ}C$ |            | $\overline{2}$ | 4              | μA                   |
| VB Rise Time (dv/dt)<br>Control <sup>(6)</sup>                  | $\tau_R$                                       | DVDT floating, $V_{IN}$ =12V, test<br>VB rise time                                               |            | 0.9            |                | ms                   |
|                                                                 | I <sub>DVDT</sub>                              | Connect capacitor to DVDT,<br>test DVDT charge current                                           |            | $\mathbf{1}$   |                | μA                   |
| Internal RESET Delay-Time<br>Control <sup>(6)</sup>             | $\tau_\mathsf{D}$                              | TPOR floating, test reset delay<br>time                                                          |            | 0.35           |                | ms                   |
|                                                                 | <b>I</b> TPOR                                  | Connect capacitor to TPOR,<br>test TPOR charge current                                           |            | 1              |                | μA                   |
| Pre-Charge Current                                              | I <sub>CH_PRE</sub>                            |                                                                                                  |            | 450            |                | mA                   |
| Charge Peak Current @<br><b>Boost Mode</b>                      | $I_{CH}$                                       | ICH floating, L=10µH,<br>$T_J = 25^{\circ}C$                                                     | 670        | 960            | 1250           | mA                   |
| Boost-Disconnect Switch R <sub>on</sub>                         | $R_{dison}$                                    |                                                                                                  |            | 30             |                | $m\Omega$            |
| Energy Management HS R <sub>on</sub>                            | $R_{\text{Hon}}$                               |                                                                                                  |            | 140            |                | $m\Omega$            |
| Energy Management LS R <sub>on</sub>                            | $R_{Lon}$                                      |                                                                                                  |            | 110            |                | $m\Omega$            |
| Feedback Voltage                                                | V <sub>FBB-REF</sub> ,                         | $T_J = 25^{\circ}C$                                                                              | 0.792      | 0.8            | 0.808          | V                    |
|                                                                 | V <sub>FBS-REF</sub> ,<br>$V_{\text{DET-REF}}$ | $T_J = -40^{\circ}$ C to 125°C                                                                   | 0.784      | 0.8            | 0.816          | V                    |
| <b>Feedback Current</b>                                         | $I_{FBB}$ , $I_{FBS}$<br>$I_{\text{DET}}$      | $V_{FBB} = V_{FBS} = V_{DET} = 0.8V$                                                             |            | 10             | 50             | nA                   |
| Vs Over-Voltage Threshold                                       | $V_{S\text{-OVP}}$                             |                                                                                                  |            | 1.1            |                | V <sub>FBS-REF</sub> |



# **ELECTRICAL CHARACTERISTICS** *(continued)*

 $V_{IN}$  = 12V,  $V_{EN}$  =  $V_{ENCH}$  = 2V, T<sub>J</sub> = -40°C to 125°C, typical value is tested at T<sub>J</sub> = 25°C, unless **otherwise noted.** 



#### **Notes:**

6) Refer to "Power-on Reset Delay and VB Rising Control" section for detail calculation.

7) VB UVLO is applied to Energy Storage and Release Circuitry.

8) Guaranteed by characterization, not production tested.



### **TYPICAL CHARACTERISTICS**

**VIN = 12V, VSTRG = 35V, VPFI = 6.1V, VRLS = 7.8V (9) , L = 10µH, POUT = 20W, TA = 25ºC, unless otherwise noted.**





### **TYPICAL CHARACTERISTICS (continued)**

**VIN = 12V, VSTRG = 35V, VPFI = 6.1V, VRLS = 7.8V (9) , L = 10µH, POUT = 20W, TA = 25ºC, unless otherwise noted.**



**Boost Pre-charge Current vs. Temperature**



**Notes:** 

9) V<sub>RLS</sub> voltage varies a little with different V<sub>STRG</sub> voltage because the internal RAMP voltage on FBB changes with duty cycle. 7.8V voltage is estimated based on 30V V<sub>STRG</sub> condition.



### **TYPICAL PERFORMANCE CHARACTERISTICS**

**VIN = 12V, VSTRG = 35V, VPFI = 6.1V, VRLS = 7.8V (9) , L = 10µH, TA = 25ºC, POUT = 20W, unless otherwise noted.**





**Release Time vs. Storage Capacitance**



**Backup-Release Efficiency** VB\_RLS=5V



**Backup-Release Efficiency** VB\_RLS=7.8V









## **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

**VIN = 12V, VSTRG = 35V, VPFI = 6.1V, VRLS = 7.8V (9) , L = 10µH, TA = 25ºC, POUT = 20W, unless otherwise noted.** 



 $V_B$  $5V$ /div.

10ms/div.

MP5512 Rev. 1.1 www.MonolithicPower.com **9** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2016 MPS. All Rights Reserved.

10ms/div.

 $V_B$ 

10ms/div.

5V/div.

 $V_B$ 

5V/div.



# **PIN FUNCTIONS**





# **PIN FUNCTIONS** *(continued)*





# **FUNCTION DIAGRAM**



**Figure 1: Functional Block Diagram** 



## **OPERATION**

The MP5512 is an energy storage and management unit in a 4mm×5mm 28-pin QFN package. It provides a compact and efficient energy management solution for typical solidstate-drive or hard-disk drive applications. MPS' patented lossless-energy storage and release-management circuits use a bidirectional buck/boost converter to achieve optimal energy transfer and provide a costeffective energy-storage solution.

MP5512ís built-in boost-mode converter charges the storage bulk capacitor to a programmed voltage when the system is powered up. In case of an input power failure, MP5512 flags the power failure, disconnects the input power and transfers the energy from the storage capacitor to the bus capacitor via the built-in buck mode converter. This supports SSD system data backup. The buck converter works in 100% duty-cycle operation to fully deplete the stored energy.

### **Start-Up**

When the VIN power and enable signal are higher than their UVLO, MP5512 starts up with the programmed power-on-reset delay time. Initially, the hot-swap MOSFET from VIN to VB is on and the bus capacitor is charged from 0 to  $V_{IN}$  under dv/dt control.



### **Figure 2: Charging Process**

When DET voltage is higher than  $1.02 \times V_{\text{DET-REF}}$ , PFI is set to high to indicate the power condition. If PFI is high and dv/dt voltage is saturated, the charge circuit is enabled to charge storage

capacitors on STRG (after about 1.8ms delay time). The storage voltage is charged with 450mA trickle current during the pre-charge period. Once the storage voltage is close to VB voltage, the boost-switching circuit initiates and the storage voltage is boosted to the target voltage (see Figure 2).

#### **Storage Voltage**

After the start-up period, the internal boost converter automatically regulates the storage voltage to the set value. The MP5512 uses burst mode to minimize the converterís power loss. When the storage voltage drops below the set voltage, burst mode initiates and charges the storage capacitor. During the burst period, the current limit and the low-side MOSFET control the boost. When the power MOSFET turns on, the inductor current increases until it reaches its current limit. After hitting the current limit, the power MOSFET turns off for the set minimum off time. If the feedback voltage remains below the 0.8V internal reference at the end of the minimum off time, the power MOSFET turns on again. Otherwise, the MP5512 waits until the voltage drops below the reference threshold before turning on. In boost mode, the high-side MOSFET won't turn on and the inductor current conducts through the bodydiode of HS-FET.

The boost-current limit is programmed by the ICH resistor. The programmed boost-switching current limit can be estimated with:

$$
I_{CH}(A) = \frac{35}{R_{ICH}(k\Omega)} + \frac{V_{IN}}{L \times 10^7}
$$

Where  $R_{\text{ICH}}$  is the resistor connected to the ICH and L is the boost inductor.

If the ICH is floating, the boost-peak current limit is about 960mA (for typical 12V input and 10uH inductor applications).

MP5512 has over-voltage protection for STRG voltage. If the feedback voltage of  $V_{STRG}$  on FBS is over 1.1 x  $V_{FBS-REF}$ , MP5512 shuts down the low-side MOSFET



in both boost and buck mode until  $V_{STRG}$  drops to the regulated voltage.

#### **Release**

Once the input power drops, and DET voltage is lower than  $1.06 \times V_{\text{DET-REF}}$ , WARN gives out a warning signal to indicate the input drop condition. Once DET drops to  $0.99 \times V_{\text{DFT-RFF}}$  the internal boost converter stops charging and works in buck-release mode. Simultaneously, the hot-swap MOSFET shuts down to prevent a negative current from VB to VIN.

In buck mode, the part transfers energy from the high-voltage storage capacitor to the lowvoltage bus capacitor. The regulated bus voltage is determined by  $V_{FBB-REF}$  and the resistor divider from VB to FBB.

The released buck adopts a fixed-frequency constant-on-time (COT) mode. The buck converter works until the storage-capacitor voltage approaches the bus voltage. The storage and bus voltages drop simultaneously until they reach the downstream DC-DC converter's UVLO or VB UVLO (see Figure 3).



**Figure 3: Release Times** 

The buck mode has a peak-current limit function to limit the release current; the released-peak current is about 5A. If an inductor current triggers the current limit, the high-side switch won't turn on until the inductor current drops to a valley-current limit. The buck converter works in pulse-skip mode at light load to save the switching-power loss.

### **Input Recovery Start-up**

If the input power fails and comes back before VB drops to UVLO, the storage capacitor recharges. In this condition, PFI switches to high, and the hot-swap MOSFET turns on (if  $V_{IN}$  is 190mV higher than VB). Following a 1.8ms delay (after DVDT saturation), the buck function turns off and boost function is re-enabled to regulate the storage capacitor at  $V_{STRG}$  voltage. See Figure 4 for the re-charge sequence. If PFI goes high but  $V_{IN}$  is still lower than VB, the hotswap MOSFET cannot turn on. The buck regulator slightly decreases the regulated VB voltage so the hot-swap MOSFET can turn on again.

If VB drops lower than UVLO before  $V_{\text{IN}}$  returns, MP5512 begins a new startup sequence as the  $V_{IN}$  rises.



#### **Figure 4: Re-Charge Sequence**

#### **Input-Current Limit**

The input-current limit controls the inrush current of the internal hot-swap MOSFET at startup. A capacitor connected to DVDT sets the soft-start time. In addition to soft-start, the ILIM limits the steady-state current by connecting a resistor between ILIM and AGND. The current limit can be estimated from:



$$
I_{\text{ILIM}}(A) = \frac{17.2}{R_{\text{ILIM}}(k\Omega)} - 0.085
$$

Where,  $R_{\text{IUM}}$  is the current-limit setting resistor from ILIM to GND.

The voltage on ILIM monitors and indicates the current in the hot-swap MOSFET. The relationship between the input current and ILIM voltage can be estimated by:

 $I_{\text{ILIM}}(V) = \frac{I_{\text{IN}}(V, V) \wedge I_{\text{ILIM}}(V, S, Z)}{4.4 \text{ G}} + 0.0085 \times R_{\text{ILIM}}$  $V_{\text{HIM}}(V) = \frac{I_{\text{IN}}(A) \times R_{\text{HIM}}(k\Omega)}{4.1 \Omega} + 0.0085 \times R_{\text{HIM}}(k\Omega)$ 14.6  $=\frac{I_{\text{IN}}(A)\times R_{\text{ILIM}}(k\Omega)}{I_{\text{IN}}(A)}+0.0085\times R_{\text{IUM}}(k\Omega)$ 

### **Reverse-Current Protection**

The V<sub>in</sub>-to-VB hot-swapping MOSFET turns on when input voltage exceeds the VIN UVLO threshold (during initial start up). It turns off when DET voltage falls, causing the MP5512 to enter buck-release mode. It turns on again if  $V_{IN}$  >  $V_{B}$  + 0.19V.

The hot-swapping circuit applies reversecurrent protection when energy is released from the storage capacitors to VB. Typically 150mA reverse current from VB to  $V_{IN}$  shuts down the hot-swap MOSFET.

#### **Power-On Reset Delay and VB Rising Control**

TPOR controls the power-on-reset function for hot-swapping. By floating TPOR, the TPOR time is about 0.35ms. If an external capacitor is connected to TPOR, an internal 1μA current charges the capacitor and determines the TPOR time (with 0V-to-1V TPOR capacitor charge time). The power-reset-delay time can be estimated as:

$$
T_{D} = \frac{C_{TPOR} \times 1V}{1\mu A}
$$

After TPOR time, one capacitor across the DVDT programs VB soft-start time. During the SS period, the relationship between VB and DVDT voltage can be estimated by:

$$
VB=15.4\times V_{\text{DVDT}}
$$

Where,  $V_{DVDT}$  is DVDT capacitor voltage charged by 1µA current (eventually  $V_{DVDT}$  is charged saturated to about 1.23V).

The VB soft-start time from 0V to  $V_{\text{IN}}$  can be estimated by:

$$
T_{\rm R} = \frac{VB \times C_{\rm DVDT}}{15.4 \times 1 \mu A}
$$

By floating DVDT, the VB rising time from 0V to 12V is typically 0.9ms.

#### **Start-Up Sequencing**

After the IC is enabled, MP5512 starts to work with the TPOR reset time and DVDT soft-start time. During VB rising time, an internal charge pump charges the CST capacitor. This provides the driver source for the hot-swap MOSFET. Too short of a DVDT time may trigger the input current-limit threshold. Too large of a CST capacitor may affect the charge-pump slew rate. A 10nF CST capacitor is recommended. During DVDT soft-start, the VB capacitor is charged; the STRG capacitor is not charged.

Once VB is charged, DVDT voltage charges to about 1.23V and holds at this saturated voltage. If PFI is high and DVDT saturates, the charge function is enabled and the storage capacitor charges to target voltage.

#### **VCC Power Management**

MP5512 internal circuits are powered from the Vcc capacitor, which is regulated by  $V_{IN}$  in normal conditions. In case of  $V_{\text{IN}}$  failure, a Vcc power source is supplied by the VB source allowing the buck converter to continue to work. A capacitor with no less than 1uF is required to VCC.

### **Enable Control**

The MP5512 EN and ENCH have different functions. EN enables/disables all internal circuits, and ENCH only controls the boostcharge of the storage voltage. When ENCH is high, boost functions and storage voltage are regulated. Once ENCH is pulled low, the boost mode stops and storage voltage discharges from the leakage current. The ENCH signal cannot control buck mode. The buck converter continues to work if input power fails, even when ENCH is low. Normally, EN must be pulled up to both Vin and VB, and ENCH must be pulled up to VB or VCC.

MP5512 Rev. 1.1 www.MonolithicPower.com **15** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2016 MPS. All Rights Reserved.



EN and ENCH cannot be connected to voltage higher than 6.5V. For a resistor pull-up condition, an internal zener diode clamps the voltage at EN/ENCH. The maximum pull-up current for the internal zener clamp (assuming the worst case with 6V) should be less than 0.2mA. Pulled up to Vin and VB, a typical 100k Ω pull-up resistor is recommended.

### **Bus Voltage Power-Good Indicator ( PGB)**

When the voltage on the FBB (VB feedback) drops below  $0.9 \times V_{FBB-REF}$ , the MP5512 internally pulls the PGB low. When the FBB voltage is above  $0.95 \times V_{FBR-RFE}$ , it goes high (if externally pulled up by a resistor).

#### **Input-Power Warning and Power-Failure Indicator (PFI)**

When the voltage on the DET (VIN feedback) rises to  $1.08 \times V_{\text{DFT-REF}}$ , WARN goes high (if externally pulled up by a resistor). It pulls low if DET voltage drops to  $1.06 \times V_{\text{DET-REF}}$ . There is a warning signal for the next power stage by informing the VIN drop portent.

If DET drops below  $0.99 \times V_{\text{DFT-RFF}}$ , the MP5512 internally pulls the PFI low. This signals the DET to leave boost mode. If DET voltage rises to  $1.02xV<sub>DET-REF</sub>$ , PFI sets to high again (if externally pulled up by a resistor).

#### **Residual Storage-Energy Discharge**

In buck release mode, MP5512 discharges the storage voltage to VB\_UVLO, but the residual voltage holds for a longer time period due to the large storage capacitance. The residual voltage is worse if MP5512 is disabled by the EN signal.

When MP5512 is disabled, RTEST is pulled to PGND internally, an external resistor from  $V_{STRG}$ to RTEST helps to discharge the residual energy. The RTEST is self-driven and storage voltage is discharged to about 0.8V, even if MP5512 input is not available. Choose an efficient, external discharge resistor to limit the maximum RTEST current to lower than 500mA.

### **Thermal Shut Down (TSD)**

Thermal shutdown is implemented to prevent the chip from thermal damage. When the silicon die temperature is higher than its upper threshold, it shuts down the chip. When the temperature is lower than its lower threshold, the chip is enabled again with a new start-cycle.



### **APPLICATION INFORMATION**

### **Setting the Storage Voltage**

Set the storage voltage by choosing the external feedback resistors R5 and R6 (see Figure 5)..



**Figure 5: Storage Feedback Circuit** 

The storage voltage is determined by:

$$
V_{\text{STORAGE}} = (1 + \frac{R5}{R6}) \times V_{\text{FBS-REF}}
$$

Where,  $V_{FBS-REF}$  is 0.8V typically. R5 and R6 are not critical for normal operation. Select an R6 resistor higher than 10kΩ to reduce the bleed current and lower than 50kΩ to enhance noise immunity. For example, if R6 is 10kΩ, R5 is calculated as:

$$
R5 = \frac{10 k \Omega \times (V_{\text{STORAGE}} - V_{\text{FBS-REF}})}{V_{\text{FBS-REF}}}
$$

For a 24V storage voltage, R5 is 290kΩ.

Table 1 lists the recommended feedback resistance for different storage voltages.





#### **Setting VIN Power-Failure Threshold Voltage and VB Release-Regulation Voltage**

Set the release-trigger voltage by choosing the external feedback resistors R1 and R2 (see Figure 6). Release-trigger voltage is determined by  $0.99xV_{\text{DFT-REF}}$ , which is  $0.792V$ .

The input power-failure release threshold is:

$$
V_{\text{PFI}} = (1 + \frac{R1}{R2}) \times 0.792V
$$



#### **Figure 6: Release-Feedback Circuit**

 $V<sub>DET</sub>$  determines the release-trigger voltage and  $V_{FBB}$  determines VB release-regulation voltage (see Figure 7).



#### **Figure 7: VB Regulation Feedback Circuit**

The bus-regulation voltage can be calculated by:

$$
VB_{RLS} = (1 + \frac{R3}{R4}) \times (V_{FBB-REF} + \frac{V_{RAMP}}{2})
$$

Where,  $V_{\text{RAMP}}$  is buck FBB internal compensation ramp voltage, and can be estimated as:

$$
V_{RAMP} = V_{STRG} \times D \times (1 - D) \times \frac{10^6}{220 \times F_{SW}})
$$

Where,  $V_{FBS-REF}$  is 0.8V typically. D is the buck duty cycle, and  $F_{SW}$  is the switching frequency.

R3 and R4 are related to buck-release stability. Since the release-buck mode works in COT mode, try to avoid small resistor values that affect the internal voltage ramp. Generally, choose R3//R4≥10kΩ for stable performance with  $C_B=22\mu F$ .

#### **Selecting the Storage Capacitor**

The storage capacitor stores energy during normal operation and releases this energy to VB when VIN loses input power. Use a general-



purpose electrolytic capacitor or low-profile POS capacitor for most applications. Select a storage capacitor with a voltage margin 20% higher than the targeted storage voltage. When choosing the capacitors, consider the capacitance reduction with the DC voltage offset. Different capacitors have different capacitance de-rating performances. Choose a capacitor with a voltage rating high enough to guarantee enough capacitance.

The required capacitance depends on the length of the "dying gasp" for a typical application. Assume the bus-release current is  $I_{\text{RELEASF}}$  when bus voltage is regulated at VBRLS for the DC-DC converter. The storage is  $V_{STRG}$ , and the required dying gasp time is  $T_{DASP}$ . The required storage capacitance is:

$$
C_{\text{STRG}} = \frac{2 \times VB_{\text{RLS}} \times I_{\text{RELEASE}} \times \tau_{\text{DASP}}}{(V_{\text{STRG}}^2 - VB_{\text{RLS}}^2) \times Eff}
$$

Eff is the energy-release efficiency in the buck converter, which can run up to 90% efficiency in most applications. Select the proper storage capacitance to ensure enough capacitance for buck-power loss. If  $I_{RFI\ FASF}$ =1A,  $\tau_{DASP}$ =20ms,  $V_{STORAGE}$ =24V, and  $VB_{RIS}$ =10V, then the required storage capacitance is 1000μF.

#### **Setting the Input Hot-Swap Current Limit**

Connect a resistor from ILIM to AGND to set the current-limit value. For example, a 8.25kΩ resistor sets the current limit to about 2A. Refer to the "Input-Current Limit" section for currentlimit calculation. Table 2 lists recommended resistors for different current-limit values.

**Table 2: ILIM vs. RILIM**

| $I_{LIM}(A)$ | $R_{LIM}$ (kΩ) |
|--------------|----------------|
| 4.5          | 3.74           |
| 3.54         | 4.75           |
|              | 8.25           |

### **Setting the Boost Peak-Current Limit**

Connect a resistor from ICH to AGND to set the boost peak-inductor current. Refer to the ìStorage Voltageî section for boost-peak current-limit setting calculation. If ICH is floating, the boost

peak-current limit is about 960mA ( in typical 12V input and 10μH inductor conditions).

#### **Selecting the Inductor**

The inductor is necessary to supply constant current to the load. Since the boost mode and buck mode share the same inductor (and generally buck-mode current is higher), the inductor supporting the buck-mode releasing current is recommended.

Select the inductor based on the buck-releasing mode. If the storage voltage is  $V_{STRG}$ , the busregulation voltage is  $VB_{RLS}$ , with the buck running at a fixed 500kHz frequency. The inductance value can be calculated by:

$$
L = \frac{VB_{RLS}}{\Delta I_L \times F_{sw}} \times (1 - \frac{VB_{RLS}}{V_{STRG}})
$$

Where  $\Delta I_L$  is the peak-to-peak inductor-ripple current, which can be set at 30% to 40% of the full-releasing current.

The inductor should not saturate under the maximum inductor-peak current.

### **Setting the Power-On-Reset Delay Time**

Connect a capacitor to the TPOR to set the power-on-reset delay time. Leave it floating for the default delay time of around 0.35ms. Table 3 lists the recommended capacitors for different delay times.





### **Setting the Bus Voltage Rise Time**

Connect a capacitor to the DVDT to set the bus voltage start-up slew rate and soft-start time. Leave it floating for the default soft-start time (around 0.9ms from 0V to 12V). Table 4 lists the recommended capacitors for different softstart times for a 12V input condition. It has a proportional VB soft-start time in other input voltage conditions.







### **Selecting BST and CST Capacitance**

The BST capacitor supplies power to the buck converter high-side MOSFET. A 0.1uF~1uF ceramic capacitor is recommended for BST decoupling. The CST capacitor supplies power for the input hot-swap MOSFET and the STRG disconnecting MOSFET. The CST capacitor also supplies power to BST when the buck is working in a 100% duty cycle. The CST capacitor is charged by an internal charge pump; a 10nF ceramic capacitor is recommended. A CST capacitor with more than 47nF capacitance is not recommended as it affects the voltage charge-up slew rate.

### **Selecting Input Capacitor and TVS**

Capacitors at VIN are recommended to absorb possible voltage spikes during input-power turn on, input-switch hard off (during power off), or other special conditions. The application determines the capacitor. For example, if the input power trace is too long (with higher parasitic inductance), during the input-switch hard off period, more energy pumps into the input. This means more input capacitors are needed for the input voltage spike to stay in a safe range. Use a 0.1uF or larger capacitor.

Keep inrush-current requirements in mind when selecting an input capacitor. Typically, more input capacitors result in a higher input-inrush current during hot-plugging. A smaller input capacitor is needed for a smaller inrush current. MP5512 works normally with a very small input capacitor. It works without an input capacitor as well. However, this leads to a possible highvoltage spike. An efficient solution is to add a TVS diode at the input to absorb the possible input-voltage spike. At the same time, keep the inrush current small during hot-plugging. A typical TVS diode, like SMA6J13A is recommended.

### **Selecting the External Diode**

For release-mode, one schottky diode between SW and PGND is recommended. This diode conducts a low-side current during switching dead-time or a high-switching current condition. Small package diodes such as DFLS260 or SBR3U60P1 are recommended due to their small package size, low voltage drop and highpower capabilities.

For charge mode, the internal high-side MOSFET is not turned on and current is conducted through the MOSFET body-diode. One schottky diode between SW and STRG is recommended since the boost-peak current can reach up to 2A. The diode-voltage rating should be higher than the storage voltage. The current rating should be higher than the diode current programmed by ICH. Small package diodes such as DFLS260 or SBR3U60P1 are recommended. This diode is not necessary if the boost peak-current limit is as low as 0.5A.

### **Layout Recommendation**

- 1) The high-current paths (VIN, VB, VBO, SW, STRG, and PGND) should use short, wide and direct traces.
- 2) While VBO is far from SW, keep the SW trace as short as possible.
- 3) Put the decoupling capacitor across VB and PGND (as close as possible).
- 4) Put the schottky diode D1 across SW and PGND as close to the IC as possible.
- 5) Put the decoupling capacitor across STRG and PGND (as close as possible). When using a large volume capacitor, a small size 1uF ceramic capacitor is required. Place it as close to STRG and PGND as possible.
- 6) Put the decoupling capacitor across Vcc and AGND (as close as possible).
- 7) Keep the switching node SW short and away from the feedback network.



- 8) The external feedback resistors should be placed next to FBB/FBS/DET.
- 9) Keep the BST voltage path (BST, C5 and SW) as short as possible.
- 10) All signal grounds should be connected together and then connected to PGND with a one-point connection.



#### **Schematic for Layout**





**Bottom Layer Figure 8: Layout Recommendation** 

#### **Design Example**

Below is a design example following the application guidelines for the following specifications:





See Figures 9 and 10 for detailed application schematics, and the typical performance waveforms. For more detailed device applications, please refer to related evaluation board datasheets.



## **TYPICAL APPLICATION CIRCUITS**







**Figure 10: 5V Input, 12V Storage Typical Application Circuit** 



# **PACKAGE INFORMATION**



**TOP VIEW** 



 $\frac{0.80}{1.00}$ 0.20 REF  $\Box$  $^{10.00}_{0.05}$ **SIDE VIEW** 



**RECOMMENDED LAND PATTERN** 

#### **NOTE:**

1) ALL DIMENSIONS ARE IN MILLIMETERS. 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE **MOLD FLASH.** 3) LEAD COPLANARITY SHALL BE 0.10 **MILLIMETERS MAX.** 4) JEDEC REFERENCE IS MO-220. 5) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.