

bq30z554-R1 SLUSBD4-OCTOBER 2013

# 2-Series, 3-Series, and 4-Series Li-Ion Battery Pack Manager

Check for Samples: bq30z554-R1

## **FEATURES**

- Fully Integrated 2-Series, 3-Series, and 4-Series Li-Ion or Li-Polymer Cell Battery Pack Manager and Protection
- **High Side N-CH Protection FET Drive**
- Impedance Track<sup>™</sup> Gas Gauging •
- Integrated Cell Balancing While Charging or At Rest
- PF Snapshot and Black Box Technology **Analyze Returned Packs**
- **AC Peak Power Information Capability** (TURBO Mode)
- SBS v1.1 Interface
- Low Power Modes
  - Low Power: < 180 µA</p>
  - Sleep < 76 μA</li>
- **Complete Set of Advanced Protections:** 
  - Internal Cell Short
  - Cell Imbalance
  - Cell Voltage
  - Overcurrent
  - Temperature
  - FET Protection
- Sophisticated Charge Algorithms
  - JEITA
- Enhanced Charging
- Adaptive Charging
- Cell Balancing While Charging or At Rest
- **General Purpose Output for Power Interrupt**
- **Diagnostic Lifetime Data Monitor**
- SHA-1 Authentication
- Small Package: TSSOP

### APPLICATIONS

- Notebook/Netbook PCs
- Medical and Test Equipment
- **Portable Instrumentation**

## DESCRIPTION

The bg30z554-R1 device is a fully integrated Impedance Track<sup>™</sup> gas gauge and analog monitoring single-package solution that provides protection and monitoring with authentication for 2-series, 3-series, and 4-series cell Li-lon battery packs. The bq30z554-R1 device incorporates sophisticated algorithms that offer cell balancing while charging or at rest.

The device communicates via an SBS v1.1 interface, providing high accuracy cell parameter reporting and control of battery pack operation, and can be designed into systems that require AC peak power (TURBO mode), using a method to ensure that system performance is not disrupted.

An optimum balance of quick response hardwarebased protection along with intelligent CPU control delivers an ideal pack solution. The device has flexible user-programmable settings of critical system parameters, such as voltage, current, temperature, and cell imbalance, among other conditions.

The bq30z554-R1 device has advanced charge algorithms, including JEITA support, enhanced cell charging, and adaptive charging compensating charge losses, enabling faster charging. In addition, the bq30z554-R1 device can monitor critical parameters over the life of the battery pack, tracking usage conditions.

A general purpose output is used for power interruption, employing an external push button switch.

The advanced snapshot and black box functionality show critical information for analysis of returned battery packs.

SHA-1 authentication with secure memory for authentication keys enables identification for genuine battery packs beyond doubt.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Impedance Track is a trademark of Texas Instruments.

# bq30z554-R1

SLUSBD4-OCTOBER 2013

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

|               | ORDERING INFORMATION |          |            |             |                                     |                              |  |  |  |
|---------------|----------------------|----------|------------|-------------|-------------------------------------|------------------------------|--|--|--|
| <b>–</b>      | PART NUMBER          | PACKAGE  | PACKAGE    | PACKAGE     | ORDERING INFORMATION <sup>(1)</sup> |                              |  |  |  |
| 'A            | PART NUMBER          | PACKAGE  | DESIGNATOR | MARKING     | TUBE <sup>(2)</sup>                 | TAPE AND REEL <sup>(3)</sup> |  |  |  |
| -40°C to 85°C | bq30z554-R1          | TSSOP-30 | DBT        | bq30z554-R1 | bq30z554DBT-R1                      | bq30z554DBTR-R1              |  |  |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of the document, or see the TI website at www.ti.com.

(2) A single tube quantity is 50 units.

(3) A single reel quantity is 2000 units.

### THERMAL INFORMATION

|                         |                                                             | bq30z554-R1 |               |
|-------------------------|-------------------------------------------------------------|-------------|---------------|
|                         | THERMAL METRIC <sup>(1)</sup>                               | TSSOP       | UNITS         |
|                         |                                                             | 30 PINS     |               |
| θ <sub>JA, High K</sub> | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 73.1        |               |
| θ <sub>JC(top)</sub>    | Junction-to-case(top) thermal resistance (3)                | 17.5        |               |
| $\theta_{JB}$           | Junction-to-board thermal resistance (4)                    | 34.5        | 0 <b>0</b> AM |
| $\Psi_{JT}$             | Junction-to-top characterization parameter <sup>(5)</sup>   | 0.3         | °C/W          |
| Ψ <sub>JB</sub>         | Junction-to-board characterization parameter <sup>(6)</sup> | 30.3        |               |
| $\theta_{JC(bottom)}$   | Junction-to-case(bottom) thermal resistance (7)             | n/a         |               |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

www.ti.com

**NSTRUMENTS** 

**EXAS** 



# TYPICAL IMPLEMENTATION



Figure 1. bq30z554-R1 Implementation

# bq30z554-R1

SLUSBD4-OCTOBER 2013

Texas Instruments

### **TERMINAL FUNCTIONS**

| PIN NAME | PIN NUMBER  | TYPE | DESCRIPTION                                                                                                                                 |
|----------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------|
| CHG      | 1           | 0    | Discharge N-FET gate drive                                                                                                                  |
| BAT      | 2           | Р    | Alternate power source                                                                                                                      |
| VC1      | 3           | I    | Sense input for positive voltage of the top-most cell in the series, and cell balancing input for the top-most cell in the series           |
| VC2      | 4           | I    | Sense input for positive voltage of the third lowest cell in the series, and cell balancing input for the third lowest cell in the series   |
| VC3      | 5           | I    | Sense input for positive voltage of the second lowest cell in the series, and cell balancing input for the second lowest cell in the series |
| VC4      | 6           | I    | Sense input for positive voltage of the lowest cell in the series, and cell balancing input for the lowest cell in the series               |
| VSS      | 7           | Р    | Device ground                                                                                                                               |
| TS1      | 8           | AI   | Temperature sensor 1 thermistor input                                                                                                       |
| SRP      | 9           | AI   | Differential coulomb counter input                                                                                                          |
| TS2      | 11          | AI   | Temperature sensor 2 thermistor input                                                                                                       |
| SRN      | 10          | AI   | Differential coulomb counter input                                                                                                          |
| PRES     | 12          | I    | Host system present input                                                                                                                   |
| SMBD     | 13          | I/OD | SBS 1.1 data line                                                                                                                           |
| NC       | 14          | —    | Not connected, connect to VSS                                                                                                               |
| SMBC     | 15          | I/OD | SBS 1.1 clock line                                                                                                                          |
| GPIO     | 16          | I/OD | General Purpose Input-Output                                                                                                                |
| NC       | 17,18,19,20 | —    | Not connected                                                                                                                               |
| RBI      | 21          | Р    | RAM backup                                                                                                                                  |
| REG25    | 22          | Р    | 2.5-V regulator output                                                                                                                      |
| VSS      | 23          | Р    | Device ground                                                                                                                               |
| REG33    | 24          | Р    | 3.3-V regulator output                                                                                                                      |
| PTC      | 25          | —    | Test pin connect to VSS                                                                                                                     |
| FUSE     | 26          | 0    | Fuse drive                                                                                                                                  |
| VCC      | 27          | Р    | Power supply voltage                                                                                                                        |
| GPOD     | 28          | I/OD | High voltage general purpose I/O                                                                                                            |
| PACK     | 29          | Р    | Alternate power source                                                                                                                      |
| DSG      | 30          | 0    | Charge N-FET gate drive                                                                                                                     |



### **PINOUT DIAGRAM**













# bq30z554-R1 SLUSBD4-OCTOBER 2013

www.ti.com





6 Submit Documentation Feedback





Figure 5. Pin Equivalent Diagram 3

# bq30z554-R1

SLUSBD4-OCTOBER 2013



www.ti.com

## **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

| DESCRIPTION                                        | PINS                      | VALUE                                                                            |
|----------------------------------------------------|---------------------------|----------------------------------------------------------------------------------|
| Supply voltage range, V <sub>MAX</sub>             | VCC, PTC, PACK w.r.t. Vss | –0.3 V to 34 V                                                                   |
|                                                    | VC1, BAT                  | $V_{VC2}$ – 0.3 V to $V_{VC2}$ + 8.5 or 34 V, whichever is lower                 |
|                                                    | VC2                       | $V_{VC3}$ – 0.3 V to $V_{VC3}$ + 8.5 V                                           |
|                                                    | VC3                       | $V_{VC4}{-}0.3$ V to $V_{VC4}{+}8.5$ V                                           |
| Input voltage range, V <sub>IN</sub>               | VC4                       | V <sub>SRP</sub> - 0.3 V to V <sub>SRP</sub> + 8.5 V                             |
|                                                    | SRP, SRN                  | –0.3 V to 0.3 V                                                                  |
|                                                    | SMBC, SMBD                | $V_{\rm SS}$ – 0.3 V to 6.0 V                                                    |
|                                                    | TS1, TS2, PRES, GPIO      | -0.3 V to V <sub>REG25</sub> + 0.3 V                                             |
|                                                    | DSG                       | –0.3 V to V <sub>PACK</sub> + 20 V or V <sub>SS</sub> + 34 V, whichever is lower |
| Output voltage range, $V_O$                        | CHG                       | –0.3 V to V <sub>BAT</sub> + 20 V or V <sub>SS</sub> + 34 V, whichever is lower  |
| Calpar voltage range, vo                           | GPOD, FUSE                | –0.3 V to 34 V                                                                   |
|                                                    | RBI, REG25                | –0.3 V to 2.75 V                                                                 |
|                                                    | REG33                     | –0.3 V to 5.0 V                                                                  |
| Maximum VSS current, I <sub>SS</sub>               |                           | 50 mA                                                                            |
| Current for cell balancing, I <sub>CB</sub>        |                           | 10 mA                                                                            |
| ESD Rating                                         | HBM, VCx Only             | 1 kV                                                                             |
| Functional Temperature, T <sub>FUNC</sub>          |                           | –40 to 110 °C                                                                    |
| Storage temperature range, T <sub>STG</sub>        |                           | –65 to 150 °C                                                                    |
| Lead temperature (soldering, 10 s), T <sub>S</sub> | OLDER                     | 300 °C                                                                           |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **RECOMMENDED OPERATING CONDITIONS**

Typical values stated where  $T_A = 25$  °C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$  °C to 85 °C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                                        |                               | MIN              | TYP | МАХ                    | UNIT |
|----------------------------------------|-------------------------------|------------------|-----|------------------------|------|
| Supply voltage                         | VCC, PACK                     |                  |     | 25                     | V    |
| Supply voltage                         | BAT                           | 3.8              |     | V <sub>VC2</sub> + 5.0 |      |
| V <sub>STARTUP</sub>                   | Start up voltage at PACK      | 3.0              |     | 5.5                    | V    |
|                                        | VC1, BAT                      | V <sub>VC2</sub> |     | V <sub>VC2</sub> + 5.0 |      |
| TARTUP<br>I Input voltage range        | VC2                           | V <sub>VC3</sub> |     | V <sub>VC3</sub> + 5.0 |      |
|                                        | VC3                           | V <sub>VC4</sub> |     | V <sub>VC4</sub> + 5.0 | V    |
|                                        | VC4                           | V <sub>SRP</sub> |     | V <sub>SRP</sub> + 5.0 | v    |
| VIN Input voltage range                | VCn - VC(n+1), (n=1, 2, 3, 4) | 0                |     | 5.0                    |      |
|                                        | PACK                          |                  |     | 25                     |      |
|                                        | PTC                           | 0                |     | 2                      | V    |
|                                        | SRP to SRN                    | -0.2             |     | 0.2                    | V    |
| CREG33 External 3.3-V REG capacitor    |                               | 1                |     |                        | μF   |
| CREG25 External 2.5-V REG capacitor    |                               | 1                |     |                        | μF   |
| T <sub>OPR</sub> Operating temperature |                               | -40              |     | 85                     | °C   |

## **ELECTRICAL CHARACTERISTICS: Supply Current**

Typical values stated where TA = 25 °C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$  °C to 85 °C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                 | PARAMETER | TEST CONDITIONS                           | MIN | ТҮР | MAX | UNIT |
|-----------------|-----------|-------------------------------------------|-----|-----|-----|------|
| I <sub>CC</sub> | Normal    | CHG on, DSG on, no Flash write            |     | 410 |     | μΑ   |
|                 | Sleep     | CHG off, DSG on, no SBS<br>Communication  |     | 129 |     | μA   |
|                 |           | CHG off, DSG off, no SBS<br>Communication |     | 83  |     | μA   |
|                 | Shutdown  |                                           |     |     | 1   | μA   |

### ELECTRICAL CHARACTERISTICS: Power On Reset (POR)

Typical values stated where TA = 25 °C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$  °C to 85 °C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                  | PARAMETER                    | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|------------------------------|-----------------|-----|-----|-----|------|
| V <sub>IT-</sub> | Negative-going voltage input | At REG25        | 1.9 | 2.0 | 2.1 | V    |
| V <sub>HYS</sub> | POR Hysteresis               | At REG25        | 65  | 125 | 165 | mV   |

### ELECTRICAL CHARACTERISTICS: WAKE FROM SLEEP

Typical values stated where TA = 25 °C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$  °C to 85 °C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                                               | PARAMETER                                                | TEST CONDITIONS             | MIN | ТҮР | MAX        | UNIT |
|-----------------------------------------------|----------------------------------------------------------|-----------------------------|-----|-----|------------|------|
| V <sub>WAKE</sub> V <sub>WAKE</sub> Threshold |                                                          | $V_{WAKE} = 1.2 \text{ mV}$ | 0.2 | 1.2 | 2.0        | mV   |
|                                               | $V_{WAKE} = 2.4 \text{ mV}$                              | 0.4                         | 2.4 | 3.6 |            |      |
| VWAKE                                         | V <sub>WAKE</sub> Inreshold                              | V <sub>WAKE</sub> = 5 mV    | 2.0 | 5.0 | 6.8        |      |
|                                               |                                                          | V <sub>WAKE</sub> = 10 mV   | 5.3 | 10  | 2.0<br>3.6 |      |
| V <sub>WAKE_TCO</sub>                         | Temperature drift of VWAKE accuracy                      |                             |     | 0.5 |            | %/°C |
| t <sub>WAKE</sub>                             | Time from application of current and wake of bq30z554-R1 |                             |     | 0.2 | 1          | ms   |

### **ELECTRICAL CHARACTERISTICS: RBI RAM Backup**

Typical values stated where TA = 25 °C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$  °C to 85 °C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                    | PARAMETER                          | TEST CONDITIONS                                                           | MIN | ТҮР  | MAX | UNIT |
|--------------------|------------------------------------|---------------------------------------------------------------------------|-----|------|-----|------|
|                    | $V_{RB} > V_{(RB)MIN}$ , VCC < VIT |                                                                           | 20  | 1100 | nA  |      |
| I <sub>(RBI)</sub> | RBI data-retention input current   | VRB > V <sub>(RB)MIN</sub> , VCC < VIT,<br>T <sub>A</sub> = 0 °C to 70 °C |     |      | 500 |      |
| V <sub>(RBI)</sub> | RBI data-retention voltage         |                                                                           | 1   |      |     | V    |

### **ELECTRICAL CHARACTERISTICS: 3.3-V Regulator**

Typical values stated where TA = 25 °C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$  °C to 85 °C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                    | PARAMETER                | TEST CONDITIONS                                                 | MIN | TYP | МАХ | UNIT |
|--------------------|--------------------------|-----------------------------------------------------------------|-----|-----|-----|------|
|                    |                          | 3.8 V < VCC or BAT $\leq$ 5 V,<br>I <sub>CC</sub> $\leq$ 4 mA   | 2.4 |     | 3.5 | V    |
| V <sub>REG33</sub> | Regulator output voltage | 5 V < VCC or BAT $\leq$ 6.8 V,<br>I <sub>CC</sub> $\leq$ 13 mA  | 3.1 | 3.3 | 3.5 | V    |
|                    |                          | 6.8 V < VCC or BAT $\leq$ 20 V,<br>I <sub>CC</sub> $\leq$ 30 mA | 3.1 | 3.3 | 3.5 | V    |
| I <sub>REG33</sub> | Regulator Output Current |                                                                 | 2   |     |     | mA   |

bq30z554-R1

SLUSBD4-OCTOBER 2013

# ELECTRICAL CHARACTERISTICS: 3.3-V Regulator (continued)

Typical values stated where TA = 25 °C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$  °C to 85 °C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                        | PARAMETER                                | TEST CONDITIONS                       | MIN | ТҮР | MAX | UNIT |
|------------------------|------------------------------------------|---------------------------------------|-----|-----|-----|------|
| V <sub>(VDDTEMP)</sub> | Regulator output change with temperature | VCC or BAT = 14.4 V,<br>IREG33 = 2 mA |     | 0.2 |     | %    |
| $\Delta V_{(VDDLINE)}$ | Line regulation                          | VCC or BAT = 14.4 V,<br>IREG33 = 2 mA |     | 1   | 13  | mV   |
| $\Delta V_{(VDDLOAD)}$ | Load regulation                          | VCC or BAT = 14.4 V,<br>IREG33 = 2 mA |     | 5   | 18  | mV   |
|                        | Quere et lies it                         | VCC or BAT = 14.4 V,<br>REG33 = 3 V   |     |     | 70  | mA   |
| I(REG33MAX)            | Current limit                            | VCC or BAT = 14.4 V,<br>REG33 = 0 V   |     |     | 33  |      |

# ELECTRICAL CHARACTERISTICS: 2.5-V Regulator

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted

|                        | PARAMETER                                | TEST CONDITIONS                       | MIN  | ТҮР  | MAX  | UNIT |
|------------------------|------------------------------------------|---------------------------------------|------|------|------|------|
| V <sub>REG25</sub>     | Regulator output voltage                 | 10 m 1                                | 2.35 | 2.5  | 2.55 | V    |
| I <sub>REG25</sub>     | Regulator Output Current                 | I <sub>REG25</sub> = 10 mA            | 3    |      |      | mA   |
| $\Delta V_{(VDDTEMP)}$ | Regulator output change with temperature | VCC or BAT = 14.4 V,<br>IREG25 = 2 mA |      | 0.25 |      | %    |
| $\Delta V_{(VDDLINE)}$ | Line regulation                          | VCC or BAT = 14.4 V,<br>IREG25 = 2 mA |      | 1    | 4    | mV   |
| $\Delta V_{(VDDLOAD)}$ | Load regulation                          | VCC or BAT = 14.4 V,<br>IREG25 = 2 mA |      | 20   | 40   | mV   |
|                        | Current limit                            | VCC or BAT = 14.4 V,<br>REG25 = 2.3 V |      |      | 65   | mA   |
| I(REG33MAX)            |                                          | VCC or BAT = 14.4 V,<br>REG25 = 0 V   |      |      | 23   |      |

# ELECTRICAL CHARACTERISTICS: PRES, SMBD, SMBC, GPIO

Typical values stated where TA =  $25^{\circ}$ C and VCC = 14.4 V, Min/Max values stated where TA =  $-40^{\circ}$ C to  $85^{\circ}$ C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                       | PARAMETER                | TEST CONDITIONS                                                               | MIN | ТҮР | MAX  | UNIT |
|-----------------------|--------------------------|-------------------------------------------------------------------------------|-----|-----|------|------|
| V <sub>IH</sub>       | High-level input         | PRES, SMBD, SMBC, GPIO                                                        | 2.0 |     |      | V    |
| V <sub>IL</sub>       | Low-level input          | PRES, SMBD, SMBC, GPIO<br>IL = -0.5 mA                                        |     |     | 0.8  | V    |
| V <sub>OL</sub>       | Low-level output voltage | SMBD, SMBC, GPIO, IL = 7 mA                                                   |     |     | 0.4  | V    |
| C <sub>IN</sub>       | Input capacitance        | PRES, SMBD, SMBC, GPIO                                                        |     | 5   |      | pF   |
| I <sub>LKG</sub>      | Input leakage current    | PRES, SMBD, SMBC, GPIO                                                        |     |     | 1    | μA   |
| I <sub>WPU</sub>      | Weak Pull Up Current     | $\overline{\text{PRES}}$ , GPIO, V <sub>OH</sub> = V <sub>REG25</sub> – 0.5 V | 60  |     | 120  | μA   |
| R <sub>PD(SMBx)</sub> | SMBC, SMBD Pull-Down     | $T_A = -40$ °C to 100 °C                                                      | 550 | 775 | 1000 | kΩ   |





## **ELECTRICAL CHARACTERISTICS: CHG, DSG FET Drive**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                          | PARAMETER                                     | TEST CONDITIONS                                                                                                                                                                                                                                                                    | MIN  | TYP | МАХ  | UNIT |
|--------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
|                          |                                               | $V_{O(FETONDSG)}$ = $V_{(DSG)}-V_{PACK},$ VGS connect 10 MΩ, VCC 3.8 V to 8.4 V                                                                                                                                                                                                    | 8.0  | 9.7 | 12   | V    |
| V <sub>(FETON)</sub>     | Output voltage, charge, and                   | $V_{O(FETONDSG)} = V_{(DSG)} - V_{PACK},$<br>VGS connect 10 MΩ, VCC > 8.4 V                                                                                                                                                                                                        | 9.0  | 11  | 12   | V    |
| ( 0.1)                   | discharge FETs on                             | $\label{eq:V_O(FETONCHG)} \begin{split} V_{O(FETONCHG)} = V_{(CHG)} - V_{BAT}, \ V_{GS} \\ \text{connect 10 } M\Omega, \ VCC \ 3.8 \ V \ to \ 8.4 \ V \end{split}$                                                                                                                 | 8.0  | 9.7 | 12   | V    |
|                          |                                               | $\label{eq:V_O(FETONCHG)} \begin{split} V_{O(FETONCHG)} = V_{(CHG)} - V_{BAT}, \ V_{GS} \\ connect \ 10 \ M\Omega, \ VCC > 8.4 \ V \end{split}$                                                                                                                                    | 9.0  | 11  | 12   | V    |
| V <sub>(FETOFF)</sub>    | Output voltage, charge and discharge FETs off | $VO_{(FETOFFDSG)} = V_{(DSG)} - V_{PACK}$                                                                                                                                                                                                                                          | -0.4 |     | 0.4  | V    |
|                          |                                               | $V_{O(FETOFFCHG)} = V_{(CHG)} - VBAT$                                                                                                                                                                                                                                              | -0.4 |     | 0.4  | V    |
| t <sub>r</sub> Rise time |                                               | $\begin{array}{l} C_L = 4700 \ \text{pF} \\ R_G = 5.1 \ \text{k}\Omega \\ \text{VCC} < 8.4 \\ \text{V}_{DSG} \colon \text{V}_{BAT} \ \text{to} \ \text{V}_{BAT} + 4 \ \text{V}, \\ \text{V}_{CHG} \colon \text{V}_{PACK} \ \text{to} \ \text{V}_{PACK} + 4 \ \text{V} \end{array}$ |      | 800 | 1400 | μs   |
|                          | Rise time                                     | $\begin{array}{l} C_L = 4700 \ \text{pF} \\ R_G = 5.1 \ \text{k}\Omega \\ \text{VCC} > 8.4 \\ \text{V}_{DSG} \colon \text{V}_{BAT} \ \text{to} \ \text{V}_{BAT} + 4 \ \text{V}, \\ \text{V}_{CHG} \colon \text{V}_{PACK} \ \text{to} \ \text{V}_{PACK} + 4 \ \text{V} \end{array}$ |      | 200 | 500  | μs   |
| t <sub>f</sub>           | Fall time                                     | $\begin{array}{l} C_L = 4700 \ \text{pF} \\ R_G = 5.1 \ \text{k}\Omega \\ V_{DSG} \colon V_{BAT} + \ V_{O(FETONDSG)} \ \text{to} \ V_{BAT} + \\ 1 \ \text{V} \\ V_{CHG} \colon V_{PACK} + \ V_{O(FETONCHG)} \ \text{to} \\ V_{PACK} + 1 \ \text{V} \end{array}$                    |      | 80  | 200  | μs   |

# **ELECTRICAL CHARACTERISTICS: GPOD**

Typical values stated where TA =  $25^{\circ}$ C and VCC = 14.4 V, Min/Max values stated where TA =  $-40^{\circ}$ C to  $85^{\circ}$ C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                      | PARAMETER               | TEST CONDITIONS        | MIN | TYP | MAX             | UNIT |
|----------------------|-------------------------|------------------------|-----|-----|-----------------|------|
| V <sub>PU_GPOD</sub> | GPOD Pull Up Voltage    |                        |     |     | V <sub>CC</sub> | V    |
| V <sub>OL_GPOD</sub> | GPOD Output Voltage Low | I <sub>OL</sub> = 1 mA | 0.3 |     |                 | V    |

# **ELECTRICAL CHARACTERISTICS: FUSE**

Typical values stated where TA =  $25^{\circ}$ C and VCC = 14.4 V, Min/Max values stated where TA =  $-40^{\circ}$ C to  $85^{\circ}$ C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                       | PARAMETER                         | TEST CONDITIONS                                                                                             | MIN | ТҮР | MAX | UNIT |
|-----------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>OH(FUSE)</sub> | High Level FUSE Output            | VCC = 3.8 V to 9 V                                                                                          | 2.4 |     | 8.5 | V    |
|                       |                                   | VCC = 9 V to 25 V                                                                                           | 7   | 8   | 9   | V    |
| V <sub>IH(FUSE)</sub> |                                   |                                                                                                             | 2.8 |     |     | V    |
|                       | Weak Pull Up Current in off state | Ensured by design. Not production tested.                                                                   |     | 100 |     | nA   |
| t <sub>R(FUSE)</sub>  | FUSE Output Rise Time             | $\begin{array}{l} C_L = 1 \ nF, \ VCC = 9 \ V \ to \ 25V, \\ V_{OH(FUSE)} = 0 \ V \ to \ 5 \ V \end{array}$ |     | 5   | 20  | μs   |
| Z <sub>O(FUSE)</sub>  | FUSE Output Impedance             |                                                                                                             |     | 2   | 5   | kΩ   |

# ELECTRICAL CHARACTERISTICS: PTC Thermistor Support

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                     | PARAMETER          | TEST CONDITIONS             | MIN  | ТҮР  | MAX  | UNIT |
|---------------------|--------------------|-----------------------------|------|------|------|------|
| R <sub>PTC</sub>    | DTO                | $V_{PTC} = 0$ to 2 V,       |      |      |      |      |
|                     | PTC                | $T_A = -40$ °C to 110 °C    | 1.3  | 2    | 2.7  | MΩ   |
| I <sub>O(PTC)</sub> | DTO                | V <sub>PTC</sub> = 0 to 2 V |      |      |      |      |
|                     | PTC                | $T_A = -40$ °C to 110 °C    | -450 | -370 | -230 | nA   |
| t <sub>PTC</sub>    | PTC Blanking Delay | $T_A = -40$ °C to 110 °C    | 60   | 80   | 110  | ms   |

### **ELECTRICAL CHARACTERISTICS: COULOMB COUNTER**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                 | PARAMETER                     | TEST CONDITIONS           | MIN   | ТҮР  | MAX  | UNIT   |
|-----------------|-------------------------------|---------------------------|-------|------|------|--------|
|                 | Input voltage range           | SRP – SRN                 | -0.20 |      | 0.25 | V      |
|                 | Conversion time               | Single conversion         |       | 250  |      | ms     |
|                 | Resolution (no missing codes) |                           | 16    |      |      | bits   |
|                 | Effective resolution          | Single conversion, signed | 15    |      |      | bits   |
| V <sub>IN</sub> | Offset error                  | Post Calibrated           |       | 10   |      | μV     |
|                 | Offset error drift            |                           |       | 0.3  | 0.5  | μV/°C  |
|                 | Full-scale error              |                           | -0.8% | 0.2% | 0.8% |        |
|                 | Full-scale error drift        |                           |       |      | 150  | PPM/°C |
|                 | Effective input resistance    |                           | 2.5   |      |      | MΩ     |

# ELECTRICAL CHARACTERISTICS: VC1, VC2, VC3, VC4

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                    | PARAMETER                                     | TEST CONDITIONS                                                                                          | MIN   | TYP | MAX | UNIT |
|--------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------|-------|-----|-----|------|
| V <sub>IN</sub>    | Input voltage range                           | VC4 – VC3, VC3 – VC2, VC2 –<br>VC1, VC1 – VSS                                                            | -0.20 |     | 8   | V    |
|                    | Conversion time                               | Single conversion                                                                                        |       | 32  |     | ms   |
|                    | Resolution (no missing codes)                 |                                                                                                          | 16    |     |     | bits |
|                    | Effective resolution                          | Single conversion, signed                                                                                | 15    |     |     | bits |
| R <sub>(BAL)</sub> | $R_{DS(ON)}$ for internal FET at V_{DS} > 2 V | $\label{eq:VDS} \begin{array}{l} V_{DS} = VC4 - VC3, \ VC3 - VC2, \\ VC2 - VC1, \ VC1 - VSS \end{array}$ | 200   | 310 | 430 | Ω    |
|                    | $R_{DS(ON)}$ for internal FET at V_{DS} > 4 V | $\label{eq:VDS} \begin{array}{l} V_{DS} = VC4 - VC3, \ VC3 - VC2, \\ VC2 - VC1, \ VC1 - VSS \end{array}$ | 60    | 125 | 230 | Ω    |

# **ELECTRICAL CHARACTERISTICS: TS1, TS2**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                    | PARAMETER                                  | TEST CONDITIONS | MIN  | ТҮР  | MAX  | UNIT   |
|--------------------|--------------------------------------------|-----------------|------|------|------|--------|
| R                  | Internal Pull Up Resistor                  |                 | 16.5 | 17.5 | 19.0 | KΩ     |
| R <sub>DRIFT</sub> | Internal Pull Up Resistor Drift from 25 °C |                 |      |      | 200  | PPM/°C |
| R <sub>PAD</sub>   | Internal Pin Pad resistance                |                 |      | 84   |      | Ω      |



## **ELECTRICAL CHARACTERISTICS: TS1, TS2 (continued)**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                 | PARAMETER                     | TEST CONDITIONS      | MIN   | ТҮР | MAX                        | UNIT |
|-----------------|-------------------------------|----------------------|-------|-----|----------------------------|------|
| V <sub>IN</sub> | Input voltage range           | TS1 – VSS, TS2 – VSS | -0.20 |     | 0.8×V <sub>REG2</sub><br>5 | V    |
|                 | Conversion Time               |                      |       | 16  |                            | ms   |
|                 | Resolution (no missing codes) |                      | 16    |     |                            | Bits |
|                 | Effective resolution          |                      | 11    | 12  |                            | Bits |

### **ELECTRICAL CHARACTERISTICS: Internal Temperature Sensor**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS | MIN  | ТҮР  | МАХ  | UNIT  |
|---------------------|-------------------------------|-----------------|------|------|------|-------|
|                     | Temperature sensor voltage    |                 | -1.9 | -2.0 | -2.1 | mV/°C |
| V                   | Conversion Time               |                 |      | 16   |      | ms    |
| V <sub>(TEMP)</sub> | Resolution (no missing codes) |                 | 16   |      |      | Bits  |
|                     | Effective resolution          |                 | 11   | 12   |      | Bits  |

### ELECTRICAL CHARACTERISTICS: Internal Thermal Shutdown

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                      | PARAMETER                       | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----------------------|---------------------------------|-----------------|-----|-----|-----|------|
| T <sub>MAX</sub>     | Maximum REG33 temperature       |                 | 125 |     | 175 |      |
| T <sub>RECOVER</sub> | Recovery hysteresis temperature |                 |     | 10  |     | °C   |
| t <sub>PROTECT</sub> | Protection time                 |                 |     | 5   |     | μs   |

### **ELECTRICAL CHARACTERISTICS: High Frequency Oscillator**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                    | PARAMETER                         | TEST CONDITIONS                          | MIN | ТҮР    | MAX | UNIT |
|--------------------|-----------------------------------|------------------------------------------|-----|--------|-----|------|
| f <sub>(OSC)</sub> | Operating frequency of CPU Clock  |                                          |     | 4.194  |     | MHz  |
| t                  | Frequency error <sup>(1)(2)</sup> | $T_A = -20 \text{ °C to } 70 \text{ °C}$ | -2% | ±0.25% | 2%  |      |
| <sup>†</sup> (EIO) |                                   | $T_A = -40 \text{ °C to } 85 \text{ °C}$ | -3% | ±0.25% | 3%  |      |
| t <sub>(SXO)</sub> | Start-up time <sup>(3)</sup>      | $T_A = -25 \text{ °C to } 85 \text{ °C}$ |     | 3      | 6   | ms   |

(1) The frequency error is measured from 4.194 MHz.

(2) The frequency drift is included and measured from the trimmed frequency at  $V_{REG25} = 2.5$  V,  $T_A = 25^{\circ}$ C.

3) The startup time is defined as the time it takes for the oscillator output frequency to be ±3% when the device is already powered.

### **ELECTRICAL CHARACTERISTICS: Low Frequency Oscillator**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                     | PARAMETER                         | TEST CONDITIONS         | MIN   | TYP    | MAX  | UNIT |  |
|---------------------|-----------------------------------|-------------------------|-------|--------|------|------|--|
| f <sub>(LOSC)</sub> | Operating frequency               |                         |       | 32.768 |      |      |  |
| f <sub>(LEIO)</sub> | $\Gamma_{regularized}$            | $T_A = -20$ °C to 70 °C | -1.5% | ±0.25% | 1.5% |      |  |
|                     | Frequency error <sup>(1)(2)</sup> | $T_A = -40$ °C to 85 °C | -2.5% | ±0.25% | 2.5% |      |  |
| t <sub>(LSXO)</sub> | Start-up time <sup>(3)</sup>      | $T_A = -25$ °C to 85 °C |       |        | 100  | μs   |  |

(1) The frequency drift is included and measured from the trimmed frequency at VCC = 2.5 V,  $T_A = 25$  °C.

(2) The frequency error is measured from 32.768 kHz.

(3) The startup time is defined as the time it takes for the oscillator output frequency to be  $\pm 3$  %.

bq30z554-R1 SLUSBD4 – OCTOBER 2013

www.ti.com

STRUMENTS

## ELECTRICAL CHARACTERISTICS: Internal Voltage Reference

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

| PARAMETER              |                                  | TEST CONDITIONS                             | MIN   | TYP   | МАХ   | UNIT   |
|------------------------|----------------------------------|---------------------------------------------|-------|-------|-------|--------|
| V <sub>REF</sub>       | Internal Reference Voltage       |                                             | 1.215 | 1.225 | 1.230 | V      |
| V <sub>REF_DRIFT</sub> | Internal Reference Voltage Drift | $T_A = -25 \text{ °C to } 85 \text{ °C}$    |       | ±80   |       | PPM/°C |
|                        |                                  | $T_A = 0 \ ^{\circ}C \ to \ 60 \ ^{\circ}C$ |       | ±50   |       | PPM/°C |

### **ELECTRICAL CHARACTERISTICS: Flash**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                           | PARAMETER <sup>(1)</sup>        | TEST CONDITIONS                       | MIN | ТҮР | MAX | UNIT   |
|---------------------------|---------------------------------|---------------------------------------|-----|-----|-----|--------|
|                           | Data retention                  |                                       | 10  |     |     | Years  |
|                           |                                 | Data Flash                            | 20k |     |     | Cycles |
|                           | Flash programming write-cycles  | Instruction Flash                     | 1k  |     |     | Cycles |
| I <sub>CC(PROG_DF)</sub>  | Data Flash-write supply current | $T_A = -40^{\circ}C$ to $85^{\circ}C$ |     | 3   | 4   | mA     |
| I <sub>CC(ERASE_DF)</sub> | Data Flash-erase supply current | $T_A = -40^{\circ}C$ to $85^{\circ}C$ |     | 3   | 18  | mA     |

(1) Assured by design. Not production tested.

### **ELECTRICAL CHARACTERISTICS: OCD Current Protection**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                          | PARAMETER                                         | TEST CONDITIONS                   | MIN | ТҮР | MAX | UNIT |
|--------------------------|---------------------------------------------------|-----------------------------------|-----|-----|-----|------|
| M                        | OCD detection threshold voltage                   | RSNS = 0                          | 50  |     | 200 | mV   |
| V <sub>(OCD)</sub>       | range, typical                                    | RSNS = 1                          | 25  |     | 100 | mV   |
| A) /                     | OCD detection threshold voltage                   | RSNS = 0                          |     | 10  |     | mV   |
| $\Delta V_{(OCDT)}$      | program step                                      | RSNS = 1                          |     | 5   |     | mV   |
| V <sub>(OFFSET)</sub>    | OCD offset                                        |                                   | -10 |     | 10  | mV   |
| V <sub>(Scale_Err)</sub> | OCD scale error                                   |                                   | -10 |     | 10  | %    |
| t <sub>(OCDD)</sub>      | Overcurrent in Discharge Delay                    |                                   | 1   |     | 31  | ms   |
| t(OCDD_STEP)             | OCDD Step options                                 |                                   |     | 2   |     | ms   |
| t <sub>(DETECT)</sub>    | Current fault detect time                         | VSRP – SRN = VTHRESH +<br>12.5 mV |     |     | 160 | μs   |
| t <sub>ACC</sub>         | Overcurrent and Short Circuit delay time accuracy | Accuracy of typical delay time    | -20 |     | 20  | %    |

### **ELECTRICAL CHARACTERISTICS: SCD1 Current Protection**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                          | PARAMETER                                     | TEST CONDITIONS            | MIN | ТҮР | MAX  | UNIT |
|--------------------------|-----------------------------------------------|----------------------------|-----|-----|------|------|
| N                        | SCD1 detection threshold voltage              | RSNS = 0                   | 100 |     | 450  | mV   |
| V <sub>(SDC1)</sub>      | range, typical                                | RSNS = 1                   | 50  |     | 225  | mV   |
| A)/                      | SCD1 detection threshold voltage program step | RSNS = 0                   |     | 50  |      | mV   |
| $\Delta V_{(SCD1T)}$     |                                               | RSNS = 1                   |     | 25  |      | mV   |
| V <sub>(OFFSET)</sub>    | SCD1 offset                                   |                            | -10 |     | 10   | mV   |
| V <sub>(Scale_Err)</sub> | SCD1 scale error                              |                            | -10 |     | 10   | %    |
| +                        | Chart Circuit in Discharge Delay              | AFE.STATE_CNTL[SCDDx2] = 0 | 0   |     | 915  | μs   |
| t <sub>(SCD1D)</sub>     | Short Circuit in Discharge Delay              | AFE.STATE_CNTL[SCDDx2] = 1 | 0   |     | 1830 | μs   |
| +                        |                                               | AFE.STATE_CNTL[SCDDx2] = 0 |     | 61  |      | μs   |
| t(SCD1D_STEP)            | SCD1D Step options                            | AFE.STATE_CNTL[SCDDx2] = 1 |     | 122 |      | μs   |



## ELECTRICAL CHARACTERISTICS: SCD1 Current Protection (continued)

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

| PARAMETER             |                                                   | TEST CONDITIONS                | MIN | ТҮР | MAX | UNIT |
|-----------------------|---------------------------------------------------|--------------------------------|-----|-----|-----|------|
| t <sub>(DETECT)</sub> | Current fault detect time                         | VSRP-SRN = VTHRESH + 12.5 mV   |     |     | 160 | μs   |
| t <sub>ACC</sub>      | Overcurrent and Short Circuit delay time accuracy | Accuracy of typical delay time | -20 |     | 20  | %    |

### **ELECTRICAL CHARACTERISTICS: SCD2 Current Protection**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                          | PARAMETER                                         | TEST CONDITIONS                   | MIN | ТҮР  | MAX | UNIT |
|--------------------------|---------------------------------------------------|-----------------------------------|-----|------|-----|------|
| M                        | SCD2 detection threshold voltage                  | RSNS = 0                          | 100 |      | 450 | mV   |
| V <sub>(SDC2)</sub>      | range, typical                                    | RSNS = 1                          | 50  |      | 225 | mV   |
| A)/                      | SCD2 detection threshold voltage                  | RSNS = 0                          |     | 50   |     | mV   |
| $\Delta V_{(SCD2T)}$     | program step                                      | RSNS = 1                          |     | 25   |     | mV   |
| V <sub>(OFFSET)</sub>    | SCD2 offset                                       |                                   | -10 |      | 10  | mV   |
| V <sub>(Scale_Err)</sub> | SCD2 scale error                                  |                                   | -10 |      | 10  | %    |
| -                        | Chart Circuit in Dischause Dalau                  | AFE.STATE_CNTL[SCDDx2] = 0        | 0   |      | 458 | μs   |
| t <sub>(SCD1D)</sub>     | Short Circuit in Discharge Delay                  | AFE.STATE_CNTL[SCDDx2] = 1        | 0   |      | 915 | μs   |
|                          | CODOD Store antione                               | AFE.STATE_CNTL[SCDDx2] = 0        |     | 30.5 |     | μs   |
| t(SCD2D_STEP)            | SCD2D Step options                                | AFE.STATE_CNTL[SCDDx2] = 1        |     | 61   |     | μs   |
| t <sub>(DETECT)</sub>    | Current fault detect time                         | VSRP – SRN = VTHRESH +<br>12.5 mV |     |      | 160 | μs   |
| t <sub>ACC</sub>         | Overcurrent and Short Circuit delay time accuracy | Accuracy of typical delay time    | -20 |      | 20  | %    |

### **ELECTRICAL CHARACTERISTICS: SCC Current Protection**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                          | PARAMETER                                         | TEST CONDITIONS                   | MIN  | ТҮР | MAX  | UNIT |
|--------------------------|---------------------------------------------------|-----------------------------------|------|-----|------|------|
| V                        | SCC detection threshold voltage                   | RSNS = 0                          | -100 |     | -300 | mV   |
| V <sub>(SCCT)</sub>      | range, typical                                    | RSNS = 1                          | -50  |     | -225 | mV   |
| A) (                     | SCC detection threshold voltage                   | RSNS = 0                          |      | -50 |      | mV   |
| $\Delta V_{(SCCDT)}$     | program step                                      | RSNS = 1                          |      | -25 |      | mV   |
| V <sub>(OFFSET)</sub>    | SCC offset                                        |                                   | -10  |     | 10   | mV   |
| V <sub>(Scale_Err)</sub> | SCC scale error                                   |                                   | -10  |     | 10   | %    |
| t <sub>(SCCD)</sub>      | Short Circuit in Charge Delay                     |                                   | 0    |     | 915  | ms   |
| t <sub>(SCCD_STEP)</sub> | SCCD Step options                                 |                                   |      | 61  |      | ms   |
| t <sub>(DETECT)</sub>    | Current fault detect time                         | VSRP – SRN = VTHRESH +<br>12.5 mV |      |     | 160  | μs   |
| t <sub>ACC</sub>         | Overcurrent and Short Circuit delay time accuracy | Accuracy of typical delay time    | -20  |     | 20   | %    |

### **ELECTRICAL CHARACTERISTICS: SBS Timing Characteristics**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                  | PARAMETER                    | TEST CONDITIONS                        | MIN TYP MA |      | MAX | UNIT |
|------------------|------------------------------|----------------------------------------|------------|------|-----|------|
| f <sub>SMB</sub> | SMBus operating frequency    | SLAVE mode, SMBC 50% duty cycle        | 10         |      | 100 | kHz  |
| f <sub>MAS</sub> | SMBus master clock frequency | MASTER mode, no clock low slave extend |            | 51.2 |     | kHz  |

Copyright © 2013, Texas Instruments Incorporated

bq30z554-R1

SLUSBD4-OCTOBER 2013

# ELECTRICAL CHARACTERISTICS: SBS Timing Characteristics (continued)

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                       | PARAMETER                               | TEST CONDITIONS    | MIN | ТҮР | MAX      | UNIT |
|-----------------------|-----------------------------------------|--------------------|-----|-----|----------|------|
| t <sub>BUF</sub>      | Bus free time between start and stop    |                    | 4.7 | •   |          | μs   |
| t <sub>HD:STA</sub>   | Hold time after (repeated) start        |                    | 4.0 |     |          | μs   |
| t <sub>SU:STA</sub>   | Repeated start setup time               |                    | 4.7 |     |          | μs   |
| t <sub>SU:STO</sub>   | Stop setup time                         |                    | 4.0 |     |          | μs   |
| t <sub>HD:DAT</sub>   | Data hold time                          |                    | 300 |     |          | ns   |
| t <sub>SU:DAT</sub>   | Data setup time                         |                    | 250 |     |          | ns   |
| t <sub>TIMEOUT</sub>  | Error signal/detect                     | See <sup>(1)</sup> | 25  |     | 35       | ms   |
| t <sub>LOW</sub>      | Clock low period                        |                    | 4.7 |     |          | μs   |
| t <sub>HIGH</sub>     | Clock high period                       | See <sup>(2)</sup> |     |     | Disabled |      |
| t <sub>HIGH</sub>     | Clock high period                       | See <sup>(2)</sup> | 4.0 |     | 50       | μs   |
| t <sub>LOW:SEXT</sub> | Cumulative clock low slave extend time  | See <sup>(3)</sup> |     |     | 25       | ms   |
| t <sub>LOW:MEXT</sub> | Cumulative clock low master extend time | See <sup>(4)</sup> |     |     | 10       | ms   |
| t <sub>F</sub>        | Clock/data fall time                    | See <sup>(5)</sup> |     |     | 300      | ns   |
| t <sub>R</sub>        | Clock/data rise time                    | See <sup>(6)</sup> |     |     | 1000     | ns   |

(1) The bq30z554-R1 times out when any clock low exceeds t<sub>TIMEOUT</sub>.

(1) The boold of the intervention of boold of the intervention of the boold of the

not SMBus standard.
 (3) t<sub>LOW:SEXT</sub> is the cumulative time a slave device is allowed to extend the clock cycles in one message from initial start to the stop.

(4) t<sub>LOW:MEXT</sub> is the cumulative time a master device is allowed to extend the clock cycles in one message from initial start to the stop.

(4)  $I_{LOW:MEXT}$  is the cumulative time a master device r (5) Rise time tR =  $V_{ILMAX} - 0.15$ ) to ( $V_{IHMIN} + 0.15$ )

(6) Fall time tF = 0.9 V<sub>DD</sub> to (V<sub>ILMAX</sub> – 0.15) to (V<sub>ILMAX</sub> – 0.15)

# **ELECTRICAL CHARACTERISTICS: SBS XL Timing Characteristics**

Typical values stated where TA =  $25^{\circ}$ C and VCC = 14.4 V, Min/Max values stated where T<sub>A</sub> =  $-40^{\circ}$ C to  $85^{\circ}$ C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                      | PARAMETER                            | TEST CONDITIONS    | MIN | ТҮР | MAX | UNIT |
|----------------------|--------------------------------------|--------------------|-----|-----|-----|------|
| f <sub>SMBXL</sub>   | SMBus XL operating frequency         | SLAVE mode         | 40  | •   | 400 | kHz  |
| t <sub>BUF</sub>     | Bus free time between start and stop |                    | 4.7 |     |     | μs   |
| t <sub>HD:STA</sub>  | Hold time after (repeated) start     |                    | 4.0 |     |     | μs   |
| t <sub>SU:STA</sub>  | Repeated start setup time            |                    | 4.7 |     |     | μs   |
| t <sub>SU:STO</sub>  | Stop setup time                      |                    | 4.0 |     |     | μs   |
| t <sub>TIMEOUT</sub> | Error signal/detect                  | See <sup>(1)</sup> | 5   |     | 20  | ms   |
| t <sub>LOW</sub>     | Clock low period                     |                    |     |     | 20  | μs   |
| t <sub>HIGH</sub>    | Clock high period                    | See <sup>(2)</sup> |     |     | 20  | μs   |

(1) The bq30z554-R1 times out when any clock low exceeds t<sub>TIMEOUT</sub>.

(2) t<sub>HIGH</sub>, Max, is the minimum bus idle time.





Figure 6. SMBus Timing Diagram

# FEATURE SET

### **Protections Safety Features**

The bq30z554-R1 supports a wide range of battery and system protection features that can easily be configured. The Protections safety features include:

- Cell Undervoltage Protection
- Cell Undervoltage I\*R Compensated Protection
- Cell Overvoltage Protection
- Overcurrent in Charge Protection 1 and 2
- Overcurrent in Discharge Protection 1 and 2
- · Overload in Discharge Protection
- Short Circuit in Charge Protection
- Short Circuit in Discharge Protection 1 and 2
- · Overtemperature in Charge Protection
- Overtemperature in Discharge Protection
- Overtemperature FET protection
- SBS Host Watchdog Protection
- Precharge Timeout Protection
- Fast Charge Timeout Protection
- Overcharge Protection
- Overcharging Current Protection
- Overcharging Voltage Protection

### Permanent Fail Safety Features

The FUSE pin can be used to blow an in-line fuse to permanently disable the battery pack from charging or discharging. Upon a Permanent Fail event trigger, critical system information is written to non-volatile memory to simplify failure analysis. In addition, the black box stores the sequence of safety events also into non-volatile memory to simplify failure analysis. The Permanent Fail safety features include:

- Cell Undervoltage Protection
- Cell Overvoltage Protection
- · Copper Deposition
- Overtemperature Cell
- Overtemperature FET
- QMAX Imbalance
- Cell Balancing
- Capacity Degradation
- Impedance
- · Voltage Imbalance at Rest
- Voltage Imbalance Active
- Charge FET and Discharge FET
- Thermistor
- Chemical FUSE
- AFE Register
- AFE Communication
- 2nd-Level Protection
- PTC
- Instruction Flash
- Open Cell Tab Connection
- Data Flash



### **Charge Control Features**

The bq30z554-R1 Charge Control features include:

- Supports JEITA temperature ranges T1, T2, T3, T4, T5, T6. Reports charging voltage and charging current, according to the active temperature range.
- Handles more complex charging profiles. Allows for splitting the standard temperature range into two subranges, and allows for varying the charging current according to the cell voltage.
- Reports the appropriate charging current needed for constant current charging and the appropriate charging voltage needed for constant voltage charging to a smart charger using SMBus broadcasts.
- Determines the chemical state of charge of each battery cell using Impedance Track and can reduce the charge difference of the battery cells in a fully charged state of the battery pack, gradually using the cell balancing algorithm during rest and charging. This prevents fully charged cells from overcharging and causing excessive degradation, and also increases the usable pack energy by preventing premature charge termination.
- Supports precharging/zero-volt charging
- Supports charge inhibit and charge suspend if the battery pack temperature is out of temperature range.
- Reports charging fault and also indicates charge status via charge and discharge alarms.

### Gas Gauging

The bq30z554-R1 uses the Impedance Track technology to measure and calculate the available charge in battery cells. The achievable accuracy is better than 1% error over the lifetime of the battery and there is no full charge or discharge learning cycle required. See the *Theory and Implementation of Impedance Track Battery Fuel-Gauging Algorithm* application report (SLUA364B) for further details.

### Lifetime Data Logging Features

The bq30z554-R1 offers extended lifetime data logging where important measurements are stored for warranty and analysis purposes. The data monitored includes *lifetime*:

- Maximum cell voltage cell0, cell1, cell2, cell3
- Minimum cell voltage cell0, cell1, cell2, cell3
- Maximum cell voltage delta
- Maximum charge and discharge current
- Maximum average discharge current
- Maximum average discharge power
- Maximum cell temperature
- · Minimum cell temperature
- Maximum cell temperature delta
- · Maximum device temperature
- Minimum device temperature
- Maximum FET temperature
- · Total accumulated safety events and last safety event in term of charging cycle
- · Total accumulated charging events and charging events
- Total accumulated gauging events and gauging events
- Total accumulated cell balancing time cell0, cell1, cell2, cell3
- Total device firmware runtime
- · Accumulated runtime in JEITA undertemperature range
- Accumulated runtime in JEITA low temperature range
- Accumulated runtime in JEITA standard temperature range
- Accumulated runtime in JEITA recommended temperature range
- Accumulated runtime in JEITA high temperature range
- Accumulated runtime in JEITA overtemperature range

bq30z554-R1 SLUSBD4 <u>–OCTOBER 2013</u>



### Authentication

- The bq30z554-R1 supports authentication by the host using SHA-1.
- SHA-1 authentication by the gas gauge is required for unsealing and full access.

### Power Modes

The bq30z554-R1 supports five power modes to reduce power consumption:

- In NORMAL mode, the bq30z554-R1 performs measurements, calculations, protection decisions, and data updates in 0.25-s intervals. Between these intervals, the bq30z554-R1 is in a reduced power stage. In addition, the device will provide information for peak TURBO mode power operation.
- The bq30z554-R1 supports a TURBO mode operation by providing information to the host MCU about the
  battery pack's ability to deliver peak power. The method of operation is based on the host MCU reading
  register 0x59 (TURBO\_POWER) to determine if the selected power level for TURBO mode operation of the
  MCU is below the max power reported by the gas gauge. Additionally, the device reports current information
  during the power pulse by reading register 0x5E (TURBO\_CURRENT). The information reported by these two
  registers allows the MCU to determine if the selected TURBO mode operation is safe and will not cause any
  system reset due to transient power pulses.
- In SLEEP mode, the bq30z554-R1 performs measurements, calculations, protection decisions, and data updates in adjustable time intervals. Between these intervals, the bq30z554-R1 is in a reduced power stage. The bq30z554-R1 has a wake function that enables exit from SLEEP mode when current flow or failure is detected.
- In SHUTDOWN mode, the bq30z554-R1 is completely disabled.
- In SHIP mode, the bq30z554-R1 enters a low-power mode with no voltage, current, and temperature measurements, the FETs are turned off, and the MCU is in a halt state. The device wakes up upon SMBus communication detection.

#### NOTE

For a detailed description of the SBS Commands and Data Flash (DF) Registers, refer to the *bq30z554-R1 Technical Reference Manual* (SLUUA79).

### Configuration

#### **System Present Operation**

The bq30z554-R1 checks the PRES pin periodically (1 s). If PRES input is pulled to ground by the external system, the bq30z554-R1 detects this as system present.

#### Battery Power Interrupt Operation

The bq30z554-R1 can interrupt the battery power by using an external push-button switch and detecting a lowlevel threshold signal on the GPIO terminal (pin should be configured with an internal pull-up). Once the push button is pressed, there is a delay of 1 s (default) for debounce to detect the low-level threshold. There is also a data flash command for the battery power interrupt timeout. The default value is 30 minutes. If the push-button switch is selected before this timeout, the battery power is restored based on this action.

#### Timeout Configuration

The timeout feature allows the battery power to be restored once the timer expires. Alternatively, if the value is set to 0, this feature is disabled.

| Class | Subclass<br>ID | Subclass  | Offset | Name    | Туре | Min | Max   | Default | Unit |
|-------|----------------|-----------|--------|---------|------|-----|-------|---------|------|
| Power | 248            | Power Off | 0      | Timeout | U2   | 0   | 65535 | 30      | min  |



### **BATTERY PARAMETER MEASUREMENTS**

### Charge and Discharge Counting

The bq30z554-R1 uses an integrating delta-sigma analog-to-digital converter (ADC) for current measurement, and a second delta-sigma ADC for individual cell and battery voltage and temperature measurements.

The integrating delta-sigma ADC measures the charge/discharge flow of the battery by measuring the voltage drop across a small-value sense resistor between the SR1 and SR2 pins. The integrating ADC measures bipolar signals from -0.25 V to 0.25 V. The bq30z554-R1 detects charge activity when  $V_{SR} = V_{(SRP)} - V_{(SRN)}$  is positive, and discharge activity when  $V_{SR} = V_{(SRP)} - V_{(SRN)}$  is negative. The bq30z554-R1 continuously integrates the signal over time, using an internal counter. The fundamental rate of the counter is 0.65 nVh.

### Voltage

The bq30z554-R1 updates the individual series cell voltages at 0.25-s intervals. The internal ADC of the bq30z554-R1 measures the voltage, and scales and calibrates it appropriately. This data is also used to calculate the impedance of the cell for the Impedance Track gas gauging.

### Current

The bq30z554-R1 uses the SRP and SRN inputs to measure and calculate the battery charge and discharge current using a 5-m $\Omega$  to 20-m $\Omega$  typ. sense resistor.

### Auto Calibration

The bq30z554-R1 provides an auto-calibration feature to cancel the voltage offset error across SRN and SRP for maximum charge measurement accuracy. The bq30z554-R1 performs auto-calibration when the SMBus lines stay low continuously for a minimum of 5 s.

### Temperature

The bq30z554-R1 has an internal temperature sensor and inputs for four external temperature sensors. All five temperature sensor options are enabled individually and configured for cell or FET temperature. Two configurable thermistor models are provided to allow the monitoring of cell temperature in addition to FET temperature, which may be of a higher temperature type.

### CELL BALANCING

The device supports cell balancing by bypassing the current of each cell during charging or at rest. If the device internal bypass is used, up to 10 mA can be bypassed and multiple cells can be bypassed at the same time. Higher cell balance current can be achieved by using an external cell balancing circuit. In EXTERNAL CELL BALANCING mode, only one cell at a time can be balanced.

The cell balancing algorithm determines the amount of charge needed to be bypassed to balance the capacity of all cells.

### **Internal Cell Balancing**

When internal cell balancing is configured, the cell balance current is defined by the external resistor  $R_{\text{VC}}$  at the VCx input.



### External Cell Balancing

When internal cell balancing is configured, the cell balance current is defined by  $R_B$ . Only one cell at a time can be balanced.





# bq30z554-R1 Application Schematic







10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| BQ30Z554DBT-R1   | ACTIVE        | TSSOP        | DBT                | 30   | 60             | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | BQ30Z554                | Samples |
| BQ30Z554DBTR-R1  | ACTIVE        | TSSOP        | DBT                | 30   | 2000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | BQ30Z554                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ30Z554DBTR-R1 | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ30Z554DBTR-R1 | TSSOP        | DBT             | 30   | 2000 | 350.0       | 350.0      | 43.0        |



5-Jan-2022

# TUBE



#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| BQ30Z554DBT-R1 | DBT          | TSSOP        | 30   | 60  | 530    | 10.2   | 3600   | 3.5    |

# **DBT0030A**

# **PACKAGE OUTLINE**

# **TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# **DBT0030A**

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBT0030A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated