## 6V, 2.5A, 1MHz, CMCOT Synchronous Step-Down Converter

### **General Description**

The RT8098D is a simple, easy-to-use, 2.5A synchronous step-down DC-DC converter with an input supply voltage range of 2.7V to 6V. The device build-in an accurate 0.6V reference voltage and integrates low  $R_{DS(ON)}$  power MOSFETs to achieve high efficiency in a SOT-23-6 package.

The RT8098D adopts Current Mode Constant On-Time (CMCOT) control architecture to provide an ultrafast transient response with few external components and to operate in nearly constant switching frequency over the line, load, and output voltage range. The RT8098D operates in Forced PWM that helps meet tight voltage regulation accuracy requirements.

The RT8098D senses low-side FETs current for a robust over-current protection. It features cycle-by-cycle current limit protection and prevent the device from the catastrophic damage in output short circuit, over current or inductor saturation. An internally adjustable soft-start function prevents inrush current during start-up. The device also includes input under-voltage lockout, output under-voltage protection, and over-temperature protection (thermal shutdown) to provide safe and smooth operation in all operating conditions. TheRT8098D is offered in a SOT-23-6 package.

### Applications

- STB, Cable Modem, & xDSL Platforms
- LCD TV Power Supply & Metering Platforms
- General Purpose Point of Load (POL)

### Features

- Efficiency Up to 95%
- 2.5A Converter With Built-In 100m $\Omega/70m\Omega$  Low  $R_{DS(ON)}$  Power FETs
- Input Supply Voltage Range : 2.7V to 6V
- Output Voltage Range : 0.6V to 3.4V
- Current Mode Constant On-Time (CMCOT)
   Control
- Ultrafast Transient Response
- No Needs For External Compensations
- Optimized for Low-ESR Ceramic Output Capacitors
- 0.6V ±2% High-Accuracy Feedback Reference Voltage
- LS FETs Protection for Robust Over-Current Protection
- Forced PWM Mode
- Fixed Switching Frequency : 1MHz
- Internally Soft-Start Function
- Monotonic Start-Up for Pre-Biased Output
- Input Under-Voltage Lockout (UVLO)
- Output Under-Voltage Protection (UVP) with Hiccup Mode
- Power Good Indication
- Enable Control
- Available In SOT-23-6 Package

### **Simplified Application Circuit**





### **Ordering Information**

### RT8098D 🗖 🗖 🗖



Note :

Richtek products are :

- ► RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ► Suitable for use in SnPb or Pb-free soldering processes.

### **Functional Pin Description**

| Pin No. | Pin Name | Pin Function                                                                                                                                                          |
|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | EN       | Enable control input.                                                                                                                                                 |
| 2       | GND      | Power ground.                                                                                                                                                         |
| 3       | LX       | Switch node.                                                                                                                                                          |
| 4       | VIN      | Supply voltage input. The RT8098D operates from a 2.7V to 6V input.                                                                                                   |
| 5       | PG       | Power good indicator. The output of this pin is an open-drain with external pull-up resistor. PG is pulled up when the FB voltage is within 90%, otherwise it is LOW. |
| 6       | FB       | Feedback voltage input. An external resistor divider from the output to GND, tapped to the FB pin, sets the output voltage.                                           |

### Pin Configuration

(TOP VIEW)



SOT-23-6

### **Marking Information**

53= : Product Code DNN : Date Code

<sup>53=</sup>DNN



## **Functional Block Diagram**



### Operation

The RT8098D is a synchronous low voltage step-down converter that can support the input voltage range from 2.7V to 6V and the output current can be up to 2.5A. The RT8098D uses a constant on-time, current mode architecture. In normal operation, the high side P-MOSFET is turned on when the switch controller is set by the comparator and is turned off when the Ton comparator resets the switch controller.

Low side MOSFET peak current is measured by internal RSENSE. The error amplifier EA adjusts COMP voltage by comparing the feedback signal (V<sub>FB</sub>) from the output voltage with the internal 0.6V reference. When the load current increases, it causes a drop in the feedback voltage relative to the reference, then the COMP voltage rises to allow higher inductor current to match the load current.

### **UV Comparator**

If the feedback voltage ( $V_{FB}$ ) is lower than threshold voltage 0.2V, the UV comparator's output will go high and the switch controller will turn off the high side MOSFET. The output under-voltage protection is designed to operate in Hiccup mode for the RT8098DH.

### **PGOOD Comparator**

When the feedback voltage (V<sub>FB</sub>) is higher than threshold voltage 0.54V, the PGOOD open drain output will be high impedance. The internal PG MOSFET is typical  $10\Omega$ . The PGOOD signal delay time from EN is about 2ms.

### **Enable Comparator**

A logic-high enables the converter; a logic-low forces the IC into shutdown mode.

### Soft-Start (SS)

An internal current source charges an internal capacitor to build the soft-start ramp voltage. The  $V_{FB}$  voltage will track the internal ramp voltage during soft-start interval. The typical soft-start time is 1.2ms.

### **Over-Current Protection (OCP)**

The RT8098D provides over-current protection by detecting low side MOSFET valley inductor current. If the sensed valley inductor current is over the current limit threshold (3.5A typ.), the OCP will be triggered. When OCP is tripped, the RT8098D will keep the over current threshold level then cause the UV protection.

### **Thermal Shutdown (OTP)**

The device implements an internal thermal shutdown function when the junction temperature exceeds 150°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds the thermal shutdown threshold. Once the die temperature decreases below the hysteresis of 20°C, the device reinstates the power up sequence.

### Maximum Duty Cycle

The maximum duty cycle (70%, min.) can be calculated by minimum off time (180ns, max.), dead time (60ns, max.) and switching frequency (1.2MHz, max.).

 $D_{MAX} = 1 - (t_{OFF}MIN + t_D) x f_{SW}$ 

Where  $t_{OFF_MIN}$  is minimum off time,  $t_D$  is dead time and  $f_{SW}$  is switching frequency.

If input voltage and output voltage are closed, RT8098D operates at high duty cycle. Once the operational duty cycle is larger than the maximum duty cycle (70%, min.), RT8098D keeps minimum off time (180ns, max.) and deadtime (60ns, max.), then the output voltage starts to drop. The input voltage at which the devices enter dropout changes depending on the input voltage, output voltage, switching frequency, load current, and the efficiency of the design.



### Absolute Maximum Ratings (Note 1)

| Supply Input Voltage                                                                        | - –0.3V to 6.5V                       |
|---------------------------------------------------------------------------------------------|---------------------------------------|
| LX Pin Switch Voltage                                                                       | $-0.3V$ to $\left(V_{IN}+0.3V\right)$ |
| <20ns                                                                                       | -4.5V to 7.5V                         |
| • Power Dissipation, $P_D @ T_A = 25^{\circ}C$                                              |                                       |
| SOT-23-6                                                                                    | - 1.09W                               |
| Package Thermal Resistance (Note 2)                                                         |                                       |
|                                                                                             |                                       |
| SOT-23-6, θJA                                                                               | - 91.5°C/W                            |
| <ul> <li>SOT-23-6, θ<sub>JA</sub></li> <li>Lead Temperature (Soldering, 10 sec.)</li> </ul> |                                       |
|                                                                                             | - 260°C                               |
| Lead Temperature (Soldering, 10 sec.)                                                       | - 260°C<br>- –40°C to 150°C           |
| <ul> <li>Lead Temperature (Soldering, 10 sec.)</li> <li>Junction Temperature</li> </ul>     | - 260°C<br>- –40°C to 150°C           |

#### **Recommended Operating Conditions** (Note 4)

| ٠ | Supply Input Voltage       | 2.7V to 6V     |
|---|----------------------------|----------------|
| ٠ | Ambient Temperature Range  | -40°C to 85°C  |
| • | Junction Temperature Range | -40°C to 125°C |

## **Electrical Characteristics**

| $(V_{IN} = 3.6V, T_A = 25^{\circ}C, unless oth)$ | nerwise specified) |
|--------------------------------------------------|--------------------|
|--------------------------------------------------|--------------------|

| Parameter                  |                | Symbol            | Test Conditions                                | Min   | Тур  | Max   | Unit |  |
|----------------------------|----------------|-------------------|------------------------------------------------|-------|------|-------|------|--|
| Input Voltage              |                | VIN               |                                                | 2.7   |      | 6     | V    |  |
| Feedback Ref               | erence Voltage | V <sub>REF</sub>  |                                                | 0.588 | 0.6  | 0.612 | V    |  |
| Feedback Lea               | kage Current   | I <sub>FB</sub>   | V <sub>FB</sub> = 0.6V                         |       |      | 0.1   | μA   |  |
|                            |                |                   | Active ,V <sub>FB</sub> = 0.63V, not switching |       | 300  |       |      |  |
| DC Bias Curre              | int            |                   | Shutdown                                       |       |      | 1     | μA   |  |
| Switching Leakage Current  |                |                   |                                                |       |      | 1     | μA   |  |
| Switching Frequency        |                |                   |                                                | 0.8   | 1    | 1.2   | MHz  |  |
| Switch On Resistance, Low  |                | R <sub>NMOS</sub> | I <sub>SW</sub> = 0.3A                         |       | 70   |       | mΩ   |  |
| Switch On Resistance, High |                | R <sub>PMOS</sub> | I <sub>SW</sub> = 0.3A                         |       | 100  |       | mΩ   |  |
| Valley Current Limit       |                | ILIM              |                                                | 2.5   | 3.5  |       | А    |  |
| Under-Voltage              | e Lockout      |                   | VDD rising                                     |       | 2.25 | 2.5   | V    |  |
| Threshold                  |                | Vuvlo             | VDD falling                                    |       | 2    |       | V    |  |
| Over-Temperature Threshold |                |                   |                                                |       | 150  |       | °C   |  |
| Enable Input               | Logic-High     | VIH               |                                                | 1.5   |      |       | V    |  |
| Voltage                    | Logic-Low      | VIL               |                                                |       |      | 0.4   | V    |  |



| Parameter                             | Symbol           | Test Conditions | Min | Тур | Max | Unit |
|---------------------------------------|------------------|-----------------|-----|-----|-----|------|
| PG Pin Threshold                      |                  | Rising          |     | 90  |     | 0/   |
| (relative to V <sub>OUT</sub> )       |                  | Falling         |     | 85  |     | %    |
| PG Open-Drain Impedance<br>(PG = low) |                  |                 |     | 10  |     | Ω    |
| Soft-Start Time                       | tss              |                 |     | 1.2 |     | ms   |
| Minimum Off-Time                      | toff_min         |                 | 70  | 120 | 180 | ns   |
| Maximum Duty Cycle                    | D <sub>MAX</sub> | (Note 5)        | 70  |     |     | %    |
| Output Discharge Switch On Resistance |                  |                 |     | 1.8 |     | kΩ   |

**Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

- Note 2.  $\theta_{JA}$  is measured under natural convection (still air) at  $T_A = 25^{\circ}C$  with the component mounted on a high effective-thermalconductivity four-layer test board on a JEDEC 51-7 thermal measurement standard. The first layer is filled with copper.  $\theta_{JC}$  is measured at the lead of the package.
- Note 3. Devices are ESD sensitive. Handling precaution recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.

Note 5. Guaranteed by design.

## **Typical Application Circuit**



\*CFF : Optional for performance fine-tune

| V <sub>OUT</sub> (V) | <b>R1 (k</b> Ω) | <b>R2 (k</b> Ω) | <b>C<sub>IN</sub> (μF)</b> | <b>L (</b> μ <b>H)</b> | <b>C<sub>OUT</sub> (μF)</b> |  |  |  |  |
|----------------------|-----------------|-----------------|----------------------------|------------------------|-----------------------------|--|--|--|--|
| 3.3                  | 90              | 20              | 10                         | 1 to 3.3               | 22                          |  |  |  |  |
| 1.8                  | 100             | 50              | 10                         | 1 to 3.3               | 22                          |  |  |  |  |
| 1.5                  | 100             | 66.6            | 10                         | 1 to 3.3               | 22                          |  |  |  |  |
| 1.2                  | 100             | 100             | 10                         | 1 to 3.3               | 22                          |  |  |  |  |
| 1.05                 | 100             | 133             | 10                         | 1 to 3.3               | 22                          |  |  |  |  |
| 1                    | 100             | 148             | 10                         | 1 to 3.3               | 22                          |  |  |  |  |

### **Table 1. Suggested Component Values**

Note : All input and output capacitance in the suggested parameter mean the effective capacitance. The effective capacitance needs to consider any De-rating effect like DC bias.



## **Typical Operating Characteristics**

**RT8098D** 









Output Voltage vs. Output Current





0.65

0.64

0.63

0.62

0.61

0.60

0.59

0.58

0.57

0.56

0.55

5.0

4.5

4.0

3.5

3.0

2.5

2.0

1.5 1.0

0.5

0.0

330

310 300

290

280 270

Quiescent Current (µA)

Shutdown Current (µA)

Reference Voltage (V)

**Reference Voltage vs. Input Voltage** 

1.4 Switcing Frequency (MHz) 1.3 1.2 1.1 1.0 0.9 0.8 0.7 0.6 l<sub>OUT</sub> = 0.6A 0.5 3 3.5 4 4.5 2.5 5 2.5 3 3.5 4 4.5 5 5.5 Input Voltage (V) Input Voltage (V) Shutdown Current vs. Input Voltage Shutdown Current vs. Temperature 5.0 4.5 4.0 Shutdown Current (µA) 3.5 3.0 2.5 2.0 1.5 1.0 0.5  $V_{EN} = 0V$ V<sub>EN</sub> = 0V 0.0 2.5 3 3.5 4 4.5 5 5.5 -50 -25 0 25 50 75 100 Input Voltage (V) Temperature (°C) **Quiescent Current vs. Input Voltage Quiescent Current vs. Temperature** 400 350 380 340 360 Quiescent Current (µA) 340 320 320 300 280 260 240 220 260 V<sub>FB</sub> = 0.63V, LX no switch  $V_{IN} = 5V$ 250 200 -25 25 50 75 100 2.5 3 3.5 4 4.5 5 5.5 -50 0 Temperature (°C) Input Voltage (V)

1.5

**RT8098D** 

5.5

125

Switching Frequency vs. Input Voltage

125











Time (10ms/Div)

Copyright © 2021 Richtek Technology Corporation. All rights reserved.

### **Application Information**

The RT8098D is a single-phase step-down converter. It provides single feedback loop constant on-time, current mode control with fast transient response. An internal 0.6V reference allows the output voltage to be precisely regulated for low output voltage applications. A fixed switching frequency (1MHz) oscillator and internal compensation are integrated to minimize external component count. Protection features include overcurrent protection, under-voltage protection and overtemperature protection.

### **Output Voltage Setting**

Connect a resistive voltage divider at the FB between  $V_{OUT}$  and GND to adjust the output voltage. The output voltage is set according to the following equation :

$$V_{OUT} \ = \ V_{REF} \times \left(1 + \frac{R1}{R2}\right)$$

where  $V_{\mathsf{REF}}$  is the feedback reference voltage 0.6V (typ.).



Figure 1. Setting  $V_{OUT}$  with a Voltage Divider

### Chip Enable and Disable

The EN pin allows for power sequencing between the controller bias voltage and another voltage rail. The RT8098D remains in shutdown if the EN pin is lower than 400mV. When the EN pin rises above the  $V_{EN}$  trip point, the RT8098D begins a new initialization and softstart cycle.

### **Internal Soft-Start**

The RT8098D provides an internal soft-start function to prevent large inrush current and output voltage overshoot when the converter starts up. The soft-start (SS) automatically begins once the chip is enabled. During soft-start, the internal soft-start capacitor becomes charged and generates a linear ramping up voltage across the capacitor. This voltage clamps the voltage at the FB pin, causing PWM pulse width to increase slowly and in turn reduce the input surge current. The internal 0.6V reference takes over the loop control once the internal ramping-up voltage becomes higher than 0.6V.

### **UVLO Protection**

The RT8098D has input Under-Voltage Lockout protection (UVLO). If the input voltage exceeds the UVLO rising threshold voltage (2.25V typ.), the converter resets and prepares the PWM for operation. If the input voltage falls below the UVLO falling threshold voltage during normal operation, the device will stop switching. The UVLO rising and falling threshold voltage has a hysteresis to prevent noisecaused reset.

### **Inductor Selection**

The switching frequency (on-time) and operating point (% ripple or LIR) determine the inductor value as shown below:

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{f_{SW} \times LIR \times I_{LOAD}(MAX) \times V_{IN}}$$

where LIR is the ratio of the peak-to-peak ripple current to the average inductor current.

Find a low loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. The core must be large enough not to saturate at the peak inductor current ( $I_{PEAK}$ ) :

$$I_{PEAK} = I_{LOAD(MAX)} + \left(\frac{LIR}{2} \times I_{LOAD(MAX)}\right)$$

The calculation above serves as a general reference. To further improve transient response, the output inductor can be further reduced. This relation should be considered along with the selection of the output capacitor.

Inductor saturation current should be chosen over IC's current limit.



### **Input Capacitor Selection**

High quality ceramic input decoupling capacitor, such as X5R or X7R, with values greater than  $22\mu$ F are recommended for the input capacitor. The X5R and X7R ceramic capacitors are usually selected for power regulator capacitors because the dielectric material has less capacitance variation and more temperature stability.

Voltage rating and current rating are the key parameters when selecting an input capacitor. Generally, selecting an input capacitor with voltage rating 1.5 times greater than the maximum input voltage is a conservatively safe design.

The input capacitor is used to supply the input RMS current, which can be approximately calculated using the following equation :

$$I_{IN\_RMS} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}$$

The next step is selecting a proper capacitor for RMS current rating. One good design uses more than one capacitor with low equivalent series resistance (ESR) in parallel to form a capacitor bank.

The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be approximately calculated using the following equation :

$$\Delta V_{IN} = \frac{I_{OUT}(MAX)}{C_{IN} \times f_{SW}} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

### **Output Capacitor Selection**

The output capacitor and the inductor form a low pass filter in the Buck topology. In steady state condition, the ripple current flowing into/out of the capacitor results in ripple voltage. The output voltage ripple ( $V_{P-P}$ ) can be calculated by the following equation :

$$V_{P_P} = LIR \times I_{LOAD(MAX)} \times \left(ESR + \frac{1}{8 \times C_{OUT} \times f_{SW}}\right)$$

When load transient occurs, the output capacitor supplies the load current before the controller can respond. Therefore, the ESR will dominate the output voltage sag during load transient. The output voltage undershoot ( $V_{SAG}$ ) can be calculated by the following equation :

### $V_{SAG} = \Delta I_{LOAD} \times ESR$

For a given output voltage sag specification, the ESR value can be determined.

Another parameter that has influence on the output voltage sag is the equivalent series inductance (ESL). The rapid change in load current results in di/dt during transient. Therefore, the ESL contributes to part of the voltage sag. Using a capacitor with low ESL can obtain better transient performance. Generally, using several capacitors connected in parallel can have better transient performance than using a single capacitor for the same total ESR.

### **Thermal Considerations**

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula :

 $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = \left(\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}\right) / \theta_{\mathsf{J}\mathsf{A}}$ 

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-toambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a SOT-23-6 package, the thermal resistance,  $\theta_{JA}$ , is 91.5°C/W on a standard JEDEC 51-7 high effective-thermal-conductivity four-layer test board. The maximum power dissipation at  $T_A = 25$ °C can be calculated as below :

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (91.5^{\circ}C/W) = 1.09W$  for a SOT-23-6 package.

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_{J(MAX)}$  and the thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 2 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.

| Copyright © 2021 | Richtek Te | chnology Corporation. All rights reserved. | RICHTEK | is a registered trademark of Richtek Technology Corporation. |
|------------------|------------|--------------------------------------------|---------|--------------------------------------------------------------|
| DS8098D-02       | June       | 2021                                       |         | www.richtek.com                                              |





Figure 2. Derating Curve of Maximum Power Dissipation

Copyright © 2021 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation. www.richtek.com



## **Outline Dimension**



| Symbol | Dimensions | n Millimeters | <b>Dimensions In Inches</b> |       |  |
|--------|------------|---------------|-----------------------------|-------|--|
| Symbol | Min        | Max           | Min                         | Max   |  |
| А      | 0.889      | 1.295         | 0.031                       | 0.051 |  |
| A1     | 0.000      | 0.152         | 0.000                       | 0.006 |  |
| В      | 1.397      | 1.803         | 0.055                       | 0.071 |  |
| b      | 0.250      | 0.560         | 0.010                       | 0.022 |  |
| С      | 2.591      | 2.997         | 0.102                       | 0.118 |  |
| D      | 2.692      | 3.099         | 0.106                       | 0.122 |  |
| е      | 0.838      | 1.041         | 0.033                       | 0.041 |  |
| Н      | 0.080      | 0.254         | 0.003                       | 0.010 |  |
| L      | 0.300      | 0.610         | 0.012                       | 0.024 |  |

SOT-23-6 Surface Mount Package

## **Footprint Information**



| Deskere                    | Number of | Footprint Dimension (mm) |      |      |      |      | Talawayaa |           |
|----------------------------|-----------|--------------------------|------|------|------|------|-----------|-----------|
| Package                    | Pin       | P1                       | А    | В    | С    | D    | М         | Tolerance |
| TSOT-26/TSOT-26(FC)/SOT-26 | 6         | 0.95                     | 3.60 | 1.60 | 1.00 | 0.70 | 2.60      | ±0.10     |

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

RICHTEK

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries

Copyright © 2021 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

www.richtek.com