

# **Description**

The 83PR226I-01 is a programmable LVPECL synthesizer that is "forward" footprint compatible with standard 5mm x 7mm oscillators. Forward footprint compatibility means, a board is designed to accommodate the crystal oscillator interface, and the optional control pins are also fully compatible with a canned oscillator footprint (the canned oscillator will drop onto the 10-VFQFN footprint for second sourcing purposes). This capability provides designers with programability and lead time advantages of silicon/crystal based solutions, while maintaining compatibility with industry standard 5mm x 7mm oscillator footprints for ease of supply chain management. Oscillator-level performance is maintained with IDT's 3<sup>rd</sup> generation FemtoClock<sup>®</sup> PLL technology, which delivers sub 1ps RMS phase jitter.

The 83PR226I-01 defaults to 125MHz using a 25MHz crystal with all 4 of the programming pins floating (pulled HIGH with internal pullup resistors), but can be also be set to 15 different frequency multiplier settings to support a wide variety of applications. The table below shows some of the more common application settings.

## **Features**

- **•** Footprint compatible with 5mm x 7mm differential oscillators
- **•** One differential LVPECL output pair
- **•** Crystal oscillator interface which can also be overdriven a single-ended or differential reference clock
- **•** Output frequency range: 83.33MHz 213.33MHz
- **•** Crystal/Input frequency range: 15.625MHz 32MHz
- **•** VCO range: 500MHz 640MHz
- **•** PCI Express (2.5Gb/s) and Gen 2 (5 Gb/s) jitter compliant
- **•** Cycle-to-cycle jitter: 45ps (maximum)
- **•** RMS phase jitter @ 125MHz, 1.875MHz 20MHz: 0.47ps (typical)
- **•** Full 3.3V or 2.5V operating supply
- **•** -40°C to 85°C ambient operating temperature
- **•** Available in lead-free (RoHS 6) packages



#### **Common Applications and Settings (not exhaustive)**

## **Pin Assignments**



**5mm x 7mm x 1mm package body K Package Top View**

# RENESAS

# **Block Diagram**



# **Table 1. Pin Descriptions**



NOTE: *Pullup* refers to internal input resistors. See Table 2, *Pin Characteristics,* for typical values.

# **Table 2. Pin Characteristics**



# **Function Tables**

**Table 3A. Feedback Divider M Function Table**

| M1 | M <sub>0</sub> | <b>M</b> Value |
|----|----------------|----------------|
|    |                | $-32$          |
|    |                | $-24$          |
|    |                | $-20$          |
|    |                | $-25$          |

#### **Table 3B. Output Divider N Function Table**



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



# **DC Electrical Characteristics**

<code>Table 4A. Power Supply DC Characteristics, V $_{\rm CC}$  = 3.3V  $\pm$  5%, V $_{\sf EE}$  = 0V, T $_{\sf A}$  = -40°C to 85°C, T $_{\sf b}$  = 105°C</code>



## <code>Table 4B. Power Supply DC Characteristics, V $_{\rm CC}$  = 2.5V  $\pm$  5%, V $_{\sf EE}$  = 0V, T $_{\sf A}$  = -40°C to 85°C, T $_{\sf b}$  = 105°C</code>



#### <code>Table 4C. LVCMOS/LVTTL DC Characteristics, V</code>  $_{\rm CC}$  = 3.3V  $\pm$  5% or 2.5V  $\pm$  5%, V $_{\rm EE}$  = 0V, T $_{\rm A}$  = -40°C to 85°C, T $_{\rm b}$  = 105°C



#### **Table 4D. LVPECL DC Characteristics,** V<sub>CC</sub> = 3.3V  $\pm$  5%, V<sub>EE</sub> = 0V, T<sub>A</sub> = -40°C to 85°C, T<sub>b</sub> = 105°C



NOTE 1: Outputs termination with 50 $\Omega$  to  $V_{CC} - 2V$ .

#### **Table 4E. LVPECL DC Characteristics,** V<sub>CC</sub> = 2.5V  $\pm$  5%, V<sub>EE</sub> = 0V, T<sub>A</sub> = -40°C to 85°C, T<sub>b</sub> = 105°C



NOTE 1: Outputs termination with 50 $\Omega$  to V<sub>CC</sub> – 2V.

#### **Table 5. Crystal Characteristics**



# **AC Electrical Characteristics**



**Table 6A. AC Characteristics,** V<sub>CC</sub> = 3.3V  $\pm$  5%, V<sub>EE</sub> = 0V, T<sub>A</sub> = -40°C to 85°C, T<sub>b</sub> = 105°C

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Please refer to the Phase Noise plots.

NOTE 3: Peak-to-Peak jitter after applying system transfer function for the Common Clock Architecture. Maximum limit for PCI Express Gen 1 is 86ps peak-to-peak for a sample size of  $10^6$  clock periods.

NOTE 4: RMS jitter after applying the two evaluation bands to the two transfer functions defined in the Common Clock Architecture and reporting the worst case results for each evaluation band. Maximum limit for PCI Express Generation 2 is 3.1ps RMS for tREFCLK\_HF\_RMS (High Band) and 3.0ps RMS for  $t_{REFCLKLF-RMS}$  (Low Band).

NOTE 5: This parameter is guaranteed using a 25MHz crystal.



# **Table 6B. AC Characteristics,**  $\rm V_{CC}$  = 2.5V  $\pm$  5%, V<sub>EE</sub> = 0V, T<sub>A</sub> = -40°C to 85°C, T<sub>b</sub> = 105°C

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Please refer to the Phase Noise plots.

NOTE 3: Peak-to-Peak jitter after applying system transfer function for the Common Clock Architecture. Maximum limit for PCI Express Gen 1 is 86ps peak-to-peak for a sample size of  $10^6$  clock periods.

NOTE 4: RMS jitter after applying the two evaluation bands to the two transfer functions defined in the Common Clock Architecture and reporting the worst case results for each evaluation band. Maximum limit for PCI Express Generation 2 is 3.1ps RMS for tREFCLK\_HF\_RMS (High Band) and 3.0ps RMS for t<sub>REFCLK\_LF\_RMS</sub> (Low Band).

NOTE 5: This parameter is guaranteed using a 25MHz crystal.





**Typical Phase Noise at 100MHz (3.3V)**



# **Typical Phase Noise at 125MHz (3.3V)**



# RENESAS

# **Parameter Measurement Information**



**3.3V LVPECL Output Load AC Test Circuit**





**2.5V LVPECL Output Load AC Test Circuit**



**Output Duty Cycle/Pulse Width/Period**



**Output Rise/Fall Time**

**Cycle-to-Cycle Jitter**



**RMS Phase Jitter**

# **Parameter Measurement Information, continued**



**PLL Lock Time**

# **Applications Information**

## **Recommendations for Unused Input Pins**

#### **Inputs:**

#### **LVCMOS Control Pins**

All control pins have internal pull-ups; additional resistance is not required but can be added for additional protection. A 1k $\Omega$  resistor can be used.

### **Crystal Input Interface**

The 83PR226I-01 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 1* below were determined using an 18pF parallel resonant crystal and were chosen to minimize the ppm error.



**Figure 1. Crystal Input Interface**

## **Overdriving the XTAL Interface**

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 2A.* The XTAL\_OUT pin can be left floating. The maximum amplitude of the input signal should not exceed 2V and the input edge rate can be as slow as 10ns. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be 100 $\Omega$ . This can also be accomplished by removing R1 and making R2 50 $\Omega$ . By overdriving the crystal oscillator, the device will be functional, but note, the device performance is guaranteed by using a quartz crystal.



**Figure 2A. General Diagram for LVCMOS Driver to XTAL Input Interface**



**Figure 2B. General Diagram for LVPECL Driver to XTAL Input Interface**

## **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 3.* The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkorís Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.



**Figure 3. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)**

## **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible signals. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



**Figure 4A. 3.3V LVPECL Output Termination**



**Figure 4B. 3.3V LVPECL Output Termination**

# **Termination for 2.5V LVPECL Outputs**

*Figure 5A* and *Figure 5B* show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$  to V<sub>CC</sub> – 2V. For V<sub>CC</sub> = 2.5V, the V<sub>CC</sub> – 2V is very close to ground level. The R3 in Figure 5B can be eliminated and the termination is shown in *Figure 5C.*



**Figure 5A. 2.5V LVPECL Driver Termination Example**



**Figure 5C. 2.5V LVPECL Driver Termination Example**



**Figure 5B. 2.5V LVPECL Driver Termination Example**

## **Schematic Example**

*Figure 6* shows an example of 83PR226I-01 application schematic. In this example, the device is operated at V<sub>CC</sub> = 3.3V. The 18pF parallel resonant 25MHz crystal is used. The C1 = 27pF and C2 = 27pF are recommended for frequency accuracy. For different board layout, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy. Two examples of LVPECL termination are shown in this schematic. Additional termination approaches are shown in the LVPECL Termination Application Note.



**Figure 6. 83PR226I-01 Schematic Example**

## **PCI Express Application Note**

PCI Express jitter analysis methodology models the system response to reference clock jitter. The block diagram below shows the most frequently used *Common Clock Architecture* in which a copy of the reference clock is provided to both ends of the PCI Express Link.

In the jitter analysis, the transmit (Tx) and receive (Rx) SerDes PLLs are modeled as well as the phase interpolator in the receiver. These transfer functions are called H1, H2, and H3 respectively. The overall system transfer function at the receiver is:  $Ht(s) = H3(s) \times [H1(s) - H2(s)]$ 

The jitter spectrum seen by the receiver is the result of applying this system transfer function to the clock spectrum  $X(s)$  and is:

$$
Y(s) = X(s) \times H3(s) \times [H1(s) - H2(s)]
$$

In order to generate time domain jitter numbers, an inverse Fourier Transform is performed on  $X(s) \times H3(s) \times [H1(s) - H2(s)]$ .



**PCI Express Common Clock Architecture**

For **PCI Express Gen 1**, one transfer function is defined and the evaluation is performed over the entire spectrum: DC to Nyquist (e.g. for a 100MHz reference clock:  $0$ Hz  $-$  50MHz) and the jitter result is reported in peak-peak.



**PCIe Gen 1 Magnitude of Transfer Function**

For **PCI Express Gen 2**, two transfer functions are defined with 2 evaluation ranges and the final jitter number is reported in RMS. The two evaluation ranges for PCI Express Gen 2 are: 10kHz  $-$  1.5MHz (Low Band), and 1.5MHz  $-$  Nyquist (High Band). The plots show the individual transfer functions as well as the overall transfer function Ht.



**PCIe Gen 2A Magnitude of Transfer Function**



**PCIe Gen 2B Magnitude of Transfer Function**

For a more thorough overview of PCI Express jitter analysis methodology, please refer to IDT Application Note *PCI Express Reference Clock Requirements.*

# **Power Considerations**

This section provides information on power dissipation and junction temperature for the 83PR226I-01. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the 83PR226I-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core) $_{MAX}$  =  $V_{CC}$   $_{MAX}$   $\times$   $I_{EE}$   $_{MAX}$  = 3.465V  $\times$  172mA = 595.98mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair

**Total Power**\_ $_{MAX}$  (3.465V, with all outputs switching) = 595.98mW + 30mW = 625.98mW

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  × Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{IA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 38.05°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}$ C + 0.626W  $\times$  38.05°C/W = 108.8°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board.

#### Table 7. Thermal Resistance  $\theta_{JA}$  for 10-VFQFN, Forced Convection



# **ENESAS**

#### **3. Calculations and Equations.**

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in *Figure 7.*



**Figure 7. LVPECL Driver Circuit and Termination**

To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of  $V_{CC}$  – 2V.

- For logic high,  $V_{\text{OUT}} = V_{\text{OH}}$  MAX =  $V_{\text{CC}}$  MAX 0.9V  $(V_{CC\_MAX} - V_{OH\_MAX}) = 0.9V$
- For logic low,  $V_{\text{OUT}} = V_{\text{OL}}$   $_{\text{MAX}} = V_{\text{CO}}$   $_{\text{MAX}} 1.7V$  $(V_{CC~MAX} - V_{OL~MAX}) = 1.7V$

Pd H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

 $Pd_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_L] \times (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}) / R_L] \times (V_{CC\_MAX} - V_{OH\_MAX})]$  $[(2V - 0.9V)/50\Omega] \times 0.9V = 19.8$ mW

 $Pd_L = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_L] \times (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}) / R_L] \times (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}) / R_L] \times (V_{CC\_MAX} - V_{OL\_MAX})]$  $[(2V – 1.7V)/50 $\Omega$ ] × 1.7V = 10.2mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30mW**

# **Reliability Information**

#### Table 8.  $\theta_{JA}$  vs. Air Flow Table for a 10-VFQFN



#### Table 9.  $\theta_{\text{JB}}$  for a 10-VFQFN



### **Transistor Count**

The transistor count for 83PSR226I-01 is: 6613

# RENESAS

# **Package Outline**

**Package Outline - K Suffix for 10-Lead VFQFN**



# RENESAS

## | 6024 Silver Creek Valley Road<br>| San Jose CA 95138<br>| PHONE: (408) 284–8572<br>| FAX: (408) 284–3572 SHEET 2 OF 2  $rac{20}{14}$ APPROVED RAC ∣⊭|ୁ∨  $\frac{1}{\frac{1}{100}}\frac{1}{\sqrt{19}}$  $01/20/12$  $\frac{8}{12/13}$ NR/NRG10 PACKAGE OUTLINE<br>5.0 x 7.0 mm BODY<br>1.0/2.54 mm PITCH OEN DRAWING No.<br>PSC-4216 **DATE** DO NOT SCALE DRAWING ā www.IDT.com CORRECT THE TITLE<br>COMBINE POD & LAND PATTERN |<br>|E FLIP THE LAND PATTERN ت ⊯ **REVISIONS** DESCRIPTION<br>Initial Release ANGULAR  $\frac{\mathsf{DATE}}{\mathsf{1/19/12}}$ TOLERANCES<br>UNLESS SPECIFIED XH 1<br>XXH .05<br>XXH .030<br>APROVALS<br>DRAWN *QALC*<br>DHECKED |န္နုဒု||ေအ  $3.80$ 1. ALL DIMENSION ARE IN mm. ANGLES IN DEGREES.<br>2. TOP DOWN VIEW. AS VIEWED ON PCB.<br>3. COMPONENT OUTLINE SHOW FOR REFERENCE IN GREEN.<br>4. LAND PATTERN IN BLUE. NSMD PATTERN ASSUMED.<br>5. LAND PATTERN RECOMMENDATION PER IPC-735  $155 -0.45$ ŧ.  $\boxed{\circ}$  $-180 -2.65 -5.75 -100$  $-145$ 2.54  $1001$ 5.70 7.70 NOTES:

#### **Package Outline - K Suffix for 10-VFQFN (CONT)**

# **Ordering Information**

## **Table 10. Ordering Information**



# **Revision History Sheet**



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

**Corporate Headquarters Contact Information**<br>
TOYOSU FORESIA, 3-2-24 Toyosu,<br>
Koto-ku, Tokyo 135-0061, Japan<br>
Koto-ku, Tokyo 135-0061, Japan www.renesas.com office, please visit:

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales www.renesas.com/contact/