



# 5-A, 20-V High-Current Load Switch

Check for Samples: TPS2590

# **FEATURES**

- **Integrated Pass MOSFET**
- Up to 20-V Bus Operation
- **Programmable Fault Timer**
- **Programmable Fault Current**
- **Programmable Hard Current-Limit**
- **Fast Disable**
- **Thermal Shutdown**
- **Load Fault Alert**
- **Latching and Auto-retry Operation**
- 4-mm x 4-mm QFN
- -40°C to 125°C Junction Temperature Range
- UL2367 Recognized File Number E169910

### **APPLICATIONS**

- **RAID Arrays**
- **Telecommunications**
- **Plug-In Circuit Boards**
- **Disk Drives**
- **SSDs**
- **PCIE**
- **Fan Control**
- Notebooks and Netbooks

# **DESCRIPTION**

The TPS2590 device provides highly integrated hotswap power management and superior protection in applications where the load is powered by busses up to 20 V. The maximum UV turn-on threshold of 2.9 V makes the TPS2590 device well suited to standard bus voltages as low as 3.3 V. This device is intended for systems where a voltage bus must be protected to prevent load shorts from interrupting or damaging other system components. The TPS2590 device is in a 16-pin QFN package.

The TPS2590 device has multiple programmable protection features. Load protection is accomplished by a non-current-limiting fault threshold, a hard current-limit threshold, and a fault timer. The dual current thresholds allow the system to draw high current for short periods without causing a voltage droop at the load. An example of this is a disk drive startup. This technique is ideal for loads that experience brief high demand, but benefit from protection levels consistent with average current draw.

Hotswap MOSFET protection is provided by power limit circuitry which protects the internal MOSFET against SOA related failures.

The TPS2590 device provides a fault indicator output and allows latch off or retry on fault.

# 12-V, 3.5-A APPLICATION



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1) (2)

|                                                              |                            |      | MIN  | MAX                | UNIT |  |
|--------------------------------------------------------------|----------------------------|------|------|--------------------|------|--|
| Input voltage range IN, OUT                                  |                            | -0.3 | 25   | M                  |      |  |
| Voltage range FLT                                            |                            |      | -0.3 | 20                 | V    |  |
| Output sink current FLT                                      |                            |      | 10   | mA                 |      |  |
| Input voltage range, EN                                      |                            | -0.3 | 6    | V                  |      |  |
| Input current, RTRY (RTRY inter                              |                            |      | 35   | uA                 |      |  |
| Voltage range CT <sup>(3)</sup> , IFLT <sup>(3)</sup> , ILIN |                            | -0.3 | 3    | V                  |      |  |
| EOD matter                                                   | Human body model (HBM)     |      |      | 2.5                | kV   |  |
| ESD rating                                                   | Charged device model (CDM) |      |      | 400                | V    |  |
| Operating junction temperature range, T <sub>J</sub>         |                            |      |      | Internally Limited |      |  |
| Storage temperature range, T <sub>stg</sub>                  |                            |      |      | 150                | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

- (2) All voltage values are with respect to GND.
- (3) Do not apply voltage to pin.

# DISSIPATION RATINGS<sup>(1)</sup> (2) (3) (4)

| PACKAGE | PACKAGE θ <sub>JA</sub> LOW K, °C/W |    | θ <sub>JA</sub> BEST 4, °C/W |
|---------|-------------------------------------|----|------------------------------|
| RSA     | 211                                 | 55 | 50                           |

- (1) Tested per JEDEC JESD51, natural convection. The definitions of high-k and low-k are per JESD 51-7and JESD 51-3.
- (2) Low-k (2 signal no plane, 3-inch by 3-inch board, 0.062-inch thick, 1-oz copper) test board with the pad soldered, and an additional 0.12 inch. 2 of top-side copper added to the pad.
- (3) High-k is a (2 signal 2 plane) test board with the pad soldered.
- (4) The best case thermal resistance is obtained using the recommendations per SLMA002A (2 signal 2 plane with the pad connected to the plane).

# RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                             | MIN  | NOM MAX | UNIT |
|-----------------------------|------|---------|------|
| Input voltage range IN, OUT | 3    | 20      |      |
| Voltage range EN            | 0    | 5       | V    |
| Voltage range FLT           | 0    | 20      |      |
| Output sink current FLT     | 0    | 1       | mA   |
| Voltage range RTRY          | 0    | 3       | ٧    |
| ССТ                         | 0.1  |         | nF   |
| Output current, IOUT        | 0    | 5.5     | Α    |
| R <sub>RFLT</sub>           | 49.9 | 200     | kΩ   |
| R <sub>RLIM</sub>           | 40.2 | 100     | kΩ   |
| Junction temperature        | -40  | 125     | °C   |



# **ELECTRICAL CHARACTERISTICS**

Over operating free-air temperature range,  $V_{IN} = 3 \text{ V} - 20 \text{ V}$ ,  $\overline{EN} = 0 \text{ V}$ ,  $\overline{FLT} = \text{open}$ ,  $\overline{RTRY} = \text{open}$ ,

| PARAMETER        |                                                                | TEST CONDITIONS                                                                                                                                        | MIN       | TYP  | MAX | UNIT |  |
|------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|-----|------|--|
| IN               |                                                                |                                                                                                                                                        | *         |      | •   |      |  |
|                  | UVLO                                                           | V <sub>IN</sub> ↑                                                                                                                                      | 2.6       | 2.85 | 2.9 | ٧    |  |
|                  |                                                                | Hysteresis                                                                                                                                             |           | 150  |     | mV   |  |
|                  | Bias current                                                   | <u>EN</u> = 2.4 V                                                                                                                                      |           | 25   | 100 | μA   |  |
|                  |                                                                | <u>EN</u> = 0 ∨                                                                                                                                        |           | 3.9  | 5   | mA   |  |
| OUT              |                                                                |                                                                                                                                                        | *         |      | '   |      |  |
|                  | RON                                                            | $R_{\text{IN-OUT}}$ , $I_{\text{OUT}} < I_{\text{LIM}}$ , 1 A $\leq I_{\text{OUT}} \leq 4.5$ A                                                         |           | 29.5 | 42  | mΩ   |  |
|                  |                                                                | $I_{OUT}$ $V_{IN}$ : 12 V, $C_{LOAD}$ = 1000 $\mu$ F, $\overline{EN}$ : 3 V $\rightarrow$ 0 V                                                          | 3         | 5    | 7.5 | W    |  |
|                  | Reverse diode voltage                                          | $V_{OUT} > V_{IN}$ , $\overline{EN} = 5$ V, $I_{IN} = -1$ A                                                                                            |           | 0.77 | 1   | V    |  |
| IFLT             | -                                                              |                                                                                                                                                        | 1         |      |     |      |  |
|                  |                                                                | $I_{OUT} \uparrow$ , $I_{CT}$ : sinking $\rightarrow$ sourcing, pulsed test (R <sub>RFLT</sub> = 200 k $\Omega$ )                                      | 0.8       | 1    | 1.2 |      |  |
| FAULT            | Fault current threshold                                        | $I_{OUT} \uparrow$ , $I_{CT}$ : sinking $\rightarrow$ sourcing, pulsed test (R <sub>RFLT</sub> = 100 k $\Omega$ )                                      | 1.8       | 2    | 2.2 | Α    |  |
|                  |                                                                | $I_{OUT}$ $\uparrow$ , $I_{CT}$ : sinking $\rightarrow$ sourcing, pulsed test (R <sub>RFLT</sub> = 49.9 k $\Omega$ )                                   | 3.6       | 4    | 4.4 |      |  |
| ILIM             | l .                                                            | , , , , , , , , , , , , , , , , , , , ,                                                                                                                | 1         |      |     |      |  |
|                  | Current limit program                                          | $R_{RLIM} = 100 \text{ k}\Omega$                                                                                                                       | 1.6       | 2    | 2.4 |      |  |
| I <sub>LIM</sub> | Current-limit program $I_{VOUT} -, V_{VIN} - V_{OUT} = 0.3 V,$ | mint program                                                                                                                                           |           | 3    | 3.4 | Α    |  |
| LIIVI            | pulsed test                                                    |                                                                                                                                                        |           |      |     |      |  |
| CT               |                                                                | TILIW -                                                                                                                                                | 4.6       | 5    | 5.4 |      |  |
| -                |                                                                | I <sub>CT</sub> sourcing, V <sub>CT</sub> = 1 V                                                                                                        | 29        | 35   | 41  |      |  |
|                  | Charge/discharge current                                       | $I_{CT}$ sinking, $V_{CT} = 1$ V, $\overline{RTRY} = 0$ V                                                                                              | 1         | 1.4  | 1.8 | μA   |  |
|                  |                                                                | V <sub>CT</sub> ↑                                                                                                                                      | 1.3       | 1.4  | 1.5 |      |  |
|                  | Threshold voltage                                              | V <sub>CT</sub> ↓                                                                                                                                      | 0.1       | 0.16 | 0.3 | V    |  |
|                  | ON/OFF fault duty cycle                                        | V <sub>VOUT</sub> = 0 V                                                                                                                                | 2.8       | 3.7  | 4.6 | %    |  |
| ΞN               | Oliver Fladit daty by olo                                      | 1,4001 - 2,1                                                                                                                                           | 2.0       | 0.7  | 1.0 | ,,   |  |
|                  |                                                                | V <sub>EN</sub> ↓                                                                                                                                      | 0.8       | 1    | 1.5 | V    |  |
|                  | Threshold voltage                                              | Hysteresis                                                                                                                                             | 50        | 150  | 250 | mV   |  |
|                  |                                                                |                                                                                                                                                        | -1.5      | 0    | 0.5 | IIIV |  |
|                  | Input bias current                                             | V <sub>EN</sub> = 2.4 V (sinking)                                                                                                                      | 2         | 1    | 0.5 | μΑ   |  |
|                  | Turn an area and in delay.                                     | $V_{\overline{EN}} = 0.2 \text{ V (sourcing)}$                                                                                                         |           |      |     |      |  |
|                  | Turn on propagation delay                                      | $V_{IN} = 3.3 \text{ V}, I_{LOAD} = 1 \text{ A}, V_{\overline{EN}} : 2.4 \text{ V} \rightarrow 0.2 \text{ V}, V_{OUT} : \uparrow 90\% \times VI_{N}$   |           | 350  | 500 | μs   |  |
|                  | Turn off propagation delay                                     | $V_{IN} = 3.3 \text{ V}, I_{LOAD} = 1 \text{ A}, V_{\overline{EN}} : 0.2 \text{ V} \rightarrow 2.4 \text{ V}, V_{OUT} : \downarrow 10\% \times V_{IN}$ |           | 10   | 20  |      |  |
| FLT              | VOLITION                                                       | V 10V = 1 = 1                                                                                                                                          |           | 0.0  | 0.4 | .,   |  |
|                  | VOUT LOW                                                       | V <sub>CT</sub> = 1.8 V, I <sub>FLT</sub> = 1 mA                                                                                                       |           | 0.2  | 0.4 | V    |  |
| DTDY             | Leakage current                                                | $V_{\overline{FLT}} = 18 \text{ V}$                                                                                                                    |           |      | 1   | μA   |  |
| RTRY             | T                                                              | T                                                                                                                                                      |           |      |     |      |  |
|                  | Low threshold voltage                                          | Auto Retry Mode                                                                                                                                        |           |      | 8.0 | V    |  |
|                  | High threshold                                                 | Latch mode                                                                                                                                             | 2.0<br>-1 |      |     |      |  |
|                  | Input bias current                                             | bias current                                                                                                                                           |           | 0.2  | 1   | mA   |  |
|                  | ·                                                              | $V_{\overline{RTRY}} = 0.2 \text{ V}$                                                                                                                  | 50        | 25   | 0   |      |  |
| THERN            | IAL SHUTDOWN                                                   |                                                                                                                                                        |           |      |     |      |  |
|                  | Thermal shutdown                                               | TJ                                                                                                                                                     |           | 160  |     | °C   |  |
|                  |                                                                | Hysteresis                                                                                                                                             |           | 10   |     | 5    |  |



# **DEVICE INFORMATION**

# **TPS2590 FUNCTIONAL BLOCK DIAGRAM**







#### TERMINAL FUNCTIONS

| FUNCTION | TPS2590    | DESCRIPTION                                                                                                                                                                                                                               |
|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN       | 16         | Device is enabled when this pin is pulled low.                                                                                                                                                                                            |
| IN       | 1-4        | Power In and control supply voltage.                                                                                                                                                                                                      |
| RTRY     | 6          | If low, the TPS2590 will attempt to restart after an overcurrent fault. If floating (high) the device will latch off after an overcurrent fault and will not attempt to restart until $\overline{\text{EN}}$ or Vin is cycled off and on. |
| ILIM     | 7          | A resistor to ground sets the current-limit level.                                                                                                                                                                                        |
| IFLT     | 8          | A resistor to ground sets the fault current level.                                                                                                                                                                                        |
| CT       | 9          | A capacitor to ground sets the fault time.                                                                                                                                                                                                |
| GND      | 5, 13, 14  | GND                                                                                                                                                                                                                                       |
| OUT      | 10, 11, 12 | Output to the load.                                                                                                                                                                                                                       |
| FLT      | 15         | Fault low indicated the fault time has expired and the FET is switched off.                                                                                                                                                               |

# **PIN DESCRIPTION**

CT: Connect a capacitor from CT to GND to set the fault time. The fault timer starts when  $I_{OUT}$  exceeds  $I_{FAULT}$  or when SOA protection mode is active, charging the capacitor with 35  $\mu$ A from GND towards an upper threshold of 1.4 V. If the capacitor reaches the upper threshold, the internal pass MOSFET is turned off. If RTRY > 2 V, the MOSFET remains off until  $\overline{EN}$  is cycled. If  $\overline{RTRY} \leq 0.8$  V, the capacitor will discharge at 1.4  $\mu$ A to 0.16 V and then re-enable the pass MOSFET. If the upper threshold is not crossed, the capacitor will discharge at 40  $\mu$ A to 0.16 V and then to 0 V at 1.4  $\mu$ A. When the device is disabled, CT is pulled to GND through a 50-k $\Omega$  resistor.

The timer period must be chosen long enough to allow the external load capacitance to charge. The nominal (not including component tolerances) fault timer period is selected using Equation 1 where  $T_{\text{FAULT}}$  is the minimum timer period in seconds and  $C_{\text{CT}}$  is in Farads.

$$C_{CT} = \frac{T_{FAULT}}{40 \times 10^3} \tag{1}$$

If  $\overline{RTRY}$  < 0.8 V, the second and subsequent retry timer periods will be slightly shorter than the first retry period. CT nominal (not including component tolerances) discharge time,  $t_{SD}$  from 1.4 V to 0.16 V is shown in Equation 2, where  $C_{CT}$  is in Farads and  $t_{SD}$  is in seconds.

$$t_{SD} = 885.7 \times 10^3 \times C_{CT} \tag{2}$$

The nominal ratio of on-to-off times represents about a 3.7% duty cycle when a hard fault is present on the output.



FLT: Open-drain output that pulls low on any condition that causes the output to open. These conditions are either an overload with a fault time-out, or a thermal shutdown. FLT becomes operational before UV, when IN is greater than 1 V. I<sub>FAULT</sub> may not be set below 1 A to maintain the Fault Current-Limit threshold accuracy listed in Electrical Characteristics. FLT will pulse low momentarily prior to the onset of OUT ramp up during IN or EN based start-up.

**GND:** This is the most negative voltage in the circuit and is used as reference for all voltage measurements unless otherwise specified.

**IFLT:** A resistor connected from this pin to ground sets the fault current threshold (I<sub>FAULT</sub>). Currents between the fault current threshold and the current-limit are permitted to flow unimpeded for the period set by the fault timer programmed on CT. This permits loads to draw momentary surges while maintaining the protection provided by a lower average-current-limit.

The fault timer described in the CT section starts when  $I_{OUT}$  exceeds  $I_{FAULT}$ . The fault current resistor is set using Equation 3 where  $I_{FAULT}$  is in Amperes and  $R_{RFLT}$  is in Ohms.

$$R_{RFLT} = \frac{200 \text{ k}\Omega}{I_{FAULT}} \tag{3}$$

**ILIM:** A resistor connected from this pin to ground sets  $I_{LIM}$ . The TPS2590 device limits current to  $I_{LIM}$ . If the current doesn't drop below the  $I_{FAULT}$  level before the timer times out then the output will be shut off.  $R_{RLIM}$  is set by Equation 4:

$$R_{RLIM} = \frac{201 \, k\Omega}{I_{LIM}} \tag{4}$$

 $I_{LIM}$  must be set sufficiently larger than  $I_{FAULT}$  to ensure that  $I_{LIM}$  could never be less than  $I_{FAULT}$ , even after taking tolerances into account.

 $\overline{\textbf{EN}}$ : When this pin is pulled low, the IC is enabled. The input threshold is hysteretic, allowing the user to program a startup delay with an external RC circuit.  $\overline{\textbf{EN}}$  is pulled to IN with a 10 M $\Omega$  resistor and to GND with a 16.8 M $\Omega$  resistor. Because high impedance pullup/down resistors are used to reduce current draw, any external FET controlling this pin should be low leakage.

**IN:** Input voltage to the TPS2590 device. The recommended operating voltage range is 3 V to 20 V. All IN pins should be connected together and to the power source.

**OUT:** Output connection for the TPS2590 device. V<sub>OUT</sub> in the ON condition considering the ON resistance of the internal MOSFET, RON is shown in Equation 5.

$$V_{OUT} = V_{IN} - RON \times I_{OUT}$$
 (5)

All OUT pins should be connected together and to the load.

**RTRY:** When pulled low the TPS2590 device attempts to restart after a fault. If left floating or pulled high the TPS2590 device latches off after a fault. This pin is internally clamped at 3 V and is pulled to the internal 3-V supply by a diode in series with a 100-k $\Omega$  resistor.

Product Folder Links: TPS2590

Submit Documentation Feedback

**FAULT CURRENT** 

VS JUNCTION TEMPERATURE



# TYPICAL CHARACTERISTICS

2.20

-50



Figure 2.

50

T \_ - Junction Temperature - °C

100

150

# POWER LIMIT vs JUNCTION TEMPERATURE



#### SLEEP-MODE SUPPLY CURRENT (VCC = 12 V) VS JUNCTION TEMPERATURE



Figure 4.





Submit Documentation Feedback



# **TYPICAL CHARACTERISTICS (continued)**



Figure 11. Power Dissipation During 12-V Startup into a 60-  $\Omega$ , 660- $\mu$ F Load

Figure 12. Power Dissipation During 12-V Startup into a 15-  $\Omega$ , 110-µF Load



Figure 13. Startup into a  $1-\Omega$  Load

Figure 14. Firm Overload, Load Stepped From 3.8 A to 5.5 A



Figure 15. Hard Overload, Load Stepped from 3.8 A to 7.1 A

Copyright © 2009–2014, Texas Instruments Incorporated Product Folder Links: TPS2590



13.07

(8)

#### APPLICATION INFORMATION

# Startup

2.5

Large inrush current occurs when power is applied to discharged capacitors and load. During the inrush period, the TPS2590 device operates in power limit (or SOA protect mode) managing the current as VOUT rises. In SOA protect mode, the internal MOSFET power dissipation ( $[V_{IN} - V_{OUT}] \times I_{OUT}$ ) is regulated at 5 W typical while the fault timer starts and  $C_{CT}$  ramps up. As the charge builds on  $C_{LOAD}$ , the current increases towards  $I_{LIM}$ . When the capacitor is fully charged,  $I_{OUT}$  drops to the dc load value, the fault timer stops, and  $C_{CT}$  ramps down. In order for the TPS2590 device to start properly, the fault timer duration must exceed C<sub>LOAD</sub> startup time, t<sub>ON</sub>. Startup time without additional dc loading can be determined using Equation 6 where  $P_{LIM} = 5$  W (typical).

$$t_{ON} = \frac{C_{LOAD} \times P_{LIM}}{2 \times I_{LIM}^2} + \frac{C_{LOAD} \times V_{IN}^2}{2 \times P_{LIM}}$$
(6)

When the load has a resistive component in addition to C<sub>LOAD</sub>, the fault time must be extended because the resistive load current is unavailable to charge C<sub>LOAD</sub>. Table 1 and Table 2 can be used to predict start-up time in the presence of resistive dc loading.

Refer to the TPS2590 Design Calculator Tool (SLUC398) for assistance with design calculations.

R<sub>LOAD</sub> (Ω)  $C_{LOAD} = 100 \mu F$  $C_{LOAD} = 220 \mu F$  $C_{LOAD} = 470 \mu F$  $C_{LOAD} = 1000 \mu F$ 1000 0.43 0.95 2.03 4.33 10 0.5 1.11 2.36 5.03 5 1.34 2.87 0.61 6.1 3 0.91 2 4.28 9.11

Table 1. Start-up Time (ms) With DC Loading:  $V_{IN} = 5 \text{ V}$ ,  $P_{LIM} = 3 \text{ W}$ ,  $I_{LIM} = 5 \text{ A}$ 

Table 2. Start-up Time (ms) With DC Loading:  $V_{IN} = 12 \text{ V}$ ,  $P_{LIM} = 3 \text{ W}$ ,  $I_{LIM} = 5 \text{ A}$ 

2.88

6.14

| $R_{LOAD}(\Omega)$ | C <sub>LOAD</sub> _ = 100 μF | C <sub>LOAD</sub> _ = 220 μF | C <sub>LOAD</sub> = 470 μF | C <sub>LOAD</sub> _ = 1000 μF |
|--------------------|------------------------------|------------------------------|----------------------------|-------------------------------|
| 10000              | 2.46                         | 5.41                         | 11.56                      | 24.59                         |
| 100                | 2.67                         | 5.87                         | 12.55                      | 26.69                         |
| 50                 | 2.93                         | 6.45                         | 13.79                      | 29.34                         |
| 15                 | 6.7                          | 14.74                        | 31.5                       | 67.01                         |
| 13                 | 11.68                        | 25.69                        | 54.87                      | 116.75                        |

# Maximum Allowable Load to Ensure Successful Start-Up

1.31

The power limiting function of the TPS2590 device provides very effective protection for the internal FET. Expectedly, there is a supply voltage dependent maximum allowable load required for successful startup. Loads above this can cause the output to shut off because of CT timeout or thermal shutdown because V<sub>OUT</sub> hangs at an intermediate voltage below  $V_{IN}$ . The equation for maximum load (or  $R_{MIN}$  is derived using the circuit equations for  $V_{OUT}$  as a function of  $V_{IN}$ ,  $R_{LOAD}$ ,  $P_{LIM}$ , and the result is quadratic in form.

$$R_{MIN} \times I^{2} - V_{IN} \times I + P_{LIM\_MIN} = 0$$

$$I = \frac{V_{IN} \pm \sqrt{V_{IN}^{2} - 4 \times R_{MIN} \times P_{LIM\_MIN}}}{2 \times R_{MIN}}$$
(8)

$$R_{MIN} \times I = V_{OUT} = \frac{V_{IN} \pm \sqrt{V_{IN}^2 - 4 \times R_{MIN} \times P_{LIM\_MIN}}}{2}$$
(9)

When  $R_{LOAD} < R_{MIN}$ , the numerical result for  $V_{OUT}$  is real  $(V_{IN}^2 - 4 \times R_{LOAD} \times P_{LIM} > 0)$  and less than  $V_{IN}$  meaning the circuit will not start (CT or thermal shutdown). When  $R_{LOAD} > R_{MIN}$ , the numerical result for  $V_{OUT}$  is imaginary  $(V_{IN}^2 - 4 \times R_{LOAD} \times P_{LIM} < 0)$  and the circuit will start  $(V_{OUT} = V_{IN})$ . Ensure that  $R_{LOAD}$  is  $> R_{MIN}$  per Equation 11.



$$4 \times R_{MIN} \times P_{LIM\_MIN} > V_{IN}^2 \tag{10}$$

$$R_{LOAD} > R_{MIN} = \frac{V_{IN}^2}{4 \times P_{LIM\_MIN}} = \frac{V_{IN}^2}{12}$$

$$\tag{11}$$

#### **Enable Pin Considerations**

For the case when  $\overline{\text{EN}}$  is simply connected to GND, TPS2590 device begins ramping the voltage on OUT as IN rises above UVLO (~2.85V typical). If IN does not ramp monotonically, the TPS2590 device can momentarily turn off then on during startup if IN falls below approximately 2.7 V. To avoid this problem,  $\overline{\text{EN}}$  assertion can be delayed until IN is sufficiently above UVLO. A simple approach is shown in Figure 16. The 100-k $\Omega$  pullup resistor de-asserts  $\overline{\text{EN}}$  when IN is above approximately 1.75 V maximum which is well below the minimum UVLO of approximately 2.6 V. The Zener diode ensures that  $\overline{\text{EN}}$  remains below 5 V. User control to enable the TPS2590 device can be applied at the ON node to turn on the FET once IN has risen sufficiently above UVLO.



Figure 16. EN Delay Circuit

#### **Fault Timer**

The fault timer is active when the TPS2590 device is in SOA protect mode or the current is above  $I_{FAULT}$ . Figure 17 illustrates operation during non-faulted start-up ( $C_{LOAD} = 470~\mu F$  and  $I_{OUT} = 1$  A in a 12-V system).  $C_{CT}$  charges at approximately 35  $\mu A$  until the TPS2590 device exits SOA-protect mode, discharges quickly (approximately 40  $\mu A$ ) to approximately 0.16 V, and then decays slowly (approximately 1.4  $\mu A$ ) towards zero.





Figure 17. Fault Timer Operation During Start-Up

 $C_{CT}$  can be chosen for fault-free start-up including expected  $C_{LOAD}$  and  $C_{CT}$  capacitance tolerance as shown in Equation 12.

$$C_{CT} = \frac{(1 + C_{LOAD\_TOL} + C_{CT\_TOL}) \times t_{ON}}{40000}$$
(12)

# **Normal Operation**

When load current exceeds  $I_{FAULT}$  during normal operation the fault timer starts. If load current drops below  $I_{FAULT}$  before the fault timer expires, normal operation continues. If load current stays above the  $I_{FAULT}$  threshold the fault timer expires and a fault is declared. When a fault is declared a device operating in latched mode ( $\overline{RTRY} > 2 \ V$ ) turns off and can be restarted by cycling power or toggling the  $\overline{EN}$  signal. A device operating in retry mode ( $\overline{RTRY} < 0.8 \ V$ ) attempts to turn on at a 3.7% duty cycle until the fault is cleared. When  $I_{LIM}$  is reached during a fault the device goes into current-limit and the fault timer keeps running.

### Start-Up into a Short

The controller attempts to power on into a short for the duration of the timer. Figure 13 shows a small current resulting from power limiting the internal MOSFET. This happens only once in latched mode. In Retry mode, the cycle repeats at a 3.7% duty cycle.

# **Shutdown Modes**

#### Hard Overload - Fast Trip

When a hard overload causes the load current to exceed approximately  $1.6 \times I_{LIM}$  the TPS2590 device immediately shuts off current to the load without waiting for the fault timer to expire. After such a shutoff the TPS2590 device enters startup mode and attempts to apply power to the load. If the hard overload was caused by a transient, then normal startup can be expected. If the hard overload is caused by a persistent, continuous failure then the TPS2590 device goes into current-limit during the restart attempt and either latches off or attempts retry depending on the state of the  $\overline{RTRY}$  input.



#### **Overcurrent Shutdown**

Overcurrent shutdown occurs when the output current exceeds I<sub>FAULT</sub> for the duration of the fault timer. Figure 8 shows a step rise in output current which exceeds the I<sub>FAULT</sub> threshold but not the I<sub>LIM</sub> threshold. The increased current is on for the duration of the timer. When the timer expires, the output is turned off.

# Programming the Fault (I<sub>FAULT</sub>) and Current-limit (I<sub>LIM</sub>) Thresholds

The  $I_{FAULT}$  and  $I_{LIM}$  thresholds are user programmable with an external resistor. The TPS2590 device uses an internal regulation loop to provide a regulated voltage on the IFLT and ILIM pins. The current-limit thresholds are proportional to the current sourced out of IFLT and ILIM. The recommended 1% resistor range is 49.9 k $\Omega \le R_{RFLT} \le 200 \text{ k}\Omega$  and 40.2 k $\Omega \le R_{RLIM} \le 100 \text{ k}\Omega$  to ensure the rated accuracy. Many applications require that minimum fault and current-limits are known or that maximum current-limit is bounded. It is important to consider the tolerance of the fault and current-limit thresholds, as well as  $R_{RFLT}$  and  $R_{RLIM}$  when selecting values. See the ELECTRICAL CHARACTERISTICS table for specific fault and current-limit settings.

Using the data for  $I_{FAULT}$  and  $I_{LIM}$  from the ELECTRICAL CHARACTERISTICS table, equations can be generated and used for other set points. Equation 13 and Equation 14 are used to calculate minimum and maximum  $I_{FAULT}$  where  $R_{RFLT,max}$  and  $R_{RFLT,min}$  include  $R_{RFLT}$  tolerances. Equation 15 and Equation 16 calculate  $R_{RFLT,max}$  and  $R_{RFLT,min}$  where  $R_{TOL}$  is the 1% resistor tolerance.

$$I_{\text{FAULT,min}} = \frac{185.58}{R_{\text{RFLT,max}}} - 0.13 \tag{13}$$

$$I_{FAULT,max} = \frac{213.68}{R_{RFLT,min}} + 0.13$$
 (14)

$$R_{RFLT,min} = (1 + R_{TOL}) \times \frac{213.68}{I_{FAULT,max} - 0.13}$$
(15)

$$R_{RFLT,max} = (1 - R_{TOL}) \times \frac{185.58}{I_{FAULT,min} + 0.13}$$
 (16)

Equation 17 and Equation 18 are used to calculate minimum and maximum  $I_{LIM}$  where  $R_{RLIM,max}$  and  $R_{RLIM,min}$  include  $R_{RLIM,max}$  tolerances. Equation 19 and Equation 20 calculate  $R_{RLIM,max}$  and  $R_{RLIM,min}$  where  $R_{TOL}$  is the 1% resistor tolerance.

$$I_{LIM,min} = \frac{201.9}{R_{RLIM,max}} - 0.44 \tag{17}$$

$$I_{LIM,max} = \frac{201.9}{R_{RLIM,min}} + 0.38 \tag{18}$$

$$R_{RLIM,min} = (1 + R_{TOL}) \times \frac{201.9}{I_{LIM,max} - 0.38}$$
 (19)

$$R_{RLIM,max} = (1 - R_{TOL}) \times \frac{201.9}{I_{LIM,min} + 0.44}$$
 (20)

#### **Design Example**

A typical design is shown in Figure 18 with the following requirements:

- Nominal input voltage, V<sub>IN</sub>: 12 V
- Maximum expected load current, I<sub>OUT</sub>: 3.7 A
- Load capacitance, C<sub>LOAD</sub>: 100 μF
- Expected resistive load, R<sub>LOAD</sub> during start-up: 13 Ω
- Current-limit, I<sub>LIM, min</sub>: > I<sub>FAULT, max</sub>
- Example calculations are shown in the TPS2590 Design Calculator Tool (SLUC398).





Figure 18. Design Example Schematic

 Calculate maximum R<sub>RFLT</sub> to ensure that minimum I<sub>FAULT</sub> is above maximum operating load current using Equation 16 as shown below in Equation 21.

$$R_{RFLT,max} = 0.99 \times \frac{185.58}{3.7 + 0.13} = 47.97 k\Omega$$
 (21)

- Choose a standard 1% value below  $R_{RELT}$  max for  $R_{RELT}$  = 47.5 k $\Omega$
- I<sub>FAULT,min</sub> = 3.738 A using Equation 13 and meets the maximum operating current requirement of 3.7 A without starting the fault timer during maximum steady state operation for R<sub>BFLT</sub> = 47.5 kΩ, 1%.
- $I_{FAULT,max} = 4.674 \text{ A using Equation 14 for } R_{BFLT} = 47.5 \text{ k}\Omega, 1\%.$
- Based on maximum I<sub>FAULT</sub> = 4.674 A, choose minimum I<sub>LIM</sub> = 4.7 A.
  - Calculate  $R_{RLIM.max} = 38.9 \text{ k}\Omega$  using Equation 20 and 1% tolerance.
  - Choose a standard 1% value below  $R_{RLIM.max}$  for  $R_{RLIM} = 38.3 \text{ k}\Omega$ .
  - $I_{LIM,min}$  = 4.779 A and  $I_{LIM,max}$  = 5.705 A using Equation 17 and Equation 18 for  $R_{RLIM}$  = 38.3 k $\Omega$ , 1%.
- 3. Minimum  $R_{LOAD}$  at start-up using Equation 11 is 12  $\Omega$ . Because  $R_{LOAD}$  = 13  $\Omega$  is present during circuit start-up, use  $t_{ON}$  = 12 ms from Table 2 for  $C_{LOAD}$  = 100  $\mu$ F and  $R_{LOAD}$  = 13  $\Omega$ .
  - Calculate  $C_{CT} = 0.39 \ \mu F$  including  $C_{LOAD}$  and  $C_{CT}$  tolerances ( $C_{LOAD\_TOL} = 20\%$  and  $C_{CT\_TOL} = 10\%$ ) using Equation 22.

$$C_{CT} = \frac{(1 + C_{LOAD\_TOL} + C_{T\_TOL}) \times t_{ON}}{40000} = \frac{(1 + 0.2 + 0.1) \times 0.012}{40000} = 0.39 \mu F$$
 (22)

### **Transient Protection**

The need for transient protection in conjunction with hot-swap controllers should always be considered. When the TPS2590 device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. Such transients can easily exceed twice the supply voltage if steps are not taken to address the issue. Typical methods for addressing transients include;

- · Minimizing lead length/inductance into and out of the device.
- Transient Voltage Suppressors (TVS) on the input to absorb inductive spikes.
- Schottky diode across the output to absorb negative spikes.
- · A combination of ceramic and electrolytic capacitors on the input and output to absorb energy.

The following equation estimates the magnitude of these voltage spikes:

Submit Documentation Feedback

Copyright © 2009–2014, Texas Instruments Incorporated

(23)



Where:

$$V_{\text{SPIKE(absolute)}} = V_{\text{NOM}} + I_{\text{LOAD}} \times \sqrt{\frac{L}{C}}$$

- V<sub>NOM</sub> equals the nominal supply voltage
- · ILOAD equals the load current
- C equals the capacitance present at the input or output of the TPS2590
- L equals the effective inductance seen looking into the source or the load

The inductance because of a straight length of wire equals approximately.

Where:

$$L_{straightwire} \approx 0.2 \times L \times In \left( \frac{4 \times L}{D} - 0.75 \right) \, \left( nH \right)$$

- · L equals the length of the wire
- D equals wire diameter (24)

Some applications may require the addition of a TVS to prevent transients from exceeding the absolute ratings if sufficient capacitance cannot be included.

# Layout

# **Support Components**

Locate all TPS2590 support components,  $R_{RFLT}$ ,  $R_{RLIM}$ ,  $C_{CT}$ , or any input or output voltage clamps, close to their connection pin. Connect the other end of the component to the inner layer GND without trace length. The traces routing the  $R_{RFLT}$  and  $R_{RLIM}$  resistors to the TPS2590 device must be as short as possible to reduce parasitic effects on fault and current-limit accuracy.

#### PowerPad™

When properly mounted the PowerPad package provides significantly greater cooling ability than an ordinary package. To operate at rated power the Power Pad must be soldered directly to the PC board GND plane directly under the device. The PowerPad is at GND potential and can be connected using multiple vias to inner layer GND. Other planes, such as the bottom side of the circuit board can be used to increase heat sinking in higher current applications. Refer to *Technical Briefs: PowerPAD<sup>TM</sup> Thermally Enhanced Package* (TI Literature Number SLMA002) and *PowerPAD<sup>TM</sup> Made Easy* (TI Literature Number SLMA004) for more information on using this PowerPad package. These documents are available at <a href="https://www.ti.com">www.ti.com</a> (Search by Keyword).



# **REVISION HISTORY**

| Cł | hanges from Original (July 2009) to Revision A                                                                 | Page |
|----|----------------------------------------------------------------------------------------------------------------|------|
| •  | Changed the Application diagram                                                                                | 1    |
| Cł | hanges from Revision A (July 2010) to Revision B                                                               | Page |
| •  | Added Feature: UL Listed - File Number E169910                                                                 | 1    |
| •  | Changed the Application diagram                                                                                | 1    |
| Cł | hanges from Revision B (August 2010) to Revision C                                                             | Page |
| •  | Added the IFLT description                                                                                     | 6    |
| •  | Changed current-limit vs Junction Temperature graph                                                            | 7    |
| Cł | hanges from Revision C (September 2011) to Revision D                                                          | Page |
| •  | Changed Figure 5 through Figure 15.                                                                            | 7    |
| Cł | hanges from Revision D (October 2011) to Revision E                                                            | Page |
| •  | Changed the RECOMMENDED OPERATING CONDITIONS table                                                             | 2    |
| •  | Changed the ELECTRICAL CHARACTERISTICS table                                                                   | 3    |
| •  | Changed the PIN DESCRIPTION, CT section                                                                        | 5    |
| •  | Changed the PIN DESCRIPTION, ILIM section                                                                      | 6    |
| •  | Changed the PIN DESCRIPTION, EN section                                                                        | 6    |
| •  | Changed the PIN DESCRIPTION, VIN section: 18 V to 20 V and VIN to IN                                           | 6    |
| •  | Changed the PIN DESCRIPTION, OUT section                                                                       | 6    |
| •  | Changed the APPLICATION INFORMATION SECTION. Deleted the Maximum Load at Startup section                       |      |
| •  | Changed the Transient Protection section                                                                       | 14   |
| Cł | hanges from Revision E (April 2013) to Revision F                                                              | Page |
| •  | Deleted Voltage IFAULT, ILIM from the ABSOLUTE MAXIMUM RATINGS table                                           | 2    |
| Cł | hanges from Revision F (May 2013) to Revision G                                                                | Page |
| •  | Deleted the minimum voltage from the voltage range listed in the document title, features list and description | 1    |
| •  | Added 5-A to document title                                                                                    |      |
| •  | Changed listed to recognized in last Features bullet. Also added 2367 to UL number                             |      |
| •  | Added SSDs, PCIE, and Fan Control list items to the APPLICATIONS list                                          |      |
| •  | Added UV turn-on threshold and bus voltage text to the first paragraph of the DESCRIPTION                      |      |
| •  | Deleted ORDERING INFORMATION table                                                                             | 2    |

Product Folder Links: TPS2590

Submit Documentation Feedback



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS2590RSAR      | ACTIVE | QFN          | RSA                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>2590             | Samples |
| TPS2590RSAT      | ACTIVE | QFN          | RSA                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>2590             | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Sep-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS2590RSAR | QFN             | RSA                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS2590RSAR | QFN             | RSA                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS2590RSAT | QFN             | RSA                | 16 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 16-Sep-2023



# \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2590RSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS2590RSAR | QFN          | RSA             | 16   | 3000 | 346.0       | 346.0      | 33.0        |
| TPS2590RSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |

# RSA (S-PVQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No—leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RSA (S-PVQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD

# THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES:

A. All linear dimensions are in millimeters



# RSA (S-PVQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated