

SLUSBD9-FEBRUARY 2013

# 2.5-A and 5-A, 35-V<sub>MAX</sub> VDD FET and IGBT Single-Gate Driver

Check for Samples: UCC27532

### FEATURES

- Low Cost Gate Driver (offering optimal solution for driving FET and IGBTs)
- Superior Replacement to Discrete Transistor Pair Drive (providing easy interface with controller)
- CMOS Compatible Input Logic Threshold (becomes fixed at VDD above 18 V)
- Split Outputs Allow Separate Turn-On and Turn-Off Tuning
- Enable with Fixed TTL Compatible Threshold
- High 2.5-A Source and 5-A Sink Peak Drive Currents at 18-V VDD
- Wide VDD Range From 10 V up to 35 V
- Input Pins Capable of Withstanding up to -5-V DC Below Ground
- Output Held Low When Inputs are Floating or During VDD UVLO
- Fast Propagation Delays (17-ns typical)
- Fast Rise and Fall Times (15-ns and 7-ns typical with 1800-pF Load)
- Under Voltage Lockout (UVLO)
- Used as a High-Side or Low-Side Driver (if designed with proper bias and signal isolation)
- Low Cost, Space Saving 6-Pin DBV (SOT-23) Package
- Operating Temperature Range of -40°C to 140°C

#### APPLICATIONS

- Switch-Mode Power Supplies
- DC-to-DC Converters
- Solar Inverters, Motor Control, UPS
- HEV and EV Chargers
- Home Appliances
- Renewable Energy Power Conversion
- SiC FET Converters

### DESCRIPTION

The UCC27532 is a single-channel, high-speed, gate driver capable of effectively driving MOSFET and IGBT power switches by up to 2.5-A source and 5-A sink (asymmetrical drive) peak current. Strong sink capability in asymmetrical drive boosts immunity against parasitic Miller turn-on effect. The UCC27532 device also features a split-output configuration where the gate-drive current is sourced through OUTH pin and sunk through OUTL pin. This pin arrangement allows the user to apply independent turn-on and turn-off resistors to the OUTH and OUTL pins respectively and easily control the switching slew rates.

The driver has rail-to-rail drive capability and extremely small propagation delay typically 17 ns.

The UCC27532DBV has CMOS input threshold centered 55% rise and 45% fall in regards of VDD at VDD below or equal 18 V. When VDD is above 18 V, the input threshold remains fixed at its maximum level.

The driver has EN pin with fixed TTL compatible threshold. EN is internally pulled up; pulling EN low disables driver, while leaving it open provides normal operation. The EN pin can be used as an additional input with the same performance as the IN pin.

Leaving the input pin of driver open holds the output low. The logic behavior of the driver is shown in the application diagram, timing diagram and input and output logic truth table.

Internal circuitry on VDD pin provides an under voltage lockout function that holds output low until VDD supply voltage is within operating range.

The UCC27532 driver is offered in a 6-pin standard SOT-23 (DBV) package. The device operates over wide temperature range of -40°C to 140°C.

### UCC27532DBV (TOP VIEW)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### SLUSBD9-FEBRUARY 2013

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| PART NUMBER PACKAGE <sup>(2)</sup> |               | PEAK CURRENT<br>(SOURCE AND SINK) | INPUT THRESHOLD<br>LOGIC                | OPERATING TEMPERATURE RANGE $T_A$ |  |  |  |  |  |  |
|------------------------------------|---------------|-----------------------------------|-----------------------------------------|-----------------------------------|--|--|--|--|--|--|
| UCC27532DBV                        | SOT-23, 6-PIN | 2.5 A and 5 A                     | CMOS-(dependent on<br>VDD bias voltage) | -40°C to +140°C                   |  |  |  |  |  |  |

#### ORDERING INFORMATION<sup>(1)</sup>

(1) DBV package uses Pb-Free lead finish of Pd-Ni-Au which is compatible with MSL level 1 at 255°C to 260°C peak reflow temperature to be compatible with either lead free or Sn/Pb soldering operations.

(2) For the most up-to-date packaging information see the TI web site.

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)(3)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                             |                       | MIN  | MAX      | UNIT |
|---------------------------------------------|-----------------------|------|----------|------|
| Supply voltage range,                       | VDD                   | -0.3 | 35       |      |
| Continuous                                  | OUTH, OUTL            | -0.3 | VDD +0.3 | V    |
| Pulse                                       | OUTH, OUTL (200 ns)   | -2   | VDD +0.3 |      |
| Continuous IN, EN                           |                       | -5   | 27       |      |
| Pulse IN, EN (1.5 µs)                       |                       | -6.5 | 27       | V    |
| Human body model, HBM (ESD)(5)              |                       |      | 4000     | v    |
| Charged device model, CDM (ESD)             |                       |      | 1000     |      |
| Operating virtual junction temperature      | range, T <sub>J</sub> | -40  | 150      |      |
| Storage temperature range, T <sub>stg</sub> |                       | -65  | 150      | °C   |
| Lood tomporature                            | Soldering, 10 sec.    |      | 300      |      |
| Lead temperature                            | Reflow                |      | 260      |      |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND unless otherwise noted. Currents are positive into, negative out of the specified terminal. See Packaging Section of the datasheet for thermal limitations and considerations of packages.

(3) These devices are sensitive to electrostatic discharge; follow proper device handling procedures.

THERMAL INFORMATION

www.ti.com

|                    |                                                             | UCC27532 |       |
|--------------------|-------------------------------------------------------------|----------|-------|
|                    | THERMAL METRIC <sup>(1)</sup>                               | DBV      | UNITS |
|                    |                                                             | 6 PINS   |       |
| θ <sub>JA</sub>    | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 178.3    |       |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 109.7    |       |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance <sup>(4)</sup>         | 28.3     | 0000  |
| Ψυτ                | Junction-to-top characterization parameter <sup>(5)</sup>   | 14.7     | °C/W  |
| ΨЈВ                | Junction-to-board characterization parameter <sup>(6)</sup> | 27.8     |       |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | n/a      |       |

For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. (1)

The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as (2) specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted (5)from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted

(6) from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific (7) JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

#### **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                                      | MIN | ТҮР | MAX | UNIT |
|--------------------------------------|-----|-----|-----|------|
| Supply voltage range, VDD            | 10  | 18  | 32  | V    |
| Operating junction temperature range | -40 |     | 140 | °C   |
| Input voltage, IN                    | -5  |     | 25  | N/   |
| Enable, EN                           | -5  |     | 25  | v    |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise noted, VDD = 18 V,  $T_A = T_J = -40^{\circ}$ C to 140°C, IN switching from 0 V to VDD, 1-µF capacitor from VDD to GND, f = 100 kHz. Currents are positive into, negative out of the specified terminal. OUTH and OUTL are tied together. Typical condition specifications are at 25°C.

| PARAMETER            |                                                                               | CONDITION                                                            | MIN       | TYP           | MAX           | UNITS |
|----------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------|---------------|---------------|-------|
| Bias Cur             | rents                                                                         |                                                                      |           |               |               |       |
|                      |                                                                               | IN, EN = VDD                                                         | 100       | 240           | 350           |       |
| DDoff                | Startup Current, VDD = 7.0                                                    | IN, EN = GND                                                         | 100       | 250           | 350           | μA    |
| Under Vo             | oltage Lockout (UVLO)                                                         |                                                                      | · · · · · |               |               |       |
| V <sub>ON</sub>      | Supply start threshold                                                        |                                                                      | 8.0       | 8.9           | 9.8           |       |
| V <sub>OFF</sub>     | Minimum operating voltage after supply start                                  |                                                                      | 7.3       | 8.2           | 9.1           | V     |
| V <sub>DD_H</sub>    | Supply voltage hysteresis                                                     |                                                                      |           | 0.7           |               |       |
| Input (IN            | )                                                                             |                                                                      |           |               | ,             |       |
| V <sub>IN_H</sub>    | Input signal high threshold                                                   | Output high                                                          | 8.8       | 9.4           | 10            |       |
| V <sub>IN_L</sub>    | Input signal low threshold                                                    | Output low                                                           | 6.7       | 7.3           | 7.9           | V     |
| V <sub>IN_HYS</sub>  | Input signal hysteresis                                                       |                                                                      |           | 2.1           |               |       |
| Enable (             | EN)                                                                           | <u>.</u>                                                             |           |               |               |       |
| V <sub>EN_H</sub>    | Enable signal high threshold                                                  | Output high                                                          | 1.7       | 1.9           | 2.1           |       |
| V <sub>EN_L</sub>    | Enable signal low threshold                                                   | Output low                                                           | 0.8       | 1.0           | 1.2           | V     |
| V <sub>EN_HYS</sub>  | Enable signal hysteresis                                                      |                                                                      |           | 0.9           |               |       |
|                      | (OUTH/OUTL)                                                                   | <u>.</u>                                                             |           |               |               |       |
| I <sub>SRC/SNK</sub> | Source peak current (OUTH)/<br>sink peak current<br>(OUTL)(13) <sup>(1)</sup> | C <sub>LOAD</sub> = 0.22 μF, f = 1 kHz                               |           | -2.5/+5       |               | A     |
| V <sub>OH</sub>      | OUTH, high voltage                                                            | I <sub>OUTH</sub> = -10 mA                                           | VDD -0.2  | VDD -<br>0.12 | VDD -<br>0.07 | V     |
| V <sub>OL</sub>      | OUTL, low voltage                                                             | I <sub>OUTL</sub> = 100 mA                                           |           | 0.065         | 0.125         |       |
| D                    | OUTH, pull-up resistance                                                      | T <sub>A</sub> = 25°C, I <sub>OUT</sub> = -10 mA                     | 11        | 12            | 12.5          |       |
| R <sub>OH</sub>      | (15) <sup>(2)</sup>                                                           | $T_{A} = -40^{\circ}C$ to 140°C, $I_{OUT} = -10$ mA                  | 7         | 12            | 20            | 0     |
| D                    |                                                                               | T <sub>A</sub> = 25°C, I <sub>OUT</sub> = 100 mA                     | 0.45      | 0.65          | 0.85          | Ω     |
| R <sub>OL</sub>      | OUTL, pull-down resistance                                                    | $T_A = -40^{\circ}C$ to 140°C, $I_{OUT} = 100$ mA                    | 0.3       | 0.65          | 1.25          |       |
| Switchin             | g Time <sup>(1)(3)</sup>                                                      | ·                                                                    |           |               |               |       |
| t <sub>R</sub>       | Rise time                                                                     | C <sub>LOAD</sub> = 1.8 nF                                           |           | 15            |               |       |
| t <sub>F</sub>       | Fall time                                                                     | C <sub>LOAD</sub> = 1.8 nF                                           |           | 7             |               |       |
| t <sub>D1</sub>      | Turn-on propagation delay                                                     | $C_{LOAD} = 1.8 \text{ nF}, \text{ IN} = 0 \text{ V to VDD}$         |           | 17            | 26            | ns    |
| t <sub>D2</sub>      | Turn-off propagation delay                                                    | $C_{LOAD} = 1.8 \text{ nF}, \text{ IN} = \text{VDD to } 0 \text{ V}$ |           | 17            | 26            |       |

(1) Ensured by design and tested during characterization. Not production tested.

(2) Output pull-up resistance here is a DC measurement that measures resistance of PMOS structure only, not N-channel structure. The effective dynamic pull-up resistance is 3 x R<sub>OL</sub>.

(3) See Figure 1.



EXAS



#### **DEVICE INFORMATION**

#### **Block Diagram**

(EN Pull-Up Resistance to VREF = 500 k $\Omega$ , VREF = 5.8 V, In Pull-Down Resistance to GND = 230 k $\Omega$ )





SLUSBD9-FEBRUARY 2013

#### **DEVICE INFORMATION**

### **Typical Application Diagrams**



Figure 2. Driving IGBT Without Negative Bias







SLUSBD9-FEBRUARY 2013



Figure 4. Using UCC27532 Drivers in an Inverter

TEXAS INSTRUMENTS

www.ti.com

SLUSBD9-FEBRUARY 2013

#### **DEVICE INFORMATION**

### SOT-23, 6-Pin (DBV) Package (top view)



#### **TERMINAL FUNCTIONS**

| TERMINAL   |      | 1/0 | FUNCTION                                                                                               |  |  |  |  |
|------------|------|-----|--------------------------------------------------------------------------------------------------------|--|--|--|--|
| PIN NUMBER | NAME | I/O | FUNCTION                                                                                               |  |  |  |  |
| 1          | EN   | I   | Enable<br>(Pull EN to GND in order to disable output, pull it high or leave open to enable<br>output). |  |  |  |  |
| 2          | IN   | I   | Driver non-inverting input (CMOS threshold for UCC27532DBV).                                           |  |  |  |  |
| 3          | VDD  | I   | Bias supply input.                                                                                     |  |  |  |  |
| 4          | GND  | -   | Ground (all signals are referenced to this node).                                                      |  |  |  |  |
| 5          | OUTL | 0   | 5-A sink current output of driver.                                                                     |  |  |  |  |
| 6          | OUTH | 0   | 2.5-A source current output of driver.                                                                 |  |  |  |  |

### INPUT/OUTPUT LOGIC TRUTH TABLE

| IN PIN | EN PIN | OUTH PIN       | OUTL PIN       | OUT<br>(OUTH and OUTL pins<br>tied together) |
|--------|--------|----------------|----------------|----------------------------------------------|
| L      | L      | High-impedance | L              | L                                            |
| L      | Н      | High-impedance | L              | L                                            |
| Н      | L      | High-impedance | L              | L                                            |
| Н      | Н      | Н              | High-impedance | Н                                            |



### UCC27532

SLUSBD9-FEBRUARY 2013







Figure 7. Propagation Delay vs. Supply Voltage



Figure 6. Fall Time vs. Supply Voltage



Figure 8. Operating Supply Current vs. Frequency

TEXAS INSTRUMENTS

www.ti.com

#### SLUSBD9-FEBRUARY 2013

#### **TYPICAL CHARACTERISTICS (continued)**





#### Figure 9. Start-Up Current vs. Temperature



Figure 11. UVLO Threshold Voltage vs. Temperature

Figure 10. Operating Supply Current vs. Temperature (output switching)



Figure 12. Input Threshold vs. Temperature



SLUSBD9-FEBRUARY 2013



### **TYPICAL CHARACTERISTICS (continued)**







Figure 15. Output Pull-Down Resistance vs. Temperature



Figure 14. Output Pull-Up Resistance vs. Temperature



Figure 16. Operating Supply Current vs. Temperature (output in DC on/off condition)

30

25

20

15

10

-50

Propagation Delay (ns)

SLUSBD9-FEBRUARY 2013







Figure 19. Fall Time vs. Temperature



Figure 20. Operating Supply Current vs. Supply Voltage (output switching)

www.ti.com

NSTRUMENTS

**EXAS** 



### UCC27532

SLUSBD9-FEBRUARY 2013



Figure 21. Rise Time vs. Supply Voltage

Figure 22. Fall Time vs. Supply Voltage



www.ti.com

#### **APPLICATION INFORMATION**

High-current gate driver devices are required in switching power applications for a variety of reasons. In order to enable fast switching of power devices and reduce associated switching power losses, a powerful gate driver can be employed between the PWM output of controllers or signal isolation devices and the gates of the power semiconductor devices. Further, gate drivers are indispensable when sometimes it is just not feasible to have the PWM controller directly drive the gates of the switching devices. The situation will be often encountered since the PWM signal from a digital controller or signal isolation device is often a 3.3-V or 5-V logic signal which is not capable of effectively turning on a power switch. A level shifting circuitry is needed to boost the logic-level signal to the gate-drive voltage in order to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN/PNP bipolar, (or p- n-channel MOSFET), transistors in totem-pole arrangement, being emitter follower configurations, prove inadequate for this since they lack level-shifting capability and low-drive voltage protection. Gate drivers effectively combine both the level-shifting, buffer drive and UVLO functions. Gate drivers also find other needs such as minimizing the effect of switching noise by locating the high-current driver physically close to the power switch, driving gate-drive transformers and controlling floating power device gates, reducing power dissipation and thermal stress in controllers by moving gate charge power losses into itself.

The UCC27532 is very flexible in this role with a strong current drive capability and wide supply voltage range up to 35 V. This allows the driver to be used in 12-V Si MOSFET applications, 20-V and -5-V (relative to Source) SiC FET applications, 15-V and -15-V(relative to Emitter) IGBT applications and many others. As a single-channel driver, the UCC27532 can be used as a low-side or high-side driver. To use as a low-side driver, the switch ground is usually the system ground so it can be connected directly to the gate driver. To use as a high-side driver with a floating return node however, signal isolation is needed from the controller as well as an isolated bias to the UCC27532. Alternatively, in a high-side drive configuration the UCC27532 can be tied directly to the controller signal and biased with a non-isolated supply. However, in this configuration the outputs of the UCC27532 need to drive a pulse transformer which then drives the power-switch to work properly with the floating source and emitter of the power switch. Further, having the ability to control turn-on and turn-off speeds independently with both the OUTH and OUTL pins ensures optimum efficiency while maintaining system reliability. These requirements coupled with the need for low propagation delays and availability in compact, low-inductance packages with good thermal capability makes gate driver devices such as the UCC27532 extremely important components in switching power combining benefits of high-performance, low cost, component count and board space reduction and simplified system design.

SLUSBD9-FEBRUARY 2013

www.ti.com

XAS

**NSTRUMENTS** 

| Table 1. 00027002 Teathers and Delicities                               |                                                                                                                                                      |  |  |  |  |  |  |
|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| FEATURE                                                                 | BENEFIT                                                                                                                                              |  |  |  |  |  |  |
| High source and sink current capability, 2.5 A and 5 A (asymmetrical).  | High current capability offers flexibility in employing UCC27532 device to drive a variety of power switching devices at varying speeds.             |  |  |  |  |  |  |
| Low 17 ns (typ) propagation delay.                                      | Extremely low pulse transmission distortion.                                                                                                         |  |  |  |  |  |  |
| Wide VDD operating range of 10 V to 32 V.                               | Flexibility in system design.                                                                                                                        |  |  |  |  |  |  |
|                                                                         | Can be used in split-rail systems such as driving IGBTs with both positive and negative(relative to Emitter) supplies.                               |  |  |  |  |  |  |
|                                                                         | Optimal for many SiC FETs.                                                                                                                           |  |  |  |  |  |  |
| VDD UVLO protection.                                                    | Outputs are held Low in UVLO condition, which ensures predictable, glitch-free operation at power-up and power-down.                                 |  |  |  |  |  |  |
|                                                                         | High UVLO of 8.9V typical ensures that power switch is not on in high-impedance state which could result in high power dissipation or even failures. |  |  |  |  |  |  |
| Outputs held low when input pin (IN) in floating condition.             | Safety feature, especially useful in passing abnormal condition tests during safety certification                                                    |  |  |  |  |  |  |
| Split output structure (OUTH, OUTL).                                    | Allows independent optimization of turn-on and turn-off speeds using series gate resistors.                                                          |  |  |  |  |  |  |
| Strong sink current (5 A) and low pull-down impedance (0.65 $\Omega$ ). | High immunity to high dV/dt Miller turn-on events.                                                                                                   |  |  |  |  |  |  |
| CMOS compatible input threshold logic with wide 2.1-V hysteresis.       | Excellent noise immunity.                                                                                                                            |  |  |  |  |  |  |
| Input capable of withstanding -6.5 V.                                   | Enhanced signal reliability in noisy environments that experience ground bounce on the gate driver.                                                  |  |  |  |  |  |  |

#### Table 1. UCC27532 Features and Benefits

#### VDD Under Voltage Lockout

The UCC27532 device has internal under voltage lockout (UVLO) protection feature on the VDD pin supply circuit blocks. To ensure acceptable power dissipation in the power switch, this UVLO prevents the operation of the gate driver at low supply voltages. Whenever the driver is in UVLO condition (when VDD voltage less than  $V_{ON}$  during power-up and when VDD voltage is less than  $V_{OFF}$  during power down), this circuit holds all outputs LOW, regardless of the status of the inputs. The UVLO is typically 8.9 V with 700-mV typical hysteresis. This hysteresis helps prevent chatter when low VDD supply voltages have noise from the power supply and also when there are droops in the VDD bias voltage levels such as 10 V to 32 V provides flexibility to drive Si MOSFETs, IGBTs, and emerging SiC FETs.



Figure 23. Power Up



www.ti.com

#### Input Stage

The input pin of UCC27532 device is based on a standard CMOS compatible input threshold logic that is dependent on the VDD supply voltage. The input threshold is approximately 55% of VDD for rise and 45% of VDD for fall. With 18-V VDD, typical high threshold = 9.4 V and typical low threshold = 7.3 V. The 2.1-V hysteresis offers excellent noise immunity compared to traditional TTL logic implementations, where the hysteresis is typically less than 0.5 V. For proper operation using CMOS input, the input signal level should be at a voltage equal to VDD. Using an input signal slightly larger than the threshold but less than VDD for CMOS input can result in slower propagation delay from input to output for example. This device also features tight control of the input pin threshold voltage levels which eases system design considerations and guarantees stable operation across temperature. The very low input capacitance , typically 20 pF, on these pins reduces loading and increases switching speed.

The device features an important safety function wherein, whenever the input pin is in a floating condition, the output is held in the low state. This is achieved using GND pull-down resistors on the non-inverting input pin (IN pin), as shown in the device block diagram.

The input stage of the driver should preferably be driven by a signal with a short rise or fall time. Caution must be exercised whenever the driver is used with slowly varying input signals, especially in situations where the device is located in a separate daughter board or PCB layout has long input connection traces:

- High dl/dt current from the driver output coupled with board layout parasitics can cause ground bounce. Since the device features just one GND pin which may be referenced to the power ground, this may interfere with the differential voltage between Input pins and GND and trigger an unintended change of output state. Because of fast 17 ns propagation delay, this can ultimately result in high-frequency oscillations, which increases power dissipation and poses risk of damage
- 2.1-V input threshold hysteresis boosts noise immunity compared to most other industry standard drivers.

If limiting the rise or fall times to the power device to reduce EMI is necessary, then an external resistance is highly recommended between the output of the driver and the power device instead of adding delays on the input signal. This external resistor has the additional benefit of reducing part of the gate charge related power dissipation in the gate driver device package and transferring it into the external resistor itself.

#### Enable Function

The Enable (EN) pin of the UCC27532 has an internal pull-up resistor to an internal reference voltage so leaving Enable floating turns on the driver and allows it to send output signals properly. If desired, the Enable can also be driven by low-voltage logic to enable and disable the driver.



#### **Output Stage**

The output stage of the UCC27532 device is illustrated in Figure 24. The UCC27532 device features a unique architecture on the output stage which delivers the highest peak source current when it is most needed during the Miller plateau region of the power switch turn-on transition (when the power switch drain/collector voltage experiences dV/dt). The device output stage features a hybrid pull-up structure using a parallel arrangement of N-Channel and P-Channel MOSFET devices. By turning on the N-Channel MOSFET during a narrow instant when the output changes state from low to high, the gate driver device is able to deliver a brief boost in the peak sourcing current enabling fast turn on.



Figure 24. UCC27532 Gate Driver Output Stage

The R<sub>OH</sub> parameter (see Electrical Table) is a DC measurement and it is representative of the on-resistance of the P-Channel device only, since the N-Channel device is turned-on only during output change of state from low to high. Thus the effective resistance of the hybrid pull-up stage is much lower than what is represented by ROH parameter. The pull-down structure is composed of a N-Channel MOSFET only. The ROL parameter (see ELECTRICAL CHARACTERISTICS), which is also a DC measurement, is representative of true impedance of the pull-down stage in the device. In UCC27532, the effective resistance of the hybrid pull-up structure is approximately  $3 \times R_{OL}$ .



www.ti.com

The UCC27532 is capable of delivering 2.5-A source, 5-A Sink (asymmetrical drive) at VDD = 18 V. Strong sink capability in asymmetrical drive results in a very low pull-down impedance in the driver output stage which boosts immunity against the parasitic Miller turn-on (high slew rate dV/dt turn on) effect that is seen in both IGBT and FET power switches .

An example of a situation where Miller turn on is a concern is synchronous rectification (SR). In SR application, the dV/dt occurs on MOSFET drain when the MOSFET is already held in Off state by the gate driver. The current charging the  $C_{GD}$  Miller capacitance during this high dV/dt is shunted by the pull-down stage of the driver. If the pull-down impedance is not low enough then a voltage spike can result in the V<sub>GS</sub> of the MOSFET, which can result in spurious turn on. This phenomenon is illustrated in Figure 25.





The driver output voltage swings between VDD and GND providing rail-to-rail operation, thanks to the MOS output stage which delivers very low dropout. The presence of the MOSFET body diodes also offers low impedance to switching overshoots and undershoots. This means that in many cases, external Schottky diode clamps may be eliminated.



#### **Power Dissipation**

Power dissipation of the gate driver has two portions as shown in equation below:

$$\mathsf{P}_{\mathsf{DISS}} = \mathsf{P}_{\mathsf{DC}} + \mathsf{P}_{\mathsf{SW}} \tag{1}$$

The DC portion of the power dissipation is  $P_{DC} = I_Q \times VDD$  where  $I_Q$  is the quiescent current for the driver. The quiescent current is the current consumed by the device to bias all internal circuits such as input stage, reference voltage, logic circuits, protections etc and also any current associated with switching of internal devices when the driver output changes state (such as charging and discharging of parasitic capacitances, parasitic shoot-through). The UCC27532 features very low quiescent currents (less than 1 mA) and contains internal logic to eliminate any shoot-through in the output driver stage. Thus the effect of the  $P_{DC}$  on the total power dissipation within the gate driver can be safely assumed to be negligible. In practice this is the power consumed by driver when its output is disconnected from the gate of power switch.

The power dissipated in the gate driver package during switching (P<sub>SW</sub>) depends on the following factors:

- Gate charge required of the power device (usually a function of the drive voltage V<sub>G</sub>, which is very close to input bias supply voltage VDD due to low V<sub>OH</sub> drop-out)
- Switching frequency
- Use of external gate resistors

When a driver device is tested with a discrete, capacitive load it is a fairly simple matter to calculate the power that is required from the bias supply. The energy that must be transferred from the bias supply to charge the capacitor is given by:

$$E_{G} = \frac{1}{2}C_{LOAD}V_{DD}^{2}$$

where

 $C_{LOAD}$  is load capacitor and  $V_{DD}$  is bias voltage feeding the driver. (2)

There is an equal amount of energy dissipated when the capacitor is discharged. During turn off the energy stored in capacitor is fully dissipated in drive circuit. This leads to a total power loss during switching cycle given by the following:

$$P_{G} = C_{LOAD} V_{DD}^{2} f_{sw}$$

where

•  $f_{SW}$  is the switching frequency

The switching load presented by a power FET and IGBT can be converted to an equivalent capacitance by examining the gate charge required to switch the device. This gate charge includes the effects of the input capacitance plus the added charge needed to swing the drain voltage of the power device as it switches between the ON and OFF states. Most manufacturers provide specifications of typical and maximum gate charge, in nC, to switch the device under specified conditions. Using the gate charge  $Q_g$ , one can determine the power that must be dissipated when charging a capacitor. This is done by using the equivalence,  $Q_g = C_{LOAD}V_{DD}$ , to provide the following equation for power:

$$P_{G} = C_{LOAD} V_{DD}^{2} f_{sw} = Q_{g} V_{DD} f_{sw}$$

This power P<sub>G</sub> is dissipated in the resistive elements of the circuit when the MOSFET and IGBT is being turned on or off. Half of the total power is dissipated when the load capacitor is charged during turn-on, and the other half is dissipated when the load capacitor is discharged during turn-off. When no external gate resistor is employed between the driver and MOSFET and IGBT, this power is completely dissipated inside the driver package. With the use of external gate drive resistors, the power dissipation is shared between the internal resistance of driver and external gate resistor in accordance to the ratio of the resistances (more power dissipated in the higher resistance component). Based on this simplified analysis, the driver power dissipation during switching is calculated as follows:

$$P_{SW} = 0.5 \times Q_g \times V_{DD} \times f_{sw} \left( \frac{R_{OFF}}{\left(R_{OFF} + R_{GATE}\right)} + \frac{R_{ON}}{\left(R_{ON} + R_{GATE}\right)} \right)$$

where

R<sub>OFF</sub> = R<sub>OL</sub> and R<sub>ON</sub> (effective resistance of pull-up structure) = 3 x R<sub>OL</sub>

(3)

(4)

#### **Thermal Information**

TEXAS INSTRUMENTS

www.ti.com

The useful range of a driver is greatly affected by the drive power requirements of the load and the thermal characteristics of the package. In order for a gate driver to be useful over a particular temperature range the package must allow for the efficient removal of the heat produced while keeping the junction temperature within rated limits. The thermal metrics for the driver package is summarized in the 'Thermal Information' section of the datasheet. For detailed information regarding the thermal information table, please refer to Application Note from Texas Instruments entitled "IC Package Thermal Metrics" (SPRA953A).

#### **PCB** Layout

Proper PCB layout is extremely important in a high current, fast switching circuit to provide appropriate device operation and design robustness. The UCC27532 gate driver incorporates short propagation delays and powerful output stages capable of delivering large current peaks with very fast rise and fall times at the gate of power switch to facilitate voltage transitions very quickly. At higher VDD voltages, the peak current capability is even higher (2.5-A and 5-A peak current is at VDD = 18 V). Very high di/dt can cause unacceptable ringing if the trace lengths and impedances are not well controlled. The following circuit layout guidelines are strongly recommended when designing with these high-speed drivers.

- Locate the driver device as close as possible to power device in order to minimize the length of high-current traces between the driver Output pins and the gate of the power switch device.
- Locate the VDD bypass capacitors between VDD and GND as close as possible to the driver with minimal trace length to improve the noise filtering. These capacitors support high peak current being drawn from VDD during turn-on of power switch. The use of low inductance SMD components such as chip resistors and chip capacitors is highly recommended.
- The turn-on and turn-off current loop paths (driver device, power switch and VDD bypass capacitor) should be
  minimized as much as possible in order to keep the stray inductance to a minimum. High di/dt is established
  in these loops at two instances during turn-on and turn-off transients, which induces significant voltage
  transients on the output pins of the driver device and gate of the power switch.
- Wherever possible, parallel the source and return traces of a current loop, taking advantage of flux cancellation
- Separate power traces and signal traces, such as output and input signals.
- Star-point grounding is a good way to minimize noise coupling from one current loop to another. The GND of the driver should be connected to the other circuit nodes such as source of power switch, ground of PWM controller etc at one, single point. The connected paths should be as short as possible to reduce inductance and be as wide as possible to reduce resistance.
- Use a ground plane to provide noise shielding. Fast rise and fall times at OUT may corrupt the input signals during transition. The ground plane must not be a conduction path for any current loop. Instead the ground plane must be connected to the star-point with one single trace to establish the ground potential. In addition to noise shielding, the ground plane can help in power dissipation as well.



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| UCC27532DBVR     | ACTIVE        | SOT-23       | DBV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 140   | 7532                    | Samples |
| UCC27532DBVT     | ACTIVE        | SOT-23       | DBV                | 6    | 250            | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 140   | 7532                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF UCC27532 :

• Automotive: UCC27532-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| UCC27532DBVR                | SOT-23          | DBV                | 6 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| UCC27532DBVT                | SOT-23          | DBV                | 6 | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2021



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC27532DBVR | SOT-23       | DBV             | 6    | 3000 | 200.0       | 183.0      | 25.0        |
| UCC27532DBVT | SOT-23       | DBV             | 6    | 250  | 200.0       | 183.0      | 25.0        |

# **DBV0006A**



# **PACKAGE OUTLINE**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178.



# **DBV0006A**

# **EXAMPLE BOARD LAYOUT**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DBV0006A**

# **EXAMPLE STENCIL DESIGN**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated