## **General Purpose** Synchronous Buck Controller

The NCP5162 is a synchronous dual N-Channel buck controller designed to provide unprecedented transient response for today's demanding high-density, high-speed logic. It operates using a proprietary control method which allows a 100 ns response time to load transients. The NCP5162 is designed to operate over a 9-16 V range ( $V_{CC}$ ) using 12 V to power the IC and 5.0 V as the main supply for conversion.

The NCP5162 is specifically designed for high performance core logic. It includes the following features: 0.8% output tolerance, V<sub>CC</sub> monitor, and programmable Soft Start capability. The NCP5162 is available in a 16 pin surface mount package.

#### Features

- Dual N-Channel Design
- Excess of 1.0 MHz Operation
- 100 ns Transient Response
- 2.0 A Gate Drivers
- 1.02 V Reference Voltage with 0.8% Tolerance
- 5.0 V & 12 V Operation
- Remote Sense
- Programmable Soft Start
- Lossless Short Circuit Protection
- V<sub>CC</sub> Monitor
- V<sup>2™</sup> Control Topology
- Overvoltage Protection



## **ON Semiconductor™**

#### http://onsemi.com



## **PIN CONNECTIONS**

| sable 🞞            | ○ 16<br>□ V <sub>FB</sub> |
|--------------------|---------------------------|
| NC 📼               |                           |
| NC 📼               | 🞞 LGND                    |
| NC 📼               | $\square V_{CC1}$         |
| SS 📼               | VGATE(L)                  |
| NC 📼               | 🖿 PGND`´                  |
| C <sub>OFF</sub> 📼 | D V <sub>GATE(H)</sub>    |
| V <sub>FFB</sub> 📼 | T V <sub>CC2</sub>        |
|                    |                           |

#### **ORDERING INFORMATION**

| Design<br>Hz Operation<br>Response<br>ers<br>e Voltage with 0.8% Tolerance<br>beration<br>oft Start | YY, Y<br>WW, W<br>PIN CC<br>Disable T |          | ek<br>DNS<br>16<br>17<br>V <sub>FB</sub><br>17<br>COMP<br>17<br>LGND<br>17<br>V <sub>CC1</sub><br>17<br>V <sub>GATE(L)</sub> |
|-----------------------------------------------------------------------------------------------------|---------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------|
| bology                                                                                              |                                       | =        | ⊐ PGND<br>⊐ V <sub>GATE(H)</sub><br>⊐ V <sub>CC2</sub>                                                                       |
| tection                                                                                             | ORDERIN                               | IG INFOR | MATION                                                                                                                       |
|                                                                                                     | Device                                | Package  | Shipping                                                                                                                     |
|                                                                                                     | NCP5162D                              | SO-16    | 48 Units/Rail                                                                                                                |
| CO' CKI                                                                                             | NCP5162DR2                            | SO-16    | 2500 Tape & Reel                                                                                                             |
| oft Start<br>ircuit Protection<br>pology<br>tection                                                 |                                       |          |                                                                                                                              |



Figure 1. Application Diagram, 5.0 V to 2.5 V/20 A Core Logic Converter with 12 V Bias

 $\mathcal{S}$ 

#### **MAXIMUM RATINGS\***

| Rating                                                 | Value       | Unit |
|--------------------------------------------------------|-------------|------|
| Operating Junction Temperature, TJ                     | 0 to 150    | °C   |
| Storage Temperature Range, T <sub>S</sub>              | -65 to +150 | °C   |
| ESD Susceptibility (Human Body Model)                  | 2.0         | kV   |
| Thermal Resistance, Junction-to-Case, R <sub>OJC</sub> | 28          | °C/W |
| Thermal Resistance, Junction-to-Ambient, Reja          | 115         | °C/W |
| Lead Temperature Soldering: Reflow: (Note 1            | ) 230 peak  | °C   |
| 1. 60 second maximum above 183°C.                      | ł           | 1    |

1. 60 second maximum above 183°C.

\*The maximum package power dissipation must be observed.

#### MAXIMUM RATINGS

| Pin Name         | Max Operating Voltage | Max Current          |  |  |
|------------------|-----------------------|----------------------|--|--|
| V <sub>CC1</sub> | 16 V/-0.3 V           | 100 mA DC/3.0 A peak |  |  |
| V <sub>CC2</sub> | 18 V/-0.3 V           | 100 mA DC/3.0 A peak |  |  |
| SS               | 6.0 V/–0.3 V          | –100 μA              |  |  |
| СОМР             | 6.0 V/-0.3 V          | 200 μΑ               |  |  |
| V <sub>FB</sub>  | 6.0 V/-0.3 V          | -0.2 μA              |  |  |
| C <sub>OFF</sub> | 6.0 V/-0.3 V          | -0.2 μA              |  |  |
| V <sub>FFB</sub> | 6.0 V/-0.3 V          | -0.2 μA              |  |  |
| Disable          | 6.0 V/-0.3 V          | –50 μA               |  |  |

#### **MAXIMUM RATINGS (continued)**

| Pin Name             | Max Operating Voltage | Max Current          |
|----------------------|-----------------------|----------------------|
| V <sub>GATE(H)</sub> | 18 V/-0.3 V           | 100 mA DC/3.0 A peak |
| V <sub>GATE(L)</sub> | 16 V/-0.3 V           | 100 mA DC/3.0 A peak |
| LGND                 | 0 V                   | 25 mA                |
| PGND                 | 0 V                   | 100 mA DC/3.0 A peak |

# $\label{eq:constraint} \begin{array}{l} \textbf{ELECTRICAL CHARACTERISTICS} & (0^{\circ}C < T_A < +70^{\circ}C; \ 0^{\circ}C < T_J < +125^{\circ}C; \ 9.5 \ V < V_{CC1} < 14 \ V; \ 5.0 \ V < V_{CC2} < 16 \ V; \\ CV_{GATE(L)} \ \text{and} \ CV_{GATE(H)} = 6.6 \ nF; \ C_{OFF} = 330 \ pF; \ C_{SS} = 0.1 \ \mu\text{F}, \ \text{unless otherwise specified.} \end{array}$

| Characteristic                    | Test Conditions                                                                                                                  | Min   | Тур  | Max   | Unit |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| Error Amplifier                   |                                                                                                                                  |       |      | •     | +    |
| Reference Voltage                 | Measure V <sub>FB</sub> = COMP                                                                                                   | 1.012 | 1.02 | 1.028 | V    |
| V <sub>FB</sub> Bias Current      | V <sub>FB</sub> = 0 V                                                                                                            | -     | 0.3  | 1.0   | μA   |
| Open Loop Gain                    | 1.25 V < V <sub>COMP</sub> , 4.0 V; C <sub>COMP</sub> = 0.1 $\mu$ F; Note 2                                                      | -     | 80   | 0     | dB   |
| Unity Gain Bandwidth              | C <sub>COMP</sub> = 0.1 μF; Note 2                                                                                               | -     | 50   | -     | kHz  |
| COMP SINK Current                 | $V_{COMP}$ = 1.5 V; $V_{FB}$ = 3.0 V; $V_{SS}$ > 2.0 V                                                                           | 30    | 60   | 120   | μA   |
| COMP SOURCE Current               | $V_{COMP}$ = 1.2 V; $V_{FB}$ = 2.7 V; $V_{SS}$ = 5.0 V                                                                           | 15    | 30   | 60    | μA   |
| COMP CLAMP Current                | V <sub>COMP</sub> = 0 V; V <sub>FB</sub> = 2.7 V                                                                                 | 0.4   | 1.0  | 1.6   | mA   |
| COMP High Voltage                 | V <sub>FB</sub> = 2.7 V; V <sub>SS</sub> = 5.0 V                                                                                 | 4.0   | 4.3  | 5.0   | V    |
| COMP Low Voltage                  | V <sub>FB</sub> = 3.0 V                                                                                                          |       | 1.00 | 1.15  | V    |
| PSRR                              | 8.0 V < V <sub>CC1</sub> < 14 V @ 1.0 kHz;<br>C <sub>COMP</sub> = 0.1 μF; Note 2                                                 | ×-    | 70   | _     | dB   |
| Transconductance                  | A A Y                                                                                                                            | -     | 33   | _     | mmho |
| V <sub>CC1</sub> Monitor          |                                                                                                                                  |       | 1    |       | 4    |
| Start Threshold                   | Output switching                                                                                                                 | 8.60  | 8.95 | 9.30  | V    |
| Stop Threshold                    | Output not switching                                                                                                             | 8.45  | 8.80 | 9.15  | V    |
| Hysteresis                        | Start-Stop                                                                                                                       | -     | 150  | -     | mV   |
| Soft Start (SS)                   | 2.2                                                                                                                              |       |      |       |      |
| Charge Time                       | <u> </u>                                                                                                                         | 1.6   | 3.3  | 5.0   | ms   |
| Pulse Period                      | 4                                                                                                                                | 25    | 100  | 200   | ms   |
| Duty Cycle                        | (Charge Time /Pulse Period) × 100                                                                                                | 1.0   | 3.3  | 6.0   | %    |
| COMP Clamp Voltage                | V <sub>FB</sub> = 0 V; V <sub>SS</sub> = 0                                                                                       | 0.50  | 0.95 | 1.10  | V    |
| V <sub>FFB</sub> SS Fault Disable | V <sub>GATE(H)</sub> = Low; V <sub>GATE(L)</sub> = Low                                                                           | 0.9   | 1.0  | 1.1   | V    |
| High Threshold                    | -                                                                                                                                | -     | 2.5  | 3.0   | V    |
| PWM Comparator                    |                                                                                                                                  |       | 1    | 1     | 1    |
| Transient Response                | $V_{FFB} = 0 \text{ to } 5.0 \text{ V to } V_{GATE(H)} = 9.0 \text{ V to } 1.0 \text{ V};$<br>$V_{CC1} = V_{CC2} = 12 \text{ V}$ | -     | 100  | 125   | ns   |
| V <sub>FFB</sub> Bias Current     | V <sub>FFB</sub> = 0 V                                                                                                           | -     | 0.3  | _     | μA   |
|                                   |                                                                                                                                  | 1     | 1    | 1     |      |

2. Guaranteed by design, not 100% tested in production.

 $\textbf{ELECTRICAL CHARACTERISTICS (continued)} \ (0^{\circ}C < T_{A} < +70^{\circ}C; \ 0^{\circ}C < T_{J} < +125^{\circ}C; \ 9.5 \ V < V_{CC1} < 14 \ V; \ 5.0 \ V < V_{CC2} < 16 \ V; \ V_{CC2} < 16 \ V; \ V_{CC1} < 14 \ V; \ 5.0 \ V < V_{CC2} < 16 \ V; \ V_{CC2} < 16 \ V; \ V_{CC1} < 14 \ V; \ 5.0 \ V < V_{CC2} < 16 \ V; \ V_{CC1} < 14 \ V; \ 5.0 \ V < V_{CC2} < 16 \ V; \ V_{CC2} <$  $CV_{GATE(L)}$  and  $CV_{GATE(H)}$  = 6.6 nF;  $C_{OFF}$  = 330 pF;  $C_{SS}$  = 0.1  $\mu\text{F},$  unless otherwise specified.)

| Characteristic       | Test Conditions |      | Тур  | Max  | Unit |
|----------------------|-----------------|------|------|------|------|
| Disable Input        |                 |      |      |      |      |
| Threshold Voltage    | -               | 1.00 | 1.25 | 2.40 | V    |
| Pull Down Resistance | -               | 25   | 50   | 110  | kΩ   |
| Pull Down Voltage    | -               | 0.00 | 0.00 | 0.15 | V    |

#### V<sub>GATE(H)</sub> and V<sub>GATE(L)</sub>

| Out Rise Time                         | $\begin{array}{l} 1.0 \; V < V_{GATE(H)} < 9.0 \; V; \; 1.0 \; V < V_{GATE(L)} \\ < 9.0 \; V; \; V_{CC1} = V_{CC2} = 12 \; V \end{array}$                                                                                           | -  | 30  | 50  | ns |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|-----|----|
| Out Fall Time                         | 9.0 V < V <sub>GATE(H)</sub> > 1.0 V; 9.0 V > V <sub>GATE(L)</sub><br>> 1.0 V; V <sub>CC1</sub> = V <sub>CC2</sub> = 12 V                                                                                                           | -  | 30  | 50  | ns |
| Delay $V_{GATE(H)}$ to $V_{GATE(L)}$  | $\label{eq:VGATE(H)} \begin{array}{c} V_{GATE(H)} \text{ falling to } 1.0 \text{ V};  V_{CC1} =  V_{CC2} = 8.0 \text{ V} \\        \text$                                                                                           | 45 | 70  | 95  | ns |
| Delay $V_{GATE(L)}$ to $V_{GATE(H)}$  | $\label{eq:VGATE(L)} \begin{array}{c} V_{GATE(L)} \text{ falling to } 1.0 \text{ V};  V_{CC1} =  V_{CC2} = 8.0 \text{ V} \\ C\text{V}_{GATE(H)} = 6.6  n\text{F};  \text{V}_{GATE(H)}  \text{rising to } 1.0 \text{ V} \end{array}$ | 45 | 70  | 95  | ns |
| $V_{GATE(H),} V_{GATE(L)}$ Resistance | Resistor to LGND. Note 3                                                                                                                                                                                                            | 20 | 50  | 100 | kΩ |
| $V_{GATE(H), V_{GATE(L)}}$ Schottky   | LGND to V <sub>GATE(H)</sub> @ 10 mA;<br>LGND to V <sub>GATE(L)</sub> @ 10 mA                                                                                                                                                       |    | 600 | 800 | mV |
| Supply Current                        |                                                                                                                                                                                                                                     |    |     |     | 1  |

#### Supply Current

| cappi) canon                  |                                                                                   |            |     |      |    |
|-------------------------------|-----------------------------------------------------------------------------------|------------|-----|------|----|
| I <sub>CC1</sub> No Switching |                                                                                   |            | 14  | 17.5 | mA |
| I <sub>CC2</sub> No Switching | - 8                                                                               |            | 11  | 13   | mA |
| Operating I <sub>CC1</sub>    | V <sub>FB</sub> = COMP = V <sub>FFB</sub>                                         |            | 14  | 17   | mA |
| Operating I <sub>CC2</sub>    | V <sub>FB</sub> = COMP = V <sub>FFB</sub>                                         | <u>7</u> - | 11  | 13.5 | mA |
| C <sub>OFF</sub>              |                                                                                   |            | 1   |      |    |
| Charge Time                   | V <sub>FFB</sub> = 1.5 V; V <sub>SS</sub> = 5.0 V                                 | 1.0        | 1.6 | 2.2  | μs |
| Discharge Current             | C <sub>OFF</sub> to 5.0 V; V <sub>FB</sub> > 1.0 V                                | 5.0        | -   | -    | mA |
| Time Out Timer                | S G A                                                                             |            |     |      |    |
| Time Out Time                 | $V_{FB} = V_{COMP}; V_{FFB} = 2.0 V;$<br>Record $V_{GATE(H)}$ Pulse High Duration | 10         | 30  | 65   | μs |
| Fault Mode Duty Cycle         | V <sub>FFB</sub> = 0V                                                             | 35         | 50  | 70   | %  |

3. Guaranteed by design, not 100% tested in production.

#### PACKAGE PIN DESCRIPTION

| PACKAGE PIN # | PIN SYMBOL           | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SO-16         |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1             | Disable              | This pin is internally pulled down to ground through a resistor, providing a logic 0 if left open. When pulled to $V_{CC}$ , The output gate drivers are pulled low, powering off the external output stage. At the same time the Soft Start capacitor is slowly discharged by an internal 2.0 $\mu A$ current source, setting the time out before the IC is restarted.                                                                                                                             |
| 2, 3, 4, 6    | NC                   | No connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5             | SS                   | Soft Start Pin. A capacitor from this pin to LGND in conjunction with internal 60 $\mu A$ current source provides Soft Start function for the controller. This pin disables fault detect function during Soft Start. When a fault is detected, the Soft Start capacitor is slowly discharged by internal 2.0 $\mu A$ current source setting the time out before trying to restart the IC. Charge/discharge current ratio of 30 sets the duty cycle for the IC when the regulator output is shorted. |
| 7             | C <sub>OFF</sub>     | A capacitor from this pin to ground sets the time duration for the on<br>board one shot, which is used for the constant off time architecture.                                                                                                                                                                                                                                                                                                                                                      |
| 8             | V <sub>FFB</sub>     | Fast feedback connection to the PWM comparator. This pin is connected to the regulator output. The inner feedback loop terminates on time.                                                                                                                                                                                                                                                                                                                                                          |
| 9             | V <sub>CC2</sub>     | Boosted power for the high side gate driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 10            | V <sub>GATE(H)</sub> | High FET driver pin capable of 3.0 A peak switching current. Internal circuit prevents $V_{GATE(H)}$ and $V_{GATE(L)}$ from being in high state simultaneously.                                                                                                                                                                                                                                                                                                                                     |
| 11            | PGND                 | High current ground for the IC. The MOSFET drivers are referenced to this pin. Input capacitor ground and the source of lower FET should be tied to this pin.                                                                                                                                                                                                                                                                                                                                       |
| 12            | V <sub>GATE(L)</sub> | Low FET driver pin capable of 3.0 A peak switching current.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 13            | V <sub>CC1</sub>     | Input power for the IC and low side gate driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 14            | LGND                 | Signal ground for the IC. All control circuits are referenced to this pin.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 15            | СОМР                 | Error amplifier compensation pin. A capacitor to ground should be provided externally to compensate the amplifier.                                                                                                                                                                                                                                                                                                                                                                                  |
| 16            | V <sub>EB</sub>      | Error amplifier DC feedback input. This is the master voltage feedback which sets the output voltage. This pin can be connected directly to the output or a remote sense trace.                                                                                                                                                                                                                                                                                                                     |
|               | PLEASE PEPPESEN      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



Figure 2. Block Diagram

## **APPLICATIONS INFORMATION**

## THEORY OF OPERATION

#### V<sup>2</sup> Control Method

The  $V^2$  method of control uses a ramp signal that is generated by the ESR of the output capacitors. This ramp is proportional to the AC current through the main inductor and is offset by the value of the DC output voltage. This control scheme inherently compensates for variation in either line or load conditions, since the ramp signal is generated from the output voltage itself. This control scheme differs from traditional techniques such as voltage mode, which generates an artificial ramp, and current mode, which generates a ramp from inductor current.



Figure 3. V<sup>2</sup> Control Diagram

The V<sup>2</sup> control method is illustrated in Figure 3. The output voltage is used to generate both the error signal and the ramp signal. Since the ramp signal is simply the output voltage, it is affected by any change in the output regardless of the origin of that change. The ramp signal also contains the DC portion of the output voltage, which allows the control circuit to drive the main switch to 0% or 100% duty cycle as required.

A change in line voltage changes the current ramp in the inductor, affecting the ramp signal, which causes the  $V^2$  control scheme to compensate the duty cycle. Since the change in inductor current modifies the ramp signal, as in current mode control, the  $V^2$  control scheme has the same advantages in line transient response.

A change in load current will have an affect on the output voltage, altering the ramp signal. A load step immediately changes the state of the comparator output, which controls the main switch. Load transient response is determined only by the comparator response time and the transition speed of the main switch. The reaction time to an output load step has no relation to the crossover frequency of the error signal loop, as in traditional control methods.

The error signal loop can have a low crossover frequency, since transient response is handled by the ramp signal loop. The main purpose of this 'slow' feedback loop is to provide DC accuracy. Noise immunity is significantly improved, since the error amplifier bandwidth can be rolled off at a low frequency. Enhanced noise immunity improves remote sensing of the output voltage, since the noise associated with long feedback traces can be effectively filtered.

Line and load regulation are drastically improved because there are two independent voltage loops. A voltage mode controller relies on a change in the error signal to compensate for a deviation in either line or load voltage. This change in the error signal causes the output voltage to change corresponding to the gain of the error amplifier, which is normally specified as line and load regulation. A current mode controller maintains fixed error signal under deviation in the line voltage, since the slope of the ramp signal changes, but still relies on a change in the error signal for a deviation in load. The V<sup>2</sup> method of control maintains a fixed error signal for both line and load variation, since the ramp signal is affected by both line and load.

#### **Constant Off Time**

To maximize transient response, the NCP5162 uses a constant off time method to control the rate of output pulses. During normal operation, the off time of the high side switch is terminated after a fixed period, set by the  $C_{OFF}$  capacitor. To maintain regulation, the V<sup>2</sup> control loop varies switch on

time. The PWM comparator monitors the output voltage ramp, and terminates the switch on time.

Constant off time provides a number of advantages. Switch duty cycle can be adjusted from 0 to 100% on a pulse by pulse basis when responding to transient conditions. Both 0% and 100% duty cycle operation can be maintained for extended periods of time in response to load or line transients. PWM slope compensation to avoid sub-harmonic oscillations at high duty cycles is avoided.

Switch on time is limited by an internal 30  $\mu$ s timer, minimizing stress to the power components.

#### Programmable Output

The NCP5162 has a 1.0 V reference voltage at the non-inverting input of the error amplifier, and the output voltage is programmed by connecting resistor divider feedback to the  $V_{FB}$  and  $V_{FFB}$  pins.

#### Start Up

Until the voltage on the  $V_{CC1}$  supply pin exceeds the 8.95 V monitor threshold, the Soft Start and gate pins are held low. The FAULT latch is reset (no Fault condition). The output of the error amplifier (COMP) is pulled up to 1.0 V by the comparator clamp. When the  $V_{CC1}$  pin exceeds the monitor threshold, the GATE(H) output is activated, and the Soft Start capacitor begins charging. The GATE(H) output will remain on, enabling the NFET switch, until terminated by either the PWM comparator, or the maximum on time timer.

If the maximum on time is exceeded before the regulator output voltage achieves the 1.0 V level, the pulse is terminated. The GATE(H) pin drives low, and the GATE(L) pin drives high for the duration of the extended off time. This time is set by the time out timer and is approximately equal to the maximum on time, resulting in a 50% duty cycle. The GATE(L) pin will then drive low, the GATE(H) pin will drive high, and the cycle repeats.

When regulator output voltage achieves the 1.0 V level present at the COMP pin, regulation has been achieved and normal off time will ensue. The PWM comparator terminates the switch on time, with off time set by the  $C_{OFF}$  capacitor. The V<sup>2</sup> control loop will adjust switch duty cycle as required to ensure the regulator output voltage tracks the output of the error amplifier.

The Soft Start and COMP capacitors will charge to their final levels, providing a controlled turn on of the regulator output. Regulator turn on time is determined by the COMP capacitor charging to its final value. Its voltage is limited by the Soft Start COMP clamp and the voltage on the Soft Start pin (see Figures 4 and 5).



Trace 1– Regulator Output Voltage (1.0 V/div.) Trace 2– Inductor Switching Node (2.0 V/div.) Trace 3– 12 V Input (VCC1 and VCC2) (5.0 V/div.) Trace 4– 5.0 V Input (1.0 V/div.)

Figure 4. NCP5162 Startup in Response to Increasing 12 V and 5.0 V Input Voltages. Extended Off Time is Followed by Normal Off Time Operation when Output Voltage Achieves Regulation to the Error Amplifier Output



Trace 4- Soft Start Pin (2.0 V/div.)



If the input voltage rises quickly, or the regulator output is enabled externally, output voltage will increase to the level set by the error amplifier output more rapidly, usually within a couple of cycles (see Figure 6).



Figure 6. NCP5162 Enable Startup Waveforms

#### **Normal Operation**

During normal operation, switch off time is constant and set by the  $C_{OFF}$  capacitor. Switch on time is adjusted by the  $V^2$  control loop to maintain regulation. This results in changes in regulator switching frequency, duty cycle, and output ripple in response to changes in load and line. Output voltage ripple will be determined by inductor ripple current working into the ESR of the output capacitors (see Figures 7 and 8).



Trace 1– Regulator Output Voltage (10 mV/div.) Trace 2– Inductor Switching Node (5.0 V/div.)

> Figure 7. NCP5162 Peak-to-Peak Ripple on V<sub>OUT</sub> = 2.8 V, I<sub>OUT</sub> = 0.5 A (Light Load)



Trace 2– Inductor Switching Node (5.0 V/div.)

#### Figure 8. NCP5162 Peak-to-Peak Ripple on V<sub>OUT</sub> = 2.8 V, I<sub>OUT</sub> = 13 A (Heavy Load)

#### **Transient Response**

The NCP5162  $V^2$  control loop's 100 ns reaction time provides unprecedented transient response to changes in input voltage or output current. Pulse by pulse adjustment of duty cycle is provided to quickly ramp the inductor current to the required level. Since the inductor current cannot be changed instantaneously, regulation is maintained by the output capacitor(s) during the time required to slew the inductor current.

For best transient response, a combination of a number of high frequency and bulk output capacitors are usually used.

If the maximum on time is exceeded while responding to a sudden increase in load current, a normal off time occurs to prevent saturation of the output inductor.



Trace 2- Regulator Output Voltage (output set for 1.55 V, 20 mV/div.)





Trace 1 - Inductor Switching Node (5.0 V/div.)

Trace 2- Regulator Output Voltage (output set for 1.55 V, 20 mV/div.)

Figure 10. NCP5162 Output Voltage Response to a 0 to 12 A Load Increase



Figure 11. NCP5162 Output Voltage Response to a 12 to 0 A Load Decrease

## **PROTECTION AND MONITORING FEATURES**

## V<sub>CC1</sub> Monitor

To maintain predictable startup and shutdown characteristics an internal  $V_{CC1}$  monitor circuit is used to prevent the part from operating below 8.95 V minimum startup. The  $V_{CC1}$  monitor comparator provides hysteresis and guarantees a 8.80 V minimum shutdown threshold.

#### **Short Circuit Protection**

A lossless hiccup mode short circuit protection feature is provided, requiring only the Soft Start capacitor to implement. If a short circuit condition occurs ( $V_{FFB} < 1.0 \text{ V}$ ), the  $V_{FFB}$  low comparator sets the FAULT latch. This causes the top MOSFET to shut off, disconnecting the regulator from it's input voltage. The Soft Start capacitor is then slowly discharged by a 2.0  $\mu$ A current source until it reaches it's lower 0.7 V threshold. The regulator will then attempt to restart normally, operating in it's extended off time mode with a 50% duty cycle, while the Soft Start capacitor is charged with a 60  $\mu$ A charge current.

If the short circuit condition persists, the regulator output will not achieve the 1.0 V low V<sub>FFB</sub> comparator threshold before the Soft Start capacitor is charged to it's upper 2.5 V threshold. If this happens the cycle will repeat itself until the short is removed. The Soft Start charge/discharge current ratio sets the duty cycle for the pulses (2.0  $\mu$ A/60  $\mu$ A = 3.3%), while actual duty cycle is half that due to the extended off time mode (1.65%).

This protection feature results in less stress to the regulator components, input power supply, and PC board traces than occurs with constant current limit protection (see Figures 12 and 13).

If the short circuit condition is removed, output voltage will rise above the 1.0 V level, preventing the FAULT latch from being set, allowing normal operation to resume.



Figure 12. NCP5162 Hiccup Mode Short Circuit Protection. Gate Pulses are Delivered While the Soft Start Capacitor Charges, and Cease During Discharge



#### Figure 13. NCP5162 Startup with Regulator Output Shorted

#### **Overvoltage Protection**

Overvoltage protection (OVP) is provided as result of the normal operation of the  $V^2$  control topology and requires no additional external components. The control loop responds to an overvoltage condition within 100 ns, causing the top MOSFET to shut off, disconnecting the regulator from it's input voltage. The bottom MOSFET is then activated, resulting in a "crowbar" action to clamp the output voltage and prevent damage to the load (see Figures 14 and 15). The regulator will remain in this state until the overvoltage condition ceases or the input voltage is pulled low. The bottom FET and board trace must be properly designed to implement the OVP function.



Trace 2- Inductor Switching Node 5.0 V/div.) Figure 14. NCP5162 OVP Response to an Input-to-Output Short Circuit by Immediately Providing 0% Duty Cycle, Crow-Barring the Input

Voltage to Ground



Trace 1- Regulator Output Voltage (1.0 V/div.)

#### Figure 15. NCP5162 OVP Response to an Input-to-Output Short Circuit by Pulling the Input Voltage to Ground

#### **External Power Good Circuit**

An optional Power Good signal can be generated through the use of four additional external components (see Figure 16). The threshold voltage of the Power Good signal can be adjusted per the following equation:

$$V_{Power Good} = \frac{(R1 + R2) \times 0.65 V}{R2}$$

This circuit provides an open collector output that drives the Power Good output to ground for regulator voltages less than  $V_{Power Good}$ .





 $\label{eq:trace} \begin{array}{l} \mbox{Trace 3} - 12 \mbox{ V lnput } (V_{CC1}) \mbox{ and } (V_{CC2}) \ (10 \mbox{ V/div.}) \\ \mbox{Trace 4} - 5.0 \mbox{ V lnput } (2.0 \mbox{ V/div.}) \\ \mbox{Trace 1} - \mbox{Regulator Output Voltage } (1.0 \mbox{ V/div.}) \\ \mbox{Trace 2} - \mbox{Power Good Signal } (2.0 \mbox{ V/div.}) \end{array}$ 

#### Figure 17. NCP5162 During Power Up. Power Good Signal is Activated when Output Voltage Reaches 1.70 V

#### **Slope Compensation**

The V<sup>2</sup> control method uses a ramp signal, generated by the ESR of the output capacitors, that is proportional to the ripple current through the inductor. To maintain regulation, the V<sup>2</sup> control loop monitors this ramp signal, through the PWM comparator, and terminates the switch on-time.

The stringent load transient requirements of modern microprocessors require the output capacitors to have very low ESR. The resulting shallow slope presented to the PWM comparator, due to the very low ESR, can lead to pulse width jitter and variation caused by both random or synchronous noise.

Adding slope compensation to the control loop, avoids erratic operation of the PWM circuit, particularly at lower duty cycles and higher frequencies, where there is not enough ramp signal, and provides a more stable switchpoint.

The scheme that prevents that switching noise prematurely triggers the PWM circuit consists of adding a positive voltage slope to the output of the Error Amplifier (COMP pin) during an off-time cycle.

The circuit that implements this function is shown in Figure 18.



#### Figure 18. Small RC Filter Provides the Proper Voltage Ramp at the Beginning of each On-Time Cycle

The ramp waveform is generated through a small RC filter that provides the proper voltage ramp at the beginning of each on-time cycle. The resistors R1 and R2 in the circuit of Figure 18 form a voltage divider from the GATE(L) output, superimposing a small artificial ramp on the output of the error amplifier. It is important that the series combination R1/R2 is high enough in resistance not to load down and negatively affect the slew rate on the GATE(L) pin.

#### Selecting External Components

The NCP5162 can be used with a wide range of external power components to optimize the cost and performance of a particular design. The following information can be used as general guidelines to assist in their selection.

#### **NFET Power Transistors**

Both logic level and standard MOSFETs can be used. The reference designs derive gate drive from the 12 V supply which is generally available in most computer systems and utilize logic level MOSFETs. Multiple MOSFETs may be paralleled to reduce losses and improve efficiency and thermal management.

Voltage applied to the MOSFET gates depends on the application circuit used. Both upper and lower gate driver outputs are specified to drive to within 1.5 V of ground when in the low state and to within 2.0 V of their respective bias

supplies when in the high state. In practice, the MOSFET gates will be driven rail to rail due to overshoot caused by the capacitive load they present to the controller IC. For the typical application where  $V_{CC1} = V_{CC2} = 12$  V and 5.0 V is used as the source for the regulator output current, the following gate drive is provided;

## $V_{GATE(H)} = 12 V - 5.0 V = 7.0 V, V_{GATE(L)} = 12 V$

The gate drive waveforms are shown in Figure 19.



#### Figure 19. NCP5162 Gate Drive Waveforms Depicting Rail to Rail Swing

The most important aspect of MOSFET performance is RDS<sub>ON</sub>, which effects regulator efficiency and MOSFET thermal management requirements.

The power dissipated by the MOSFETs may be estimated as follows:

Switching MOSFET:

Power =  $I_{LOAD}^2 \times RDSON \times duty cycle$ Synchronous MOSFET:

Power =  $I_{IOAD}^2 \times RDS_{ON} \times (1 - duty cycle)$ 

Duty Cycle =

VOUT + (ILOAD × RDSON OF SYNCH FET)

 $V_{IN} + (I_{LOAD} \times RDSON OF SYNCH FET)$ - (I<sub>LOAD</sub> × RDSON OF SWITCH FET)

#### Off Time Capacitor (C<sub>OFF</sub>)

The C<sub>OFF</sub> timing capacitor sets the regulator off time:

$$T_{OFF} = C_{OFF} \times 4848.5$$

The preceding equations for duty cycle can also be used to calculate the regulator switching frequency and select the  $C_{OFF}$  timing capacitor:

$$C_{OFF} = \frac{Perioid \times (1 - duty cycle)}{4848.5}$$

where:

Period = 
$$\frac{1}{\text{switching frequency}}$$

#### Schottky Diode for Synchronous MOSFET

A Schottky diode may be placed in parallel with the synchronous MOSFET to conduct the inductor current upon turn off of the switching MOSFET to improve efficiency. For a design operating at 200 kHz or so, the low non–overlap time combined with Schottky forward recovery time may make the benefits of this device not worth the additional expense (see Figure 8, channel 2). The power dissipation in the synchronous MOSFET due to body diode conduction can be estimated by the following equation:

Power =  $V_{BD} \times I_{LOAD} \times$  conduction time  $\times$  switching frequency

Where  $V_{BD}$  = the forward drop of the MOSFET body diode. For the NCP5162 demonstration board as shown in Figure 8;

Power =  $1.6 \text{ V} \times 13 \text{ A} \times 100 \text{ ns} \times 233 \text{ kHz} = 0.48 \text{ W}$ 

This is only 1.3% of the 36.4 W being delivered to the load.

#### Input and Output Capacitors

These components must be selected and placed carefully to yield optimal results. Capacitors should be chosen to provide acceptable ripple on the input supply lines and regulator output voltage. Key specifications for input capacitors are their ripple rating, while ESR is important for output capacitors. For best transient response, a combination of low value/high frequency and bulk capacitors placed close to the load will be required.

#### **Output Inductor**

The inductor should be selected based on its inductance, current capability, and DC resistance. Increasing the inductor value will decrease output voltage ripple, but degrade transient response.

#### THERMAL MANAGEMENT

#### Thermal Considerations for Power MOSFETs and Diodes

In order to maintain good reliability, the junction temperature of the semiconductor components should be kept to a maximum of 150°C or lower. The thermal impedance (junction to ambient) required to meet this requirement can be calculated as follows:

Thermal Impedance = 
$$\frac{T_{JUNCTION}(MAX) - T_{AMBIENT}}{P_{Ower}}$$

A heatsink may be added to TO-220 components to reduce their thermal impedance. A number of PC board layout techniques such as thermal vias and additional copper foil area can be used to improve the power handling capability of surface mount components.

#### EMI Management

As a consequence of large currents being turned on and off at high frequency, switching regulators generate noise as a consequence of their normal operation. When designing for compliance with EMI/EMC regulations, additional components may be added to reduce noise emissions. These components are not required for regulator operation and experimental results may allow them to be eliminated. The input filter inductor may not be required because bulk filter and bypass capacitors, as well as other loads located on the board will tend to reduce regulator di/dt effects on the circuit board and input power supply. Placement of the power component to minimize routing distance will also help to reduce emissions.



Figure 20. Filter Components



Figure 21. Input Filter

#### Layout Guidelines

- Place 12 V filter capacitor next to the IC and connect 1. capacitor ground to pin 11 (PGND).
- 2. Connect pin 11 (PGND) with a separate trace to the ground terminals of the 5.0 V input capacitors.
- 3. Place fast feedback filter capacitor next to pin 8 (V<sub>FFB</sub>) and connect it's ground terminal with a separate, wide trace directly to pin 14 (LGND).
- Connect the ground terminals of the Compensation 4. capacitor directly to the ground of the fast feedback filter capacitor to prevent common mode noise from effecting the PWM comparator.
- 5. Place the output filter capacitor(s) as close to the load as possible and connect the ground terminal to pin 14 (LGND).
- 6. Connect the V<sub>FB</sub> pin directly to the load with a separate trace (remote sense).
- Place 5.0 V input capacitors close to the switching 7. MOSFET and synchronous MOSFET.

Route gate drive signals V<sub>GATE(H)</sub> (pin 10) and  $V_{GATE(L)}$  (pin 12 when used) with traces that are a minimum of 0.025 inches wide.



To the negative terminal of the output capacitors



#### PACKAGE DIMENSIONS

SO-16 **D SUFFIX** CASE 751B-05 **ISSUE J** 



V<sup>2</sup> is a trademark of Switch Power, Inc.

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative