

### M08889

### High Performance RGB Driver for DLP/LCD/LCoS Projectors

The M08889 is a high efficiency three channel 2 A LED/laser driver with integrated buck-boost synchronous DC-DC converter for LCD/LCoS/DLP projection displays. It features automatic optical power control for consistent white balance across temperature variation and light sources aging. The internal buck-boost DC-DC converter automatically regulates the LEDs anodes voltage from a 2.6-5.25 V input voltage to minimize system power dissipation.

#### **Features**

- · Three 2 A common anode LED/laser drivers
- Integrated 12.5 Msps 10-bit current DACs with 6-bit programmable full scale
- · Real-time continuous and integrating optical power control
- Synchronous Buck-Boost DC-DC converter with typical efficiency of 88% for 1.5 A output current with input voltage from 2.7 V to 5 V
- · Safety circuitry
- High speed I<sup>2</sup>C interface

#### **Applications**

- · DLP/LCD/LCoS Projector Systems
- · Backlight illumination

#### M08889 Block Diagram





### **Ordering Information**

| Part Number  | Package                         | Operating Temperature |
|--------------|---------------------------------|-----------------------|
| M08889G-13 * | 36 pin, 6 mm x 5 mm QFN         | -40 °C to +85 °C      |
| M08889-13EVM | Evaluation board with M08889-12 | -40 °C to +85 °C      |

<sup>\*</sup> The letter "G" designator in the part number indicates that the device is RoHS-compliant. Refer to www.mindspeed.com for additional information.

### **Revision History**

| Revision | Level       | Date          | Description                                                                                                     |
|----------|-------------|---------------|-----------------------------------------------------------------------------------------------------------------|
| G        | Release     | February 2012 | Table 1-1: PVDD, PVOUT, LL, LR, VFB and VC absolute maximums.                                                   |
|          |             |               | Table 1-2: LVPOR and HVPOR specifications.                                                                      |
|          |             |               | Table 1-3: PVDD, PVOUT, tr_PVOUT and Overvoltage specifications.                                                |
|          |             |               | Added Figure 1-1.                                                                                               |
|          |             |               | Table 1-8: IOUTx output stability specification.                                                                |
|          |             |               | Table 1-11: Headroom Variation specification.                                                                   |
|          |             |               | Table 3-1: Recommended register settings changed.                                                               |
| F        | Preliminary | December 2011 | "M08889 Block Diagram" on page 1, removed 4-wire serial interface.                                              |
|          |             |               | Table 1-1: Removed I <sup>2</sup> C/SPI.                                                                        |
|          |             |               | Section 1.9: Corrected I <sup>2</sup> C address (changed 4Ch, 98h, and 99h to 4Dh, 9Ah, and 9Bh, respectively). |
|          |             |               | Table 3-1: Added settings for registers 0x03, 0x1F, 0x22, 0x61, 0x62, 0x63, and 0x64.                           |
| E        | Preliminary | October 2011  | Update registers and functional description for -13 revision of part.                                           |
| D        | Preliminary | August 2011   | Updated Application Drawing on page 3.                                                                          |
|          |             |               | Added clarifying text to Register.alarm_iout (address.83h).                                                     |
| С        | Preliminary | August 2011   | Added Register Section. Update specifications, descriptions and applications information.                       |
| В        | Preliminary | July 2011     | Change package pinout. Add Application Drawing.                                                                 |
| Α        | Preliminary | February 2011 | Initial                                                                                                         |

#### **Conventions**

Throughout this document an italic x is used to indicate different channels; i.e. IOUTx means IOUT0, IOUT1, or IOUT2.



#### Application Drawing



# Selecting External Components for Use with the M08889 and PCB Layout Recommendations

The inductor is the most critical external component used with the M08889. The Vishay-Dale IHLP2020CZER1R0M01 is used on the M08889evm and was used in the validation and characterization of the M08889. This inductor is a 1  $\mu$ H device with a 9.2 A rating and low resistance. The M08889 switches at 2.5 MHz so a 1  $\mu$ H inductor should be selected with good performance at this frequency and a saturation current and temperature rating higher than the expected peak input current at the maximum operating temperature. Selecting an inductor with an inadequate saturation current may damage the M08889 and will result in poor operating efficiency.

Capacitors are also important. In general, only ceramic capacitors should be used to achieve the best reliability and highest efficiency. Ceramic capacitors should be chosen with voltage ratings higher than the highest operating voltage and higher than any expected ripple voltage. Capacitors should be placed close to the M08889 or close to the load that they are de-coupling and preferably they will be placed on the same side of the pcb as the load they are de-coupling. Each capacitor should have its own vias (ground and/or power). Vias should not be shared between de-coupling capacitors and other signals. As an example—do not combine ground signals from 2 different components into one via.

A snubbing network of 1  $\mu$ F in series with 1.5  $\Omega$  should be placed in parallel with the LED/Laser at each IOUTx pin. The inductance in series with the LED/Laser should be less than 500 nH and this should be considered if the LED/Laser will be mounted on a long flex circuit.



#### **Basic M08889 Register Set-up**

In most applications only a small number of registers need to be written at power-up. These same registers will also need to be rewritten after the disable pin (DIS) is cycled. Whenever it is desired that the LED/Laser currents change the ioutx\_msb and/or ioutx\_lsb will need to be rewritten and the new values will be strobed into the output DACs on the low to high transition of the corresponding Ix\_ON pin.

See the appropriate section in the Functional Description chapter of this data sheet if advanced features of the M08889 are used. These advanced features include Automatic Power Control of outputs using a photodiode or color sensor, Timer-modulated output currents, Low Power Mode and Output Alarm configurations. The registers used for each of these functions will be listed in the appropriate section and a complete listing of the M08889 registers is included at the last section of this data sheet.

#### Basic Register Configuration (all other registers may be left at their default value)

| Name               | Address                               | Recommend<br>Setting                                                        | Description                                                                                                                                                                                                                                                                                                                    |
|--------------------|---------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| opmode_ctrl0       | 0x00                                  | 50h                                                                         | Enable self-calibration of pin.IOUT <i>x</i> headroom.                                                                                                                                                                                                                                                                         |
| opmode_ctrl1       | 0x01                                  | 80h or 90h                                                                  | Recommended setting.                                                                                                                                                                                                                                                                                                           |
| reserved           | 0x03                                  | 80h                                                                         | Disable DC-DC speed-up circuit.                                                                                                                                                                                                                                                                                                |
| out_ctrlx          | 0x05, 0x06, 0x07                      | 7Fh                                                                         | Recommended DC-DC feedback setting.                                                                                                                                                                                                                                                                                            |
| tempsens_ctrl      | 0x08                                  | 22h                                                                         | Recommended temperature sensor configuration.                                                                                                                                                                                                                                                                                  |
| ioutx_msb          | 0x10[1:0],<br>0x14[1:0],<br>0x18[1:0] | xxb                                                                         | Two most significant bits of output current setting.                                                                                                                                                                                                                                                                           |
| iout <i>x</i> _lsb | 0x11, 0x15, 0x19                      | xxh                                                                         | Eight least significant bits of output current setting.                                                                                                                                                                                                                                                                        |
| ioutx_scale        | 0x12, 0x16, 0x1A                      | 00xxxxxb                                                                    | Set the scaling of the output currents.                                                                                                                                                                                                                                                                                        |
| DC-DC_overvoltage  | 0x1F                                  | A0h                                                                         | Set DC-DC overvoltage protection to 5 V nominal.                                                                                                                                                                                                                                                                               |
| DC-DC_mode         | 0x20                                  | 03h                                                                         | Recommended DC-DC converter configuration.                                                                                                                                                                                                                                                                                     |
| reserved           | 0x22                                  | 40                                                                          | Recommended DC-DC converter configuration.                                                                                                                                                                                                                                                                                     |
| regref_setup       | 0x24                                  | 20h                                                                         | Recommended DC-DC converter feedback configuration.                                                                                                                                                                                                                                                                            |
| regrefx_ctrl1      | 0x27, 0x2B, 0x2F                      | 3Fh<br>57h<br>7Fh<br>AFh                                                    | Output headroom and decimation factor for pin.IOUTx current less than 0.6 A.  Output headroom and decimation factor for pin.IOUTx current from 0.6 A to 1 A.  Output headroom and decimation factor for pin.IOUTx current from 1 A to 1.5 A.  Output headroom and decimation factor for pin.IOUTx current from 1.5 A to 2.0 A. |
| regrefx_ctrl0      | 0x28, 0x2C, 0x30                      | 44h                                                                         | Recommended DC-DC converter configuration.                                                                                                                                                                                                                                                                                     |
| DCDC_ctrl3         | 0x61                                  | 15h, then write<br>95h to this<br>register after 01h<br>is written to 0x72. | Recommended DC-DC negative current limit (set to 7 A).                                                                                                                                                                                                                                                                         |
| DCDC_ctrl2         | 0x62                                  | 2Fh                                                                         | Enable overvoltage protection and set positive current limit (set to 7 A).                                                                                                                                                                                                                                                     |
| DCDC_ctrl1         | 0x63                                  | 8Fh                                                                         | Enable internal DC-DC feedback.                                                                                                                                                                                                                                                                                                |
| DCDC_ctrl0         | 0x64                                  | 5Fh                                                                         | Recommended DC-DC converter configuration.                                                                                                                                                                                                                                                                                     |
| start_op           | 0x72                                  | 01h                                                                         | Register loading complete, begin operation.                                                                                                                                                                                                                                                                                    |



# 1.0 Electrical Characteristics

### 1.1 Absolute Maximum Ratings

These are the absolute maximum ratings at or beyond which the IC can be expected to fail or be damaged. Reliable operation at these extremes for any length of time is not implied.

Table 1-1. Absolute Maximum Ratings

| Symbol                               | Parameter                                                      | Minimum | Typical | Maximum                 | Units |
|--------------------------------------|----------------------------------------------------------------|---------|---------|-------------------------|-------|
| DV <sub>DD</sub> , ALV <sub>DD</sub> | 1.8 V digital and analog supplies                              | _       | 1.98    | _                       | V     |
| DHV <sub>DD,</sub> AHV <sub>DD</sub> | 3.3 V digital and analog supplies                              | _       | 3.63    | _                       | V     |
| PV <sub>DD</sub>                     | Voltage supply to power DC-DC converter                        | _       | 5.25    | _                       | V     |
| PVOUT                                | DC-DC converter output pin                                     | _       | 5.25    | _                       | V     |
| LL, LR                               | External inductor pins for DC-DC converter                     | _       | 5.5     | _                       | V     |
| IOUT0, IOUT1, IOUT2                  | Output pins for driving LED/Laser - maximum voltage            | _       | 5.5     | _                       | V     |
| T <sub>JCTN</sub>                    | Junction temperature                                           | -40     |         | +125                    | °C    |
| T <sub>STG</sub>                     | Storage temperature                                            | -65     | _       | +150                    | °C    |
| APC_IN                               | RGB photodiode feedback input voltage                          | -0.4    | _       | ALV <sub>DD</sub> + 0.4 | V     |
| VFB                                  | DC-DC converter feedback pin                                   | _       | 3.63    | _                       | V     |
| I <sub>APC_IN</sub>                  | RGB photodiode feedback input current                          | -0.5    | _       | 4                       | mA    |
| I_VREF                               | Current into reference voltage pin                             | -0.12   | _       | +0.12                   | mA    |
| DIS/LP_MODE                          | Disable all LED/Laser outputs or operate with low power values | -0.4    | _       | 3.63                    | V     |
| 10_0N, I1_0N, I2_0N                  | Input pins to activate LED/Laser output                        | -0.4    | _       | 3.63                    | V     |
| SCLK_S, SDA_S                        | I <sup>2</sup> C interface                                     | -0.4    | _       | 3.63                    | V     |
| VC                                   |                                                                | _       | 3.63    | _                       | V     |



### 1.2 DC Characteristics

Min and Max values: Tc= -40 °C to 85 °C, DV<sub>DD</sub>=1.8 V+/-5%, ALV<sub>DD</sub>=1.8 V+/-5%, DHV<sub>DD</sub>=3.3 V+/-5%,

AHV<sub>DD</sub> =3.3 V+/-5% unless otherwise noted. **Typical values:** Tc=25 °C, DV<sub>DD</sub>=1.8 V, ALV<sub>DD</sub>=1.8 V, DHV<sub>DD</sub> =3.3 V, AHV<sub>DD</sub> =3.3 V unless otherwise noted.

Table 1-2. DC Characteristics LED Driver

| Symbol            |                                                                 | Parameter                                  | Notes      | Minimum | Typical | Maximum | Units |
|-------------------|-----------------------------------------------------------------|--------------------------------------------|------------|---------|---------|---------|-------|
| DV <sub>DD</sub>  | 1.8 V supply for digital ci                                     | rcuitry                                    | _          | 1.71    | 1.8     | 1.89    | V     |
| ALV <sub>DD</sub> | 1.8 V supply for analog of                                      | 1.8 V supply for analog circuitry          |            | 1.71    | 1.8     | 1.89    | V     |
| DHV <sub>DD</sub> | 3.3 V supply for digital ci                                     | rcuitry                                    | _          | 3.13    | 3.3     | 3.47    | V     |
| $AHV_DD$          | 3.3 V supply for analog of                                      | ircuitry                                   | _          | 3.13    | 3.3     | 3.47    | V     |
| I <sub>LVDD</sub> | 1.8 V supply current (DV <sub>DD</sub> and ALV <sub>DD</sub> )  |                                            | 1, 2, 3, 4 | _       | _       | 7       | mA    |
|                   | Standby current - 1.8 V                                         |                                            | _          | _       | 0.001   | _       |       |
| I <sub>HVDD</sub> | 3.3 V supply current (DHV <sub>DD</sub> and AHV <sub>DD</sub> ) |                                            | 1, 3, 4    | _       | _       | 0.12    | mA    |
|                   | Standby current - 3.3 V                                         |                                            | _          | _       | 0.001   | _       |       |
| PV <sub>DD</sub>  | Standby current                                                 |                                            |            | _       | 1       | _       | μА    |
| LV <sub>POR</sub> | Power-on RESET                                                  | De-assert (rising voltage on 1.8 V supply) |            | _       | 1.5     | _       | V     |
|                   | voltage for 1.8 V supply                                        | Assert (falling voltage on 1.8 V supply)   | _          | _       | 1.4     | _       |       |
| HV <sub>POR</sub> | Power-on RESET                                                  | De-assert (rising voltage on 3.3 V supply) | _          | _       | 2.7     | _       | V     |
|                   | voltage for 3.3 V supply                                        | Assert (falling voltage on 3.3 V supply)   | _          | _       | 2.65    | _       |       |
| T <sub>C</sub>    | Case temperature                                                |                                            | 5          | -40     | _       | 85      | °C    |

- 1. Excludes I<sup>2</sup>C serial interface current and LED current.
- 2.  $I_{LVDD}$  will be increase by 0.5% of the  $Ix_OUT$  current when  $Ix_OUT$  is active.
- 3. Operating in IPC or CPC will add less than 1 mA current over Open Loop mode.
- 4. Open Loop with default register values loaded after RESET.
- 5. Measured on top of M08889 case

Table 1-3. DC Characteristics DC-DC Converter

| Symbol                 | Parameter                                 | Notes | Minimum | Typical | Maximum | Units |
|------------------------|-------------------------------------------|-------|---------|---------|---------|-------|
| PV <sub>DD</sub>       | Voltage input to DC-DC converter          | 1     | 2.7     | _       | 5       | V     |
|                        |                                           | 2     | 3.3     | _       | 5       | V     |
| PVOUT                  | DC-DC converter output voltage            | 3     | _       | _       | 5       | V     |
| VFB                    | DC-DC converter feedback voltage          | _     | _       | 1.24    | _       | V     |
| C <sub>PVDD</sub>      | Minimum DC-DC converter input capacitance | _     | 170     | _       | _       | μF    |
| $\eta_{	extsf{DC-DC}}$ | DC-DC converter efficiency                | 4     | _       | 88      |         | %     |



Table 1-3. DC Characteristics DC-DC Converter

| Symbol               | Parameter                                  | Notes | Minimum | Typical | Maximum | Units |
|----------------------|--------------------------------------------|-------|---------|---------|---------|-------|
| t <sub>r_PVOUT</sub> | System risetime of PVOUT and IOUT <i>x</i> | 5     | _       | 20      | _       | μs    |
| V <sub>OVER</sub>    | Overvoltage                                | 6     | 4.8     | 5       | 5.3     | V     |

- 1. 1.5 A Output Current.
- 2. 2 A Output Current.
- 3. Operation below 2.2 V not recommended.
- 4. Typical operating conditions, 2.7 V to 5 V input voltage, 1.5 A output current.
- 5. Schematic as shown in Chapter 1. Red LED output voltage to Green output voltage, all operating temperatures and currents.
- 6. Register 1Fh=A0h.

Figure 1-1. DC-DC and Output Driver System Efficiency at 3/4 Scale Output Current (1.5 A nominal)





### 1.3 APC Characteristics

Min and Max values: Tc= -40 °C to 85 °C,  $DV_{DD}$ =1.8 V+/-5%,  $ALV_{DD}$ =1.8 V+/-5%,  $DHV_{DD}$ =3.3 V+/-5%,  $AHV_{DD}$ =3.3 V+/-5% unless otherwise noted. **Typical values:** Ta=25 °C,  $DV_{DD}$ ,  $ALV_{DD}$ =1.8 V,  $AHV_{DD}$ =3.3 V+/-5%

Table 1-4. APC Input Characteristics (Current Source Input)

| Parameter             | Notes | Minimum              | Typical | Maximum | Units |
|-----------------------|-------|----------------------|---------|---------|-------|
| Full scale input      | 1     | _                    | 3       | _       | mA    |
| PD capacitance        | 1, 2  | _                    | _       | 80      | pF    |
| Input bias            | 1     | ALV <sub>DD</sub> /2 | _       | _       | V     |
| Maximum input voltage | _     | _                    | _       | 1.89    | V     |

#### NOTES:

- APC\_IN pin.
- 2. Care should be taken in routing of each PD input so that total capacitance on the pin including routing does not exceed 80 pF

Table 1-5. APC Input Characteristics (Current Sink Input)

| Parameter                   | Notes | Minimum | Typical | Maximum | Units |
|-----------------------------|-------|---------|---------|---------|-------|
| Full scale input            | 1     | _       | 3.25    | _       | mA    |
| PD capacitance <sup>1</sup> | 1, 2  | _       | _       | 300     | pF    |
| Min input bias              | 1     | _       | 0.6     | _       | V     |
| Maximum input voltage       | _     | _       | _       | 1.89    | V     |

#### NOTES:

- APC\_IN pin.
- 2. Care should be taken in routing of each PD input so that total capacitance on the pin including routing does not exceed 300 pF

Table 1-6. CPC Target DAC

| Parameter                                | Notes | Minimum | Typical | Maximum | Units |
|------------------------------------------|-------|---------|---------|---------|-------|
| Resolution                               | _     | _       | 13      | _       | bits  |
| Conversion rate                          | _     | _       | 30      | _       | Msps  |
| Full scale monitor photodetector current | _     | _       | 3.25    | 3.4     | mA    |
| Step size                                | _     | _       | 350     | 515     | nA    |
| CPC control loop accuracy                | 1     | -8.5    | _       | 8.5     | %     |

#### **NOTES:**

1. At Tc= 120 °C control loop accuracy is +/-7%



Table 1-7. Integrating Power Control

| Parameter                      | Notes | Minimum | Typical | Maximum | Units |
|--------------------------------|-------|---------|---------|---------|-------|
| Resolution                     | _     | _       | 10      | _       | bits  |
| Count variation (part to part) | _     | -35     |         | +35     | %     |
| Stability                      | 2, 3  | -11     | _       | +11     | %     |

#### **NOTES:**

- 1. This will correspond to a total optical power variation: monotonicity will still be guaranteed by the architecture.
- 2. For targets > xxx  $\mu$ A and address 0x0B=50h
- 3. Variation of integration target over supply and temperature. At Tc= 120 °C accuracy is +/-14%

### 1.4 LED Drivers

 $\textbf{Min and Max values:} \ \, \text{Tc= -40 °C to 85 °C, DV}_{DD} = 1.8 \ \text{V+/-5\%, ALV}_{DD} = 1.8 \ \text{V+/-5\%, DHV}_{DD} = 3.3 \ \text{V+/-5\%, ALV}_{DD} = 3.3 \ \text{V+/-5\%, DHV}_{DD} = 3.3 \ \text{V+/-5\%, DHV}_{$ 

 $AHV_{DD}$  =3.3 V+/-5% unless otherwise noted. **Typical values:** Tc=25 °C, DV<sub>DD</sub>,  $ALV_{DD}$ =1.8 V,  $AHV_{DD}$  =3.3 V

Table 1-8. LED Drivers

| Parameter                                | Conditions                                                                                                                                                                                                                                                                                         | Notes | Minimum | Typical | Maximum | Units |
|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|---------|---------|-------|
| IOUT <i>x</i> current at maximum setting | Maximum output current setting (ioutx_msb=11b, ioutx_lsb = FFh, ioutx_scale=3Fh), programmed for 200 mV headroom (regrefx_ctrl1=10100xxxb). Note that the measured headroom at the pin will subject to headroom setting accuracy and resistances of the bondwire, solder connection and pcb trace. | _     | 1.80    | 1.95    | 2.10    | A     |
| IOUTx current at 3/4 of maximum setting  | Output current setting (ioutx_msb=10b, ioutx_lsb = FFh, ioutx_scale=3Fh), programmed for 150 mV headroom (regrefx_ctrl1=01111xxxb). Note that the measured headroom at the pin will subject to headroom setting accuracy and resistances of the bondwire, solder connection and pcb trace.         | _     | 1.34    | 1.45    | 1.56    | A     |
| IOUTx current at 1/2 of maximum setting  | Output current setting (ioutx_msb=01b, ioutx_lsb = FFh, ioutx_scale=3Fh), programmed for 100 mV headroom (regrefx_ctrl1=01010xxxb). Note that the measured headroom at the pin will subject to headroom setting accuracy and resistances of the bondwire, solder connection and pcb trace.         | _     | 0.88    | 0.96    | 1.04    | A     |
| IOUTx current at 1/4 of maximum setting  | Output current setting (ioutx_msb=00b, ioutx_lsb = FFh, ioutx_scale=3Fh), programmed for 70 mV headroom (regrefx_ctrl1=00111xxxb). Note that the measured headroom at the pin will subject to headroom setting accuracy and resistances of the bondwire, solder connection and pcb trace.          | _     | 0.43    | 0.47    | 0.51    | A     |
| IOUTx leakage current                    | 5 V bias voltage at pin IOUTx. Ix_ON low                                                                                                                                                                                                                                                           | _     | _       | 25      | _       | μΑ    |
| IOUT <i>x</i> output stability           | IOUTx current over temperature and voltage for constant output setting and constant headroom setting, 1/4 to Full Scale output using recommended headroom settings in Chapter 3.                                                                                                                   | _     | -3      |         | +3      | %     |



#### Table 1-8. LED Drivers

| Parameter                                        | Conditions                                                   | Notes | Minimum | Typical | Maximum | Units |
|--------------------------------------------------|--------------------------------------------------------------|-------|---------|---------|---------|-------|
| Maximum allowable IOUT <i>x</i> voltage headroom |                                                              | 2     | _       | _       | 5.25    | V     |
| Rise/fall time                                   | 20-80% Into 1 $\Omega$ electrical output, no snubber network | 3     | _       | _       | 200     | ns    |

#### NOTES:

- 1. Required headroom scales with output current, maximum output current requires maximum headroom (see Section 3.4.2).
- 2. To prevent damage at output pins do not exceed this voltage. Also verify power sequencing and power dissipation.
- 3. Guaranteed by design

#### Table 1-9. Output Current DACs

| Parameter               | Notes | Minimum | Typical | Maximum | Units |
|-------------------------|-------|---------|---------|---------|-------|
| Resolution              | _     | _       | 10      | _       | bits  |
| Conversion rate         | _     | _       | 12.5    | _       | Msps  |
| Full scale IOUTx        | 1     | _       | 2       | _       | Α     |
| IOUTx absolute accuracy | 1, 2  | -8      | _       | +8      | %     |

#### NOTES:

- 1. Referred to the current output
- 2. For driver headroom > value specified in Table 3-1. Measured at 1000 mA.

#### Table 1-10. Scale DACs

| Parameter                                                                        | Notes | Minimum | Typical | Maximum | Units |
|----------------------------------------------------------------------------------|-------|---------|---------|---------|-------|
| Resolution                                                                       | _     | _       | 6       | _       | bits  |
| Minimum scale value (referred to the current output, equivalent to code 000000b) | _     | _       | 200     | _       | mA    |
| Maximum scale value (referred to the current output, equivalent to code 111111b) | _     | _       | 2       | _       | Α     |
| Scale step (referred to the current output)                                      | _     | _       | 28.6    | _       | mA    |



### 1.5 DC-DC Converters Reference Generators

Min and Max values: Tc= -40 °C to 85 °C, DV<sub>DD</sub>=1.8 V+/-5%, ALV<sub>DD</sub>=1.8 V+/-5%, DHV<sub>DD</sub>=3.3 V+/-5%,

 $AHV_{DD}$  =3.3 V+/-5% unless otherwise noted. **Typical values:** Tc=25 °C,  $DV_{DD}$ ,  $ALV_{DD}$ =1.8 V,  $AHV_{DD}$  =3.3 V

Table 1-11. DC-DC Converters Reference Generators

| Parameter                           | Notes | Minimum | Typical | Maximum | Units |
|-------------------------------------|-------|---------|---------|---------|-------|
| Voltage compliance                  | _     | 0.5     | 1.2     | 1.3 V   | V     |
| DAC resolution                      | _     | _       | 9       | _       | bits  |
| DAC DNL                             | _     | -0.5    | _       | 0.5     | LSB   |
| DAC full scale (regref_setup[1]=0b) | _     | _       | 100     | _       | μΑ    |
| DAC full scale (regref_setup[1]=1b) | _     | _       | 200     | _       | μΑ    |
| Headroom variation                  | 1     | -15     |         | +15     | mV    |

#### **NOTES:**

### 1.6 Internal Temperature Sensor

Typical values: Tc=25 °C, DV<sub>DD</sub>, ALV<sub>DD</sub>=1.8 V, AHV<sub>DD</sub> =3.3 V

Table 1-12. Internal Temperature Sensor

| Parameter         | Notes | Minimum | Typical    | Maximum | Units |
|-------------------|-------|---------|------------|---------|-------|
| Range             | _     | _       | -40 to 125 |         | °C    |
| Temperature step  | _     | _       | 0.65       |         | °C    |
| Absolute accuracy | 1     | -10     | _          | +10     | °C    |
| NOTES             |       |         |            |         |       |

#### NOTES:

### 1.7 Light Sources Alarm

Min and Max values: Tc= -40 °C to 85 °C, DV<sub>DD</sub>=1.8 V+/-5%, ALV<sub>DD</sub>=1.8 V+/-5%, DHV<sub>DD</sub>=3.3 V+/-5%, AHV<sub>DD</sub> =3.3 V+/-5% unless otherwise noted.

Typical values: Tc=25 °C, DV<sub>DD</sub>, ALV<sub>DD</sub>=1.8 V, AHV<sub>DD</sub> =3.3 V

Table 1-13. Light Sources Alarm

| Parameter                     | Notes | Minimum | Typical | Maximum | Units |
|-------------------------------|-------|---------|---------|---------|-------|
| Light sensor alarm thresholds | 1     | 50      | _       | 200     | mV    |
| Threshold accuracy            | _     | _       | +/-15   | _       | mV    |
| Alarm response time           |       | _       | 5       | _       | μs    |

<sup>1.</sup> Variation in headroom measured at IOUTx with settings as defined in Table 3-1.

After system calibration at room temperature (one point calibration).

<sup>1.</sup> Threshold can be programmed through register alarm\_setup0/1 to 50 mV, 100 mV, 150 mV, 200 mV.



### 1.8 CMOS Pins Characteristics

 $\textbf{Min and Max values:} \ \, \text{Tc= -40 °C to 85 °C, DV}_{DD} = 1.8 \ \text{V+/-5\%, ALV}_{DD} = 1.8 \ \text{V+/-5\%, DHV}_{DD} = 3.3 \ \text{V+/-5\%, DHV}_$ 

 $AHV_{DD} = 3.3 \text{ V+/-}5\%$  unless otherwise noted. **Typical values:** Tc=25 °C,  $DV_{DD}$ ,  $ALV_{DD} = 1.8 \text{ V}$ ,  $AHV_{DD} = +3.3 \text{ V}$ 

Table 1-14. CMOS Pins Characteristics

| Symbol                         | Parameter                 | Notes | Minimum               | Typical | Maximum               | Units |
|--------------------------------|---------------------------|-------|-----------------------|---------|-----------------------|-------|
| V <sub>IH</sub>                | High level input voltage  | 1, 2  | 0.65 DV <sub>DD</sub> | _       | 3.63                  | V     |
| V <sub>IL</sub>                | Low level input voltage   | 2     | 0                     | _       | 0.35 DV <sub>DD</sub> | V     |
| V <sub>OH</sub>                | High level output voltage | 3     | DV <sub>DD</sub> -0.4 | _       | 3.63                  | V     |
| V <sub>0L</sub>                | Low level output voltage  | 3     | 0                     | _       | 0.4                   | V     |
| t <sub>R</sub> /t <sub>F</sub> | Output rise/fall time     | 4, 5  | _                     | 3       | _                     | ns    |

- 1. Digital pins are 3.3 V (+/-10%) tolerant
- 2. Ix\_ON, SDA, SCL and DIS/LP\_MODE pins.
- 3. Pin SDA.
- 4.  $I^2C$  rise/fall time depends on load and 4.7  $k\Omega$  external pull up resistor.
- 5. Pin SDA. Maximum load of 5 pF.



# 1.9 Slave I<sup>2</sup>C Timing Specifications<sup>1,2</sup>

Min and Max values: Tc= -40 °C to 85 °C,  $DV_{DD}$ =1.8 V+/-5%,  $ALV_{DD}$ =1.8 V+/-5%,  $DHV_{DD}$ =3.3 V+/-5%,

AHV<sub>DD</sub> =3.3 V+/-5% unless otherwise noted.

Typical values: Tc=25 °C, DV<sub>DD</sub>, ALV<sub>DD</sub>=1.8 V, AHV<sub>DD</sub> =3.3 V

The M08889 7-bit I<sup>2</sup>C address is 4Dh. To WRITE to the M08889 the 8-bit address 9Ah is used. To READ from the M08889 the 8-bit address 9Bh is used.

Table 1-15. Slave I<sup>2</sup>C Timing Specifications<sup>1,2</sup>

| Symbol                  | Parameter                                                                | Notes | Minimum | Typical | Maximum | Units |
|-------------------------|--------------------------------------------------------------------------|-------|---------|---------|---------|-------|
| f <sub>SCL_MASTER</sub> | Clock frequency, SCL_M                                                   | _     | _       | _       | 3.4     | MHz   |
| t <sub>LOW</sub>        | Clock pulse width low                                                    | _     | 160     | _       | _       | ns    |
| t <sub>HIGH</sub>       | Clock pulse width high                                                   | _     | 60      | _       | _       | ns    |
| t <sub>AA</sub>         | Clock low to data out valid                                              | _     | 0       | _       | 70      | ns    |
| t <sub>HD, STA</sub>    | Start hold time                                                          | _     | 160     | _       | _       | ns    |
| t <sub>SU, STA</sub>    | Start set-up time                                                        | _     | 160     | _       | _       | ns    |
| t <sub>HD, DAT</sub>    | Data in hold time                                                        | _     | 0       | _       | _       | ns    |
| t <sub>SU, DAT</sub>    | Data in set-up time                                                      | _     | 10      | _       | _       | ns    |
| R <sub>PULL-UP</sub>    | Outputs (SDA_M, SCL_M, SDA_S and SCL_S) internal pull-up resistor value. | 3     | _       | 250     | _       | kΩ    |
| t <sub>SU, STO</sub>    | Stop set-up time                                                         | _     | 160     | _       | _       | ns    |
| t <sub>DH</sub>         | Data out hold time                                                       | _     | 5       | _       | _       | ns    |

- 1. Guaranteed by design and characterization.
- 2. Specified at recommended operating conditions.
- 3.  $4.7 \text{ k}\Omega$  should be added externally.

Figure 1-2. Slave I<sup>2</sup>C Timing





# 2.0 Pinout Diagram, Pin Descriptions, and Package Outline Drawing

### 2.1 M08889 Pinout

The M08889 is packaged in a 6x5 mm 36-pin QFN package with 0.5 mm pin pitch.

Figure 2-1. M08889 Pinout





Table 2-1. Pin List and Descriptions

| Pin Name    | Pin Number(s) | Туре                                                               | Description                                                                                                                           |
|-------------|---------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| AHVDD       | 1             | Supply                                                             | 3.3 V analog supply                                                                                                                   |
| IOUT1       | 2, 3, 4       | Open Drain 2A Output                                               | Channel 1 LED drive output                                                                                                            |
| IOUT0       | 5, 6, 7       | Open Drain 2A Output                                               | Channel 0 LED drive output                                                                                                            |
| DIS/LP_MODE | 8             | CMOS Input. 1.8 V referenced,<br>3.3 V tolerant                    | Input - Low = Normal Operation, Floating = Low Power Mode, High = Outputs Disabled                                                    |
| ALVDD       | 9             | Supply                                                             | 1.8 V analog supply                                                                                                                   |
| APC_IN      | 10            | Analog input - transimpedance<br>amplifier                         | Monitor PD input for APC modes                                                                                                        |
| VFB         | 11            | Analog voltage input                                               | DC-DC converter error amplifier input                                                                                                 |
| VIOUT       | 12            | Analog voltage output                                              | IOUTX voltage of active IX_ON                                                                                                         |
| VC          | 13            | Analog voltage output                                              | DC-DC converter error amplifier output (100 k $\Omega$ output impedance).                                                             |
| STARTUP     | 14            | Analog                                                             | Start-up capacitor for internal DC-DC converter. Add 10nF to ground at this pin.                                                      |
| $DV_DD$     | 15            | Supply                                                             | 1.8 V digital supply                                                                                                                  |
| PVDD        | 16,17,18      | Supply                                                             | 2.7 V - 5.5 V DC-DC Converter Supply input                                                                                            |
| SCL         | 19            | CMOS input. 1.8 V referenced.<br>3.3 V tolerant.                   | $\rm I^2C$ clock (slave port), internal pull-up. Add external pull-up to 1.8 V or 3.3 V depending on host voltage $\rm V_{DD}.$       |
| SDA         | 20            | CMOS input/ Open Drain output.<br>1.8 V referenced. 3.3 V tolerant | $\rm I^2C$ serial data (slave port), internal pull-up. Add external pull-up to 1.8 V or 3.3 V depending on host voltage $\rm V_{DD}.$ |
| LR          | 21, 22        | Analog. High Current (2A)                                          | Connect external inductor                                                                                                             |
| LL          | 23, 24        | Analog. High Current (2A)                                          | Connect external inductor.                                                                                                            |
| 12_0N       | 25            | CMOS W/pull-down.                                                  | Digital input. IOUT2 active when this pin is high.                                                                                    |
|             |               | 3.3 V referenced. Compatible with 1.8 V CMOS signals.              |                                                                                                                                       |
| I1_ON       | 26            | CMOS W/pull-down.                                                  | Digital input. IOUT1 active when this pin is high.                                                                                    |
|             |               | 3.3 V referenced. Compatible with 1.8 V CMOS signals.              |                                                                                                                                       |
| 10_0N       | 27            | CMOS W/pull-down.                                                  | Digital input. IOUTO active when this pin is high.                                                                                    |
|             |               | 3.3 V referenced. Compatible with 1.8 V CMOS signals.              |                                                                                                                                       |
| DNWELL      | 28            | Supply                                                             | Connect to 3.3 V digital supply                                                                                                       |
| PVOUT       | 29, 30        | Supply. High Current (2A).                                         | DC-DC Converter Output                                                                                                                |
| DHVDD       | 31            | Supply                                                             | 3.3 V digital supply                                                                                                                  |
| VREF        | 32            | Analog. Current source output.                                     | Reference current generator for all DACs. Attach a 12.1 $k\Omega$ resistor to ground.                                                 |
| IOUT2       | 33, 34, 35    | Analog. 2A Open Drain Output.                                      | Channel 2 LED drive output                                                                                                            |



#### Table 2-1. Pin List and Descriptions

| Pin Name | Pin Number(s) | Туре   | Description                                                                   |
|----------|---------------|--------|-------------------------------------------------------------------------------|
| N/C      | 36            | _      | No Connect                                                                    |
| GND      | Center Pad    | Supply | Ground (must be connected to ground plane for electrical and thermal reasons) |

#### NOTES:

PD means pulled down, PU means pulled up.

 $4.7 \mu F + 100 nF$  should be used on each of the M08889 supply.



## 2.2 Package Information

Figure 2-2. Sawn QFN32 Package Information





# 3.0 Functional Description

The M08889 is a highly integrated LED/laser driver with synchronous buck-boost converter for LCD/LCoS/DLP projection display applications. It provides control and monitoring of up to three LEDs/lasers, a temperature sensor and control of external DC-DC converters for optimal laser/led supply voltage.

Each Laser/LED output consists of a 10-bit DAC which controls a high efficiency driver. If the desired maximum current is less than 2 A the output resolution can by improved by a 6-bit independent scaling DAC.

The output stages require only 200 mV of headroom between the M08889 output and the Laser/LED cathode when driving 2 amperes. The headroom requirement can be scaled proportionally lower for lower currents.

The M08889 also incorporates safety and alarm features and a temperature monitor with 8-bit resolution.

The M08889 internal registers are loaded from an external micro controller through a slave  $I^2C$  interface. The host micro controller can monitor the temperature sensor and read back the analog to digital converter outputs on the  $I^2C$  interface.

### 3.1 Operating Modes

The M08889 can operate in 3 different optical power control modes. The power control modes are open loop (OL) and 2 automatic power control (APC) modes: continuous power control (CPC) and integrating power control (IPC).

Different output channels can have different operating modes. Some channels may be configured as Open Loop and some channels may be configured to use APC, but only one type of APC may be used (either CPC or IPC).

Open Loop mode is the simplest mode of operation and the Laser/LED current is set by writing the desired current to the output DAC.

The 2 automatic power control modes (APC) use photodiode feedback to accurately adjust the Laser/LED output power to make the current from a photodiode match a target current. With APC control temperature compensation of the Laser/LED is automatic and color balance is simplified.

The user can select the polarity of the photodetector if an APC mode is selected. By default the M08889 accepts a current source photodetector tied to the positive supply. It is possible to accept current sink photodetector by setting register.ipc\_setup.bit[4]=1b.

Configuration of the M08889 timer settings and pin 8 configuration will also affect optical power control.

### 3.1.1 Open Loop Output Control

In open loop mode the current for each Laser/LED is stored in register.**iout**x[9:0]. The M08889 will shift the contents of register.**iout**x[9:0] and register.**iout**x\_scale[5:0] to the output DAC when pin.Ix\_ON goes high and the output will then sink the programmed current through the Laser/LED.

By changing the scale setting in register.**iout**x\_**scale** the full 10 bits of settability can be retained even for low Laser/LED currents. The scale can be changed on a frame by frame basis but when register.**iout**x\_**scale** is changed the rise time of the output stage will be significantly slower during the first Ix\_ON period in which the



change in the scale is made. The rise time will return to its normal value in subsequent  $Ix_ON$  periods if the scale is not changed.

The M08889 includes timers that can be used to delay, pulse width modulate or clock the Open Loop output signal. See Section 3.6 for a description of how to use these features.

When pin 8 operates in <u>LP\_MODE</u> (pin 8 floating) the scale value of each channel can be different than when pin 8 is in normal mode (pin 8 low). These scales are set in register.**iout**x\_**scale**[5:0] (pin 8 low) and register.**iout**x\_**scale\_LP**[5:0] (pin 8 floating).

Table 3-1. Register Set-up for Open Loop Operation

| Name                 | Address                               | Recommend<br>Setting                                                        | Description                                                                                                                                                                                                                                                                                                                    |
|----------------------|---------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| opmode_ctrl0         | 0x00                                  | 50h                                                                         | Enable self-calibration of pin.IOUTx headroom.                                                                                                                                                                                                                                                                                 |
| opmode_ctrl1         | 0x01                                  | 80h or 90h                                                                  | Recommended setting.                                                                                                                                                                                                                                                                                                           |
| reserved             | 0x03                                  | 80h                                                                         | Disable DC-DC speed-up circuit.                                                                                                                                                                                                                                                                                                |
| out_ctrlx            | 0x05, 0x06, 0x07                      | 7Fh                                                                         | Recommended DC-DC feedback setting.                                                                                                                                                                                                                                                                                            |
| tempsens_ctrl        | 0x08                                  | 22h                                                                         | Recommended temperature sensor configuration.                                                                                                                                                                                                                                                                                  |
| ioutx_msb            | 0x10[1:0],<br>0x14[1:0],<br>0x18[1:0] | xxb                                                                         | Two most significant bits of output current setting.                                                                                                                                                                                                                                                                           |
| iout <i>x</i> _lsb   | 0x11, 0x15, 0x19                      | xxh                                                                         | Eight least significant bits of output current setting.                                                                                                                                                                                                                                                                        |
| iout <i>x</i> _scale | 0x12, 0x16, 0x1A                      | 00xxxxxb                                                                    | Set the scaling of the output currents.                                                                                                                                                                                                                                                                                        |
| DC-DC_overvoltage    | 0x1F                                  | A0h                                                                         | Set DC-DC overvoltage protection to 5 V nominal.                                                                                                                                                                                                                                                                               |
| DC-DC_mode           | 0x20                                  | 03h                                                                         | Recommended DC-DC converter configuration.                                                                                                                                                                                                                                                                                     |
| reserved             | 0x22                                  | 40                                                                          | Recommended DC-DC converter configuration.                                                                                                                                                                                                                                                                                     |
| regref_setup         | 0x24                                  | 20h                                                                         | Recommended DC-DC converter feedback configuration.                                                                                                                                                                                                                                                                            |
| regrefx_ctrl1        | 0x27, 0x2B, 0x2F                      | 3Fh<br>57h<br>7Fh<br>AFh                                                    | Output headroom and decimation factor for pin.IOUTx current less than 0.6 A.  Output headroom and decimation factor for pin.IOUTx current from 0.6 A to 1 A.  Output headroom and decimation factor for pin.IOUTx current from 1 A to 1.5 A.  Output headroom and decimation factor for pin.IOUTx current from 1.5 A to 2.0 A. |
| regrefx_ctrl0        | 0x28, 0x2C, 0x30                      | 44h                                                                         | Recommended DC-DC converter configuration.                                                                                                                                                                                                                                                                                     |
| DCDC_ctrl3           | 0x61                                  | 15h, then write<br>95h to this<br>register after 01h<br>is written to 0x72. | Recommended DC-DC negative current limit (set to 7 A).                                                                                                                                                                                                                                                                         |
| DCDC_ctrl2           | 0x62                                  | 2Fh                                                                         | Enable overvoltage protection and set positive current limit (set to 7 A).                                                                                                                                                                                                                                                     |
| DCDC_ctrl1           | 0x63                                  | 8Fh                                                                         | Enable internal DC-DC feedback.                                                                                                                                                                                                                                                                                                |
| DCDC_ctrl0           | 0x64                                  | 5Fh                                                                         | Recommended DC-DC converter configuration.                                                                                                                                                                                                                                                                                     |
| start_op             | 0x72                                  | 01h                                                                         | Register loading complete, begin operation.                                                                                                                                                                                                                                                                                    |



#### 3.1.2 Automatic Power Control

Automatic power control (APC) can keep the laser/LED power constant and the color balanced by comparing the photodetector (RGB color sensor) currents to target values programmed into the 13-bit target DACs.

At power-up the APC can be enabled independently for each channel by setting **register**.apc\_ctrl[x]. For channels with disabled APC the laser/LED currents are controlled through the serial interface using register.**iout**x.bits[11:0].

The photodiode (RGB sensor) target values are programmed via the serial interface in registers **target2**[12:0], **target1**[12:0] and **target0**[12:0] respectively for pins IOUT2, IOUT1 and IOUT0. When the corresponding color is turned on as signaled by the transition of pins I0\_ON, I1\_ON or I2\_ON from low to high the LED/Laser drive currents are automatically adjusted up or down to always make the photodetector current (RGB sensor current) match the target current.

If desired, these target currents can be adjusted on a frame by frame basis to optimize contrast and save battery power depending on the brightness required for a particular frame.

The target values are stored in registers target2[12:0], target1[12:0] and target0[12:0] respectively for pins IOUT2, IOUT1 and IOUT0 before the corresponding color is turned on by the transition of pins I2\_ON, I1\_ON or I0\_ON from low to high. This allows for the control of the LED/laser power in real time on a frame by frame basis.

It is possible to freeze the APC loop for each channel by using register.**apc***x*\_**ctrl0**[0]. In this case the M08889 will stop updating the pin.IOUT*x* currents.

If more then one laser is turned on (2 or 3 of I0\_ON, I1\_ON or I2\_ON are high at the same time) the M08889 freezes the update of the APC loop for as long as more then one of the pin.Ix\_ON signals are high. This prevents the APC loop from using incorrect photodetector information in case a single photodetector is used. In the case of multiple pin.Ix\_ON simultaneously the optical power tracked and adjusted is that of the channel corresponding to the last pin.Ix\_ON transitioning high. It should be noted that 2 or more low to high transitions of any of the pins I0\_ON, I1\_ON or I2\_ON within 500 ns of each other would violate internal timing and will result in unpredictable operation. Care should be taken to prevent damage to the part when multiple lasers are enabled. The power dissipation of the M08889 should be kept below the level that, when multiplied by the thermal resistance of the package in the system and added to the maximum ambient temperature, does not exceed 125 °C.

The maximum photodiode current supported by the M08889 is 3.25 mA. The full scale value of the target DAC is 3.25 mA with a resolution of 13 bits (390 nA step size). As an example, if the maximum current from the photodiode is 200  $\mu$ A then the possible target values are up to 512 decimal (200  $\mu$ A/390 nA). In this example the maximum target value for register.targetx[12:0] would be 200 h.

Read-back of the output current DAC of each channel is possible by strobing the DACs using register.**strbalarm\_ctrl**[1] and reading registers.**rb\_iout**x[9:0]

When pin 8 is floating the M08889 will be in Low Power mode (\(\overline{LP\_MODE}\)). When pin 8 is low the Laser/LED current will be adjusted until the photodiode current matches the target in register. target x[12:0] and when pin 8 is floating the Laser/LED current will be adjusted until the photodiode current matches the target in register.target x\_LP[12:0].

The M08889 is capable of using current sink photodetectors typical of LCOS panels as well as photodetectors that source current. The type of photodetector can be selected at register.**ipc setup**[4].

The photodetector can have a maximum capacitance of up to 300 pF.

#### 3.1.2.1 Continuous Power Control

In continuous power control (CPC) mode, the M08889 continuously compares the photodetector current to a target value and makes photodiode current match the target value by adjusting the current in the laser/LED. For example, if the photodetector current is below the target then the Laser/LED current is increased. The sign of this operation



can be inverted using register.**input\_ctrl**[4] (but it should not be changed unless it is certain that there is an inversion in the photodiode signal).

The CPC loop is designed to settle to the desired output power in less than 50 µs. To achieve optimal settling time, the CPC loop must be adjusted to the laser/photodetector characteristics. This is done using the settings in registers **apc**x\_**ctrl0**, **apc**x\_**ctrl1** and **apc**x\_**ctrl2**.

To further reduce the settling time the user can program the initial current from which the CPC loop will start. This can be 0, the value programmed in register.ioutx[9:0] or the value to which the CPC had converged during the previous frame. The selection of the initial current is done using register.iturnonx[1:0] (apcx\_ctrl1[3:2]). Starting from the previously determined value will substantially accelerate settling time since it is likely that it will be starting at the proper level.

It is possible to "freeze" the APC loop for each channel by using register. $\mathbf{apc\_ctrl}[x]$ . When register. $\mathbf{apc\_ctrl}[x]$ =1b the M08889 will stop updating the pin.IOUTx currents regardless of the state of Ix\_ON pins. It is possible also to delay operation of the CPC loop immediately following the light source turn-on. This will allow the DC-DC converter to settle to the proper voltage before the APC starts adjusting the current. The CPC delay time can be programmed using register. $\mathbf{apc}x$ \_ $\mathbf{ctrl0}[2:1]$ .

Table 3-2. Additional Registers used for CPC Control (Table 3-1 settings are also needed)

|                      |                  |                      | <u>,                                      </u>                                                     |
|----------------------|------------------|----------------------|----------------------------------------------------------------------------------------------------|
| Name                 | Address          | Recommend<br>Setting | Description                                                                                        |
| apc_fe_ctrl          | 0x0A             | 01h                  | Power-on APC photodiode circuitry.                                                                 |
| loop select          | 0x34[6]          | 1b                   | Select CPC loop control.                                                                           |
| apc0_ch              | 0x34[0]          |                      |                                                                                                    |
| apc1_ch              | 0x34[1]          | xb                   | Enable CPC control on the desired channel or channels.                                             |
| apc2_ch              | 0x34[2]          |                      |                                                                                                    |
| target <i>x</i> _msb | 0x35, 0x37, 0x39 | 000xxxxxb            | Set the target at desired level. The LED drive current will be adjusted up or down until           |
| target <i>x</i> _lsb | 0x36, 0x38, 0x3A | xxh                  | the photodiode current is equal to the target current for the channels that are controlled by CPC. |
| apc0_ctrl2           | 0x47             | xxh                  | Set the length in clock counts of the initial, mid and min step intervals. Set the delay           |
| apc1_ctrl2           | 0x44             |                      | for the clock divider. The decimation factor and clock divider will also affect interval           |
| apc2_ctrl2           | 0x41             |                      | lengths.                                                                                           |
| apc0_ctrl1           | 0x48             | xxh                  | Set the step size of the change in LED drive current for the initial and mid intervals.            |
| apc1_ctrl1           | 0x45             |                      | Set the initial LED current to be 0 mA, the ending value of the previous I_on period or            |
| apc2_ctrl1           | 0x42             |                      | the value set in IOUTx register. Set the clock divider.                                            |
| apc0_ctrl0           | 0x49             | xxx00xx0b            | Set the decimation factor (mid and min count changes will occur at rate divided by                 |
| apc1_ctrl0           | 0x46             |                      | the decimation factor). Set the WAIT states (APC will not change LED current during                |
| apc2_ctrl0           | 0x43             |                      | WAIT states).                                                                                      |

#### 3.1.2.2 Integral Power Control

Integral power control (IPC) can be enabled by setting register.apc\_ctrl[6]=0b.

The working principle of integral power control is to use pulse-width modulation to mimic the behavior of the human eye which integrates the optical power over the frame period. The Ix\_ON time is determined in the M08889 by charging a capacitor with the photodetector current until the capacitor reaches a threshold voltage at which time the output turns off.

When pin.Ix\_ON goes high the M08889 will drive the Laser/LED with a current defined by register.**iout**x[9:0]. The photodiode current will charge an internal capacitor until its voltage matches an internal reference voltage ( $\sim$ 0.8 V)



at which time a counter is incremented and the capacitor is discharged. The photodiode current continues to charge the capacitor and increment the counter until the count matches the target set by the user in register.targetx[9:0]. Once the counter reaches the value set by the user the M08889 stops driving the Laser/LED. By adjusting the count higher or lower the brightness of a frame can be adjusted. The target counter has 10 bits and the M08889 can distinguish between 1024 different power levels. The target registers are the same as the CPC target registers but the resolution in IPC mode is limited to 10 bits instead of 13 bits.

In order to maximize the dynamic range and be able to utilize the entire 10 bits the user must select the proper mirroring ratios for the photodetector current (register.**ipd**x\_**sel**[4:0]), the charging current (register.**ich**x\_**sel**[4:0]) and the value of the capacitance (register.**cap**x\_**sel**[3:0]). The settings of these bits will depend on the frame (or subframe) duration and on the photodetector current.

If it is desired to typically have the LED on for 1/2 the frame time then the registers should be configured such that:

$$1/2 \times FR/512 = 0.8 \times V \times Cch / Ich$$

where FR is the frame or subframe rate, Cch is the charging capacitors selected through register.**cap**x\_**sel**[3:0], and lch is the resulting charging current obtained by multiplying the photodetector current by register.**ipd**x\_**sel**[4:0] and by register.**ich**x\_**sel**[4:0] mirroring ratios. The factor of 512 is length of the 10 bit range.

Cch = 25 pF + N x 2.5 pF where N is the setting of register. **cap**x\_**sel**[3:0].

Ich =  $(I_{photodetector} / register.ipdx\_sel[4:0])$  x register.ichx\_sel[4:0] where  $I_{photodetector}$  is the photodiode current

#### Example:

Assume that the photodiode current is 150  $\mu$ A when the LED is on at the desired amplitude, the pin.Ix\_ON time is 1 ms and it is desired that the LED be on approximately 50% of this time. The mirroring ratio should be set to the 200  $\mu$ A range (register.**ich**x\_**sel**[4:0] = 00001b), choose a Cch = 25 pF with register.**ich**x\_**sel**[4:0] = 00000b (any other value is also OK but using the default value means this register never needs to be written), choose a mirroring ratio such that the Cch can be charged to 0.8 V several hundred times in 0.5 ms. If it is desired that it be charged ~250 times in 0.5 ms then:

```
0.5 ms/250 =0.8 V x 25 pF /((150 \muA / 200 \muA) x register.ichx_sel[4:0]) 0.002 ms = 26.67e-12 / register.ichx_sel[4:0] register.ichx_sel[4:0] = 2.667e-5 / 2 which is between 10 \muA and 20 \muA so set register.ichx_sel[4:0] =00001b
```

As in CPC mode, when pin 8 operates in LP\_MODE (pin 8 floating) the target power value can be changed. When pin 8 is low the Laser/LED current will be on until the photodiode count matches the target in register.targetx[9:0] and when pin 8 is floating the Laser/LED current will be on until the photodiode count matches register.targetx\_LP[9:0].

The photodiode input can be changed from sinking to sourcing at register.**ipc\_setup**[4] and an additional scaling factor of 0.4 is available at register.**ipc\_setup**[5].



Table 3-3. Basic Register Configuration for IPC Control (Table 3-1 settings are also needed)

| Name                                         | Address                               | Recommend<br>Setting | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------|---------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| apc_fe_ctrl                                  | 0x0A                                  | 01h                  | Power-on APC photodiode circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ipc_setup[4]                                 | 0x4Ah[4]                              | Ob or 1b             | M08889 sinks photodetector current (0b) or sources photodetector current (1b).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| loop select<br>apc0_ch                       | 0x34[6]<br>0x34[0]                    | 0b                   | Select CPC loop control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| apc1_ch<br>apc2_ch                           | 0x34[1]<br>0x34[2]                    | xb                   | Enable IPC control on the desired channel or channels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| target <b>x</b> _msb<br>target <b>x</b> _lsb | 0x35, 0x37, 0x39<br>0x36, 0x38, 0x3A  | 000xxxxxb<br>xxh     | Set the target to the desired count. The LED drive current set in register. <b>IOUT</b> <i>x</i> will be on until the current from the ich <i>x</i> current mirror charges the capacitor set at register. <b>ipc</b> <i>x</i> _ <b>ctrl2</b> [3:0] to 0.8 V the number of times set in this target register (the capacitor at register. <b>pc</b> <i>x</i> _ <b>ctrl2</b> [3:0] is discharged every time the 0.8 V comparator is tripped and recharging begins again until the target count is reached). <b>NOTE:</b> Target values for all channels need to be set to non-zero values before IPC control will operate. Only channels selected in register. <b>loop_select</b> will be controlled by IPC. |
| iout <b>x</b> _msb                           | 0x10[1:0],<br>0x14[1:0],<br>0x18[1:0] | xxb                  | Two most significant bits of output current setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| iout <b>x</b> _lsb                           | 0x11, 0x15,0x19                       | xxh                  | Eight least significant bits of output current setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| iout <b>x</b> _scale                         | 0x12, 0x16, 0x1A                      | 11xxxxxb             | Set the scaling of the output currents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ipd <b>x</b> _sel                            | 0x4C[4:0]<br>0x4F[4:0]<br>0x52[4:0]   | xxxxb                | Select a setting that is greater than the peak current expected from the photodiode. Choosing a lower amplitude setting will give more resolution/accuracy in setting the IPC target.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ich <b>x</b> _sel                            | 0x4B[4:0]<br>0x5A[4:0]<br>0x53[4:0]   | xxxxb                | Select a current range that can charge the IPC capacitor several hundred (but <511) times during the pin.lx_ON time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

### 3.2 Color Mixing

The M08889 supports color mixing but with some limitations. The M08889 will not automatically determine which LED or laser has the largest voltage drop and automatically adjust the DC-DC converter voltage to this voltage. The M08889 DC-DC will always optimize the DC-DC converter output voltage to the pin.IOUTx corresponding to the active pin.Ix\_ON. The Mindspeed M08890 and M08898 have the capability to optimize the external DC-DC output voltage to the LED/Laser with the largest forward voltage regardless of whether it corresponds to the active pin.Ix\_ON.

If color mixing is used with the M08889 then small resistances should be added in series with the LEDs/Lasers to guarantee that the forward voltage of the LED/Laser is greatest for the active pin.Ix\_ON.

The color mixing registers are 0x65 through 0x71. The M08889 cannot work in the IPC or CPC modes with color mixing, the operating mode must be Open Loop (no photodiode or color sensor).

It is also important to make sure that the sum of the IOUT*x* currents never exceeds 2 A or the M08889 may be damaged.



Table 3-4. Additional Registers used for Color Mixing (Table 3-1 settings are also needed)

| Name          | Address                                                                    | Recommend<br>Setting | Description                                                                                                               |
|---------------|----------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------|
| cm_setup      | 0x65                                                                       | 3Fh                  | All 3 channels on simultaneously. Set color mixing currents such that DC-DC converter output current does not exceed 2 A. |
| ioutx_cmy_msb | 0x66[1:0]<br>0x68[1:0]<br>0x6A[1:0]<br>0x6C[1:0]<br>0x68F1:0]<br>0x70[1:0] | xxb                  | Two most significant bits of output current setting for pin.IOUTx when IOUTy is the active channel.                       |
| ioutx_cmy_lsb | 0x67<br>0x69<br>0x6B<br>0x6D<br>0x69<br>0x71                               | xxh                  | Eight least significant bits of output current setting for pin.IOUTx when IOUTy is the active channel.                    |

### 3.3 Digital CMOS Inputs

Pin.Ix\_ON inputs will control which of the pin.IOUTx outputs are sinking current. When address 02h[7]=0b then pin.IOUT0 will be active when pin.I0\_ON is high and pin.IOUT1 will be active when pin.I1\_ON is high and pin.IOUT2 will be active when pin.I2\_ON is high. Multiple pin.Ix\_ON inputs may be active (high) at the same time but the sum of the pin.IOUTx currents should not exceed 2 A or the DC-DC output current limit will be exceeded and the package power dissipation limit may be exceeded.

The pin.Ix\_ON inputs are 3.3 V and 1.8 V CMOS compatible provided that the 1.8 V signal  $V_{OH}$  is > 0.65

Pin.DIS/LP\_MODE input has 1.8 V CMOS tri-state levels and is 3.3 V tolerant. When this input is left floating an internal resistive divider will pull this input to  $\sim$ 3.3 V/2. The input impedance of the divider is  $\sim$ 100 k $\Omega$ .

### 3.3.1 Using only pin.IO\_ON and pin.I1\_ON to Control All Three Outputs

When address 02h[7]=1b pin.I0\_ON and pin.I1\_ON inputs are multiplexed to control all three outputs and pin.I2 ON is ignored. The table below shows the coding for these 2 inputs and the 3 outputs.

Table 3-5. Using IO\_ON and I1\_ON inputs to Control all 3 Outputs

| IO_ON<br>state | 11_ON<br>state | IOUTO<br>state | IOUT1<br>state | IOUT2<br>state |
|----------------|----------------|----------------|----------------|----------------|
| low            | low            | OFF            | OFF            | OFF            |
| low            | high           | OFF            | OFF            | ON             |
| high           | low            | OFF            | ON             | OFF            |
| high           | high           | ON             | OFF            | OFF            |



### 3.4 Outputs

#### 3.4.1 LASER/LED Current DACs

The M08889 includes three monotonic DACs which generate the currents for the three LED output drivers.

The three DACs have a maximum range from 0 to 2 A, a resolution of 10 bits and a maximum update rate of 12.5 Msps. The output rise time will be limited by the M08889 output current driver unless a single DC-DC converter is used for more than one Laser/LED, in which case the DC-DC converter settling time and overall supply loop behavior may determine the output rise time.

The full scale of each output DAC can be programmed through register.**iout**x\_**scale**.bits[5:0] independently for each channel. The scale DAC changes the full scale of each output current DAC from a minimum of 200 mA to a maximum of 2 A in steps of 28.57 mA. At power-up the scale DACs are set at maximum scale (2 A).

### 3.4.2 Output Current Drivers

The integrated output current drivers deliver the DAC currents to the Lasers/LEDs.

Each Laser/LED driver output (IOUTx) is controlled by the corresponding ON signal (Ix\_ON) and the PWM and MPG setting as described later. Rise/fall time of the driver is typically 200 ns into a resistive electrical load connected to a stable supply voltage. If a DC-DC converter is employed the response time of the current output may also depend on the response time of the DC-DC converter and the series resistance of the light sources. The rise and fall time is specified for any transition of the register.ioutx[9:0] for a constant register.ioutx\_scale[5:0] code.

The drivers require a worst case headroom of 200 mV. The headroom is proportionally lower at lower drive currents. This value is programmed at register.regrefx\_ctrl1.

The M08889 typical driver headroom follows the following equation:

VLDD = 100 m $\Omega$  x IOUT, but the headroom should always be set to at least 70 mV

The voltage at the laser driver output should never exceed 5.5 V. An external resistor should be used between the laser/LED cathode and ground to provide a small leakage current into the light source allowing the voltage at pin.IOUTx to be reduced from the anode voltage by the laser/LED voltage drop. The value of the resistor should be chosen such that the current flowing is enough to create a voltage drop on the laser while keeping the laser current far below threshold or, in the case of LEDs, low enough so as to not cause light pollution in the system.

### 3.4.3 Recommended Snubbing Network at IOUT*x* Pins

A snubbing network of 1  $\mu$ F in series with 1.5  $\Omega$  should be placed in parallel with the LED/Laser at each IOUTx pin. The inductance in series with the LED/Laser should be less than 500nH.

The routing of the snubbing network on the circuit board should be as short as possible between pin.IOUTx and the capacitors on pin.PVOUT. The resistor should be placed close to pin.IOUTx.



# 3.5 Controlling the Output Voltage to Optimize Power Consumption

The system power dissipation will be dominated by the Laser/LED current and the bias voltage of the Laser/LED. For each ampere of Laser/LED current, each 100 mV of excess Laser/LED bias voltage results in 100 mW of wasted power.

The M08889 minimizes the voltage drop on the output stage and optimizes overall power dissipation by adjusting the anode voltage of the light sources at the output of the DC-DC converter. Given the expected maximum current for a particular LED/laser on a channel, the user can program the headroom required for each channel based on the equations above (Section 3.4.2) to optimize system power. Whether or not a pin.IOUTx and LED is connected to the DC-DC converter output voltage the required headroom of the M08889 outputs must be maintained when the corresponding pin.Ix\_ON is high (see Section 3.4.2).

If the input voltage at pin.PVDD falls below 2.45 V the DC-DC converter will be disabled until the voltage rises above 2.45 V to prevent damage to the DC-DC converter. Voltage spikes below 2.45 V at pin.PVDD should be avoided.

#### 3.5.1 Control of M08889 Internal DC-DC Converter

Typical register settings to allow control of the internal DC-DC converter are shown below.

Table 3-6. Basic Register Configuration for External DC-DC Control

|                        | •                   | •                                                                        |                                                                                                                                                                                                     |
|------------------------|---------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name                   | Address             | Recommended Setting                                                      | Description                                                                                                                                                                                         |
| opmode_ctrl0           | 0x00                | 50h                                                                      | Enable self-calibration of pin.IOUT <i>x</i> headroom.                                                                                                                                              |
| regref_setup           | 0x24                | 20h                                                                      | Recommended DC-DC converter feedback configuration.                                                                                                                                                 |
| regref <b>x_</b> ctrl1 | 0x27, 0x2B,<br>0x2F | 67h<br>7Fh<br>97h<br>AFh                                                 | Output headroom and decimation factor for 0.5 A. Output headroom and decimation factor for 1.0 A. Output headroom and decimation factor for 1.5 A. Output headroom and decimation factor for 2.0 A. |
| DC-DC_mode             | 0x20                | 03h                                                                      | Recommended DC-DC converter configuration.                                                                                                                                                          |
| regref <b>x</b> _ctrl0 | 0x28, 0x2C,<br>0x30 | 44h                                                                      | Recommended DC-DC converter configuration.                                                                                                                                                          |
| DCDC_ctrl3             | 0x61                | 15h, then write 95h to this<br>register after 01h is<br>written to 0x72. | Recommended DC-DC negative current limit (set to 7 A).                                                                                                                                              |
| DCDC_ctrl2             | 0x62                | 2Fh                                                                      | Enable overvoltage protection and set positive current limit (set to 7 A).                                                                                                                          |
| DCDC_ctrl1             | 0x63                | 8Fh                                                                      | Enable internal DC-DC feedback.                                                                                                                                                                     |
| DCDC_ctrl0             | 0x64                | 5Fh                                                                      | Recommended DC-DC converter configuration.                                                                                                                                                          |

The M08889 DC-DC converter control circuitry uses a 9-bit DAC to set a feedback factor for the external DC-DC converter and adjust the anode voltage of the Laser/LEDs. The DAC is controlled by a digital filter with programmable update rate and decimation factor. The digital filter is fed by a comparator which increments or decrements the counter code depending on whether the headroom of the driver is higher or lower than the programmed headroom. The above operations are performed automatically by the M08889 and no interaction with the M08889 is required beyond initializing the register settings as described at the beginning of this section.

Once the LED is turned off the value of the DAC inputs are stored by the M08889. The next time this LED is active, the loop will automatically start from the stored DAC value. The initial value of the DAC code can be selected



through register.**regref**x\_**ctrl0**[3:2] to be either the previously determined value, 0 or the value written in register.**regref**x\_**dac**.

The headroom, decimation filter and update rate can be programmed independently for each channel using register.regrefx\_ctrl1[7:3], register.regrefx\_ctrl1[2:0] and register.regrefx\_ctrl0[7:5] respectively.

If more then one output is being turned on at the same time, the regref will control the DC-DC converter for the headroom of the last output turned on.

If CPC is used, the user should program the headroom for the highest expected output current.

The initial update of the IDAC which controls the LED/Laser supply headroom can be delayed through register.**regref**x\_**ctrl0**[1:0] to allow the DC-DC converter to settle before turning on the LED/Laser. This may be a useful setting when using CPC mode.

In the case of integrating power control mode the speed of the DC-DC converter settling is not important: the light source current will be equal to the programmed current if the headroom is higher or equal to the required and will be smaller if the headroom is less then the required headroom. However, this will not matter as long as the frame/ subframe time is long enough to guarantee that the integrated power over the time meets the target.

The monotonic DAC used for controlling external DC-DC converters has a full scale current of 100  $\mu$ A and 9 bits of resolution. The full scale can be increase by a factor of 2 to 200  $\mu$ A by setting register.**regref\_setup**[1]=1b.

### 3.6 Timers

The M08889 features internal timers which allow an extra layer of control of the current by means of pulse width modulation (PWM) and multi pulse generation (MPG)

The clock source for the internal timer circuitry can be either the internal 25 MHz oscillator or an external clock fed through CLK IN (pin 8).

With reference to the following diagram for channel 0 (pin.I0\_ON, pin.IOUT0), PWM controls the "On delay time" while MPG adjusts independently both the "Pulse on time" and "Pulse off time".



Figure 3-1. Example of PWM and MPG Timers

### 3.6.1 Pulse Width Modulation (PWM)

Activating pulse width modulation will allow the output current to be delayed with respect to the pin.Ix\_ON signal. This may be useful if a blanking period is needed to allow the LCD or DLP to settle or it may be useful to save power if a laser is used and the same optical output can be achieved with fewer coulombs if higher laser driver currents and shorter durations are used (the coulombs will be less with higher current and shorter duration if the



laser threshold current is approximately the same with PWM activated at higher current as it is at lower current without PWM activated).

PWM works in all optical power control modes: Open Loop, CPC and IPC.

The PWM delay is implemented with a 10-bit counter that counts the clock cycles of an internal 25 MHz oscillator. At the rising edge of each pin.lx\_ON the counter is decremented and the Laser/LED is turned on when the counter reaches 0. The laser is turned off as usual on the falling edge of the corresponding pin.lx\_ON signal. The maximum delay achievable is ~41 µs (1023 times the 40 ns period of the internal oscillator). Additional delay can be achieved by using the M08889 programmable divider of the internal clock. The internal clock can be divided down by a factor of 1, 2, 4, 8, 16, 32, 64, and 128. This can be obtained by writing register.clk\_div\_pwm[3:0]. The maximum delay is therefore equal to ~5.24msec.

The values of the programmable counter are stored in register.**on\_count**x[9:0]. The rising edge of the pin.lx\_ON signal strobes the corresponding register.**on\_count**x[9:0] value into the M08889 in the same fashion as other output current settings such as register.**target**x[12:0] and register.**iout**x[9:0]. If the **on\_count** register value is changed during the on time for that color the effect of the register change will be available during the next pin.lx\_ON cycle.

If register.on countx is programmed to 000h the PWM feature is disabled for pin.IOUTx.

The internal ring oscillator clock will vary by as much as ±15% over process, temperature and supply. If this accuracy is not acceptable then pin 8 can be defined to be a clock input and a more accurate external clock signal can be used. The PWM block is designed to operate with a maximum frequency of 25 MHz. The PWM generator will work at the speed of the signal at CLK\_IN (pin 8) when the external clock is selected with register.clk\_ctrl[2].

### 3.6.2 Multi Pulse Generator (MPG)



Figure 3-2. Multi Pulse Generator Timing

A less than 100% duty cycle pulsed waveform can be programmed into the M08889 using the Multi-Pulse Generator (MPG).

The multi-pulse generator (MPG) operates in a similar manner of the PWM generator. For each of the Lasers/LED outputs, two 10-bit counters specify the number of 25 MHz internal clock cycles during which the output is on and off. As with the PWM timer, the MPG timer can be controlled by an external clock signal at CLK IN (pin 8).

The duty cycle of the pulsed waveform is resolved in 25 MHz clock periods or 40 ns steps. If both counters are loaded with the maximum value (1023) the waveform driving the output will be a clock of period ~81 µs.

The clock can be divided down to lower rates by programming register.clk\_div\_mpg[3:0].



MPG works in all optical power control modes: Open Loop, CPC and IPC. However if IPC or CPC power control is employed, the minimum divider ratio at register.  $clk_div_mpg[3:0]$  is 8. Care should be taken when MPG is used while controlling the DC-DC converter as the slow response time of the DC-DC converter to variation in the light source drop may create oscillation and instability. It is recommended that register.  $clk_div_mpg[3:0]$  if analog control mode is used to control the DC-DC converter. In this setting the DC-DC converter feedback will not be driven while the LED current is off (pulse off time). To prevent the DC-DC converter from drifting away from the optimal headroom operating point external resistive feedback R1/R2 should be added as shown in Figure 1-2. The effective resistance of R1/R2 should be 500 kclkappa.

Because a 10-bit counter is used, the duty cycle resolution obtainable is 1/1023 or better then 0.1% assuming the highest count value is used for one of the counters. The duty cycle accuracy is inversely proportional to the maximum counter value.

The control for pin.IOUT*x* output on pulse is programmed in register.**pulse\_on***x*[9:0]. The off pulse is programmed in register.**pulse\_of***x*[9:0].

The rising edge of the pin.lx\_ON signals strobe the corresponding pin.pulse\_on/offx[9:0] values into the M08889 timing controller. If the pulse\_on/pulse\_off register values are changed during the on time for that output the MPG setting will not be changed until the next pin.lx\_ON cycle.

If either the pulse\_on or pulse\_off for a channel is programmed to 000h then the MPG function is disabled for that channel.

### 3.7 Temperature Sensor

The M08889 features an internal temperature sensor which measures the internal junction temperature of the part. The information is converted by the ADC and can be read through the serial interface at register.**temp**[7:0].

The ambient temperature of the system can be calculated from the part junction temperature, the part power dissipation and the package thermal resistance (temperature measurements can vary dramatically at different locations within a system and measurements are dependent on mechanical factors such as PCB area, material and number of layers, airflow, heatsinking, etc.)

Absolute accuracy of the temperature sensor is  $\pm 10$  °C after calibration at room temperature. Its resolution is 8-bit or 0.65 °C over the range of -40 °C to 125 °C.

### 3.8 Safety

Using this driver for LEDs or Lasers in the manner described in this data sheet does not ensure that the resulting optical emissions comply with established standards such as IEC825. Designers must take the necessary precautions to ensure that eye safety and other applicable standards are met. Note that determining and implementing the level of fault tolerance required by the applications that this part is going into is the responsibility of the projector designer and manufacturer since the application of this device cannot be controlled by Mindspeed.

A disable pin (DIS) is available in the M08889. It disconnects the path to ground or supply: within 1  $\mu$ s of a low to high transition of pin.DIS, the laser driver current is reduced to 1/10th of its starting value. Moreover the part is put in a low power dissipation mode.

A register alarm is available: the safety block compares the output current of each Laser/LED with 3 thresholds (one for each of the lasers/LEDs) and an alarm is issued if the current is higher then the programmed thresholds. The digital thresholds can be programmed in registers.alarm\_thx[7:0], these represent the MSB of the output current.



It should be noticed that register.alarm[7:0] is not self clearing: once an alarm has occurred, it must be cleared by the user by writing 1 to clear\_alarm (register.alarm\_ctrl[0]).

The M08889 can also be programmed (register.**opmode\_ctrl1**[3]) for automatic shutdown if the programmed threshold is exceeded. In this case the output current for that output is automatically forced to 0 by forcing 0 to the DAC inputs. This feature can be disabled via registers.

The output stage can also be disabled by the user via register, through register.opmode\_ctrl1.bits[1:0].

### 3.9 Alarm

The M08889 is capable of detecting an open or a short at the driver outputs and it will issue an alarm if a voltage lower then the programmed threshold is detected at pin.IOUTx outputs while the Laser/LED is not driven. Similarly, while the Laser/LED is driven, an alarm is issued if the voltage at pin.IOUTx decreases below a preprogrammed threshold. This would indicate an open LED as the driver will force the pin.IOUTx voltage to 0 if no LED is connected.

The LED alarms can be enabled and programmed independently for each channel using register.**alarm\_setup0**[7:0] and register.**alarm\_setup1**[3:0].

The alarm status can be read back at register.alarm\_iout[2:0]. This register is not self clearing.

To prevent false alarms caused by slow DC-DC converter settling the alarm signal can be delayed using register.**alarm\_set1**[5:4].

### 3.10 Power Supply Sequencing

The preferred M08889 power supply pin power-up and power-down sequencing is described in the diagrams below. The M08889 is designed to operate with arbitrary ordering of power supply pin power-up and power-down.

Figure 3-3. Power-Up



Figure 3-4. Power-Down





# 4.0 Registers

Addresses 00h-0Dh: General registers for operating mode set-up.

**Addresses 10h-1Eh**: Output current registers to set the output current at pins *IOUTx*. These registers may be written at any time but their values will not become active until a rising edge at pin *Ix ON*.

Addresses 1Fh-33h: DC-DC converter control registers.

**Addresses 34h-40h**: APC set-up registers. The APC target registers may be written at any time but their values will not become active until a rising edge at pin *Ix ON*.

Addresses 41h-49h: CPC set-up registers.

Addresses 4Ah-53h: IPC set-up registers.

**Addresses 54h-60h**: Timer set-up for PWM and MPG. The Timer registers may be written at any time but their values will not become active until a rising edge at pin *Ix ON*.

Addresses 61h-64h: DC-DC converter protection registers.

**Addresses 65h-71h**: Color Mixing registers. The Color Mixing registers may be written at any time but their values will not become active until a rising edge at pin *Ix\_ON*.

Addresses 72h-74h: Initialization registers.

Addresses 75h-83h: Readback registers for monitoring M08889 operating state. Read only.

Addresses 86h: Strobe and clear alarm bit.

Table 4-1. Register Types

| Name              | Description                                                                      |
|-------------------|----------------------------------------------------------------------------------|
| R                 | Read Only                                                                        |
| R/W               | Read or Write.                                                                   |
| R/W <sub>a</sub>  | Read or Write. New value will not be active until next <i>Ix_ON</i> rising edge. |
| R/W <sub>sc</sub> | Read or Write. Self Clearing.                                                    |



Table 4-2. M08889 Registers

| Addr | Register name    | d7                                                                                                                         | d6                                                                                                                  | d5                                                                                                        | d4                                                                                                                                  | d3                                                        | d2                                        | d1                                        | dO                                        | Default                                                  | Type |
|------|------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------------------------------|------|
|      |                  | <u>'</u>                                                                                                                   | ·                                                                                                                   | <u>'</u>                                                                                                  | General Regi                                                                                                                        | sters                                                     |                                           | •                                         | •                                         |                                                          |      |
| 00h  | opmode_ctrl0     | parallel                                                                                                                   | pd_target<br>DAC                                                                                                    | regref_<br>mpg                                                                                            | selfcal_hr                                                                                                                          |                                                           | RS                                        | SVD                                       |                                           | 01000000<br>recom-                                       | R/W  |
|      |                  | 1. Enable parallel mode of operation 0: Normal mode of operation Parallel mode simultaneous operation of multiple outputs. | 1: powers<br>down tar-<br>get DAC<br>(Open loop<br>control)  0: Closed<br>loop opera-<br>tion<br>(APC Con-<br>trol) | 1: discon-<br>nect regref<br>control dur-<br>ing MPG<br>0. do not<br>disconnect<br>refreg dur-<br>ing MPG | 1: enable<br>selfcal of<br>output<br>headroom<br>for all chan-<br>nels<br>(Recom-<br>mended)<br>0: disable<br>self calibra-<br>tion |                                                           |                                           |                                           |                                           | mended<br>setting<br>50h                                 |      |
| 01h  | Oth opmode_ctrl1 | RSVD<br>always set<br>this bit to<br>1b                                                                                    | regref_edge Switch regref out- put on: 1: /x_ON                                                                     | seq Color sequence selector in case of fall- ing edge:                                                    | RSVD                                                                                                                                | alarm_dis Disable out- put on alarm: 1: disable           | RSVD                                      | Outputs disabled  1: IOUTx disabled       | RSVD                                      | 00000000<br>recom-<br>mended<br>setting<br>80h or<br>90h | R/W  |
|      |                  |                                                                                                                            | falling edge  0: /x_ON rising edge                                                                                  | 1: 2-1-0<br>0: 2-0-1                                                                                      |                                                                                                                                     | output current on alarm  0: do not disable                |                                           | 0: IOUT <b>x</b><br>enabled               |                                           |                                                          |      |
| 02h  | input_ctrl       | RGB_decod<br>er                                                                                                            | RS                                                                                                                  | SVD                                                                                                       | cpc_pol                                                                                                                             | regref_pol                                                | I2_ON_pol                                 | I1_ON_pol                                 | IO_ON_pol                                 | 00000000                                                 | R/W  |
|      |                  | 1: outputs active according to Ix_ON as shown in Table 3-5 0: Normal operation                                             |                                                                                                                     |                                                                                                           | CPC counter polarity  1: Inverted  0: Normal                                                                                        | regref<br>counter<br>polarity<br>1: Inverted<br>0: Normal | Polarity of I2_ON  1: Inverted  0: Normal | Polarity of I1_ON  1: Inverted  0: Normal | Polarity of IO_ON  1: Inverted  0: Normal |                                                          |      |
| 03h  | reserved         |                                                                                                                            |                                                                                                                     |                                                                                                           |                                                                                                                                     | VD<br>dister to 80h                                       | •                                         |                                           |                                           | 00000000                                                 |      |
| 04h  | reserved         |                                                                                                                            |                                                                                                                     |                                                                                                           |                                                                                                                                     | SVD                                                       |                                           |                                           |                                           | 00000000                                                 |      |
| 05h  | out_ctrl2        |                                                                                                                            |                                                                                                                     |                                                                                                           |                                                                                                                                     | VD<br>Jister to 7Fh                                       |                                           |                                           |                                           | 10001100                                                 | R/W  |
| 06h  | out_ctrl1        |                                                                                                                            |                                                                                                                     |                                                                                                           |                                                                                                                                     | VD<br>Jister to 7Fh                                       |                                           |                                           |                                           | 10001100                                                 | R/W  |
| 07h  | out_ctrl0        |                                                                                                                            |                                                                                                                     |                                                                                                           |                                                                                                                                     | VD<br>dister to 7Fh                                       |                                           |                                           |                                           | 10001100                                                 | R/W  |



Table 4-2. M08889 Registers

| Addr | Register name | d7                                                      | d6                                                     | d5                                                                             | d4                                                                           | d3                                                      | d2                          | d1                    | dO                                                                                                                                   | Default                    | Туре |
|------|---------------|---------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|
| 08h  | tempsens_ctrl | RSVD                                                    | pd_temp                                                |                                                                                | temp_c                                                                       | cal[3:0]                                                |                             | temp_g                | jain[1:0]                                                                                                                            | 01100000                   | R/W  |
|      |               |                                                         | 1: Powers<br>down temp<br>sensor                       | Temperature                                                                    |                                                                              | t calibration (s<br>10b)                                | et these bits               | gain (set tl          | emp sensor<br>hese bits to<br>Ob)                                                                                                    | (set this register to 22h) |      |
|      |               |                                                         | 0: Temp<br>sensor<br>enabled<br>(recom-<br>mended)     |                                                                                |                                                                              |                                                         |                             |                       |                                                                                                                                      |                            |      |
| 09h  | tia_ctrl      | cpd_comp                                                | cf_ctrl                                                | CZ_                                                                            |                                                                              |                                                         |                             |                       | ctrl                                                                                                                                 | 00100110                   | R/W  |
|      |               | Cpd compensation  1: 16 pF 0: 9 pF                      | Controls<br>value of TIA<br>Cf<br>1: 700fF<br>0: 500fF | Controls valu<br>compensatio<br>11: 14 pF<br>10: 10 pF<br>01: 8 pF<br>00: 4 pF |                                                                              |                                                         | ontrol:<br>kOhms<br>40kOhms | tia_ctrl_d            |                                                                                                                                      |                            |      |
| 0Ah  | apc_fe_ctrl   | RSVD                                                    | Cpd_co                                                 | mp[1:0]                                                                        |                                                                              | RS                                                      | SVD                         |                       | pd_fe                                                                                                                                | 00000001                   | R/W  |
|      |               |                                                         | Photodiode<br>tion for A                               | compensa-<br>PC inputs                                                         |                                                                              |                                                         |                             |                       | APC photo- diode amplifier power down  1: power down (no photodiode feedback or color sen- sor)  0: normal operation (APC Con- trol) |                            |      |
| 0Bh  | RSVD          |                                                         |                                                        |                                                                                | RS                                                                           | SVD                                                     |                             |                       |                                                                                                                                      | 00000000                   | R/W  |
| 0Ch  | alarm_setup0  | led_alrm_rc<br>1                                        | led_alarr                                              | m_thres1                                                                       | en_ledalar<br>m1                                                             | led_alrm_rc<br>0                                        | led_alarr                   | m_thres0              | en_ledalar<br>m0                                                                                                                     | 00010001                   | R/W  |
|      |               | LED alarm<br>time con-<br>stant<br>1: 5usec<br>0: 2usec |                                                        | hreshold for<br>nel 1                                                          | Power<br>down LED<br>alarm for<br>channel 1<br>1: power<br>down<br>0: enable | LED alarm<br>time con-<br>stant<br>1: 5usec<br>0: 2usec |                             | hreshold for<br>nel O | Power down LED alarm for channel 0  1: power down 0: enable                                                                          |                            |      |



Table 4-2. M08889 Registers

| Addr | Register name | d7 | d6   | d5                                                                               | d4                    | d3                                                      | d2               | d1                     | d0                                                                           | Default  | Туре |
|------|---------------|----|------|----------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------|------------------|------------------------|------------------------------------------------------------------------------|----------|------|
| 0Dh  | alarm_setup1  | RS | RSVD |                                                                                  | turnon_alarm_delay    |                                                         | led_alarm_thres2 |                        | en_ledalar<br>m2                                                             | 00110001 | R/W  |
|      |               |    |      | Delay alarm a<br>turr<br>11: 50usec<br>10: 100usec<br>01: 200usec<br>00: 500usec | after channel<br>1 on | LED alarm<br>time con-<br>stant<br>1: 5usec<br>0: 2usec |                  | hreshold for<br>inel 2 | Power<br>down LED<br>alarm for<br>channel 2<br>1: power<br>down<br>0: enable |          |      |

#### **IOUTx Output Current Registers**

| 10h | iout2_msb      |      | RSVD                                                                                | iout2[9:8]      | 00000000 | R/W <sub>a</sub> |  |  |  |
|-----|----------------|------|-------------------------------------------------------------------------------------|-----------------|----------|------------------|--|--|--|
|     |                |      |                                                                                     | IOUT2 MSBs      |          |                  |  |  |  |
| 11h | iout2_lsb      |      | iout2[7:0]                                                                          |                 | 00000000 | R/W <sub>a</sub> |  |  |  |
|     |                |      | IOUT2 LSBs                                                                          |                 |          |                  |  |  |  |
| 12h | iout2_scale    | RSVD | iout2_scale[5:0]                                                                    |                 | 00111111 | R/W <sub>a</sub> |  |  |  |
|     |                |      | Adjusts IOUT2 full scale                                                            |                 |          |                  |  |  |  |
|     |                |      | 63d = 2A                                                                            |                 |          |                  |  |  |  |
|     |                |      | <br>28d = 1A                                                                        |                 |          |                  |  |  |  |
|     |                |      | <br>1d = 228.27                                                                     |                 |          |                  |  |  |  |
|     |                |      | 0d = 200 mA                                                                         |                 |          |                  |  |  |  |
| 13h | iout2_scale_LP | RSVD | iout2_scale[5:0]                                                                    |                 | 00111111 | R/W              |  |  |  |
|     |                |      | Adjusts <i>IOUT2</i> full scale when $\overline{LP\_MODE}$ pin is floating 63d = 2A |                 |          |                  |  |  |  |
|     |                |      |                                                                                     |                 |          |                  |  |  |  |
|     |                |      | 1d = 228.27<br>0d = 200 mA                                                          |                 |          |                  |  |  |  |
| 14h | iout1_msb      |      | RSVD                                                                                | iout1[9:8]      | 00000000 | R/W <sub>a</sub> |  |  |  |
|     |                |      |                                                                                     | IOUT1 MSBs      |          |                  |  |  |  |
| 15h | iout1_lsb      |      | iout1[7:0]                                                                          |                 | 00000000 | R/W <sub>a</sub> |  |  |  |
|     |                |      | IOUT1 LSBs                                                                          |                 |          |                  |  |  |  |
| 16h | iout1_scale    | RSVD | iout1_scale[5:0]                                                                    |                 | 00111111 | R/W <sub>a</sub> |  |  |  |
|     |                |      | Adjusts <i>IOUT1</i> full scale<br>63d = 2A                                         |                 |          |                  |  |  |  |
|     |                |      | <br>28d = 1A                                                                        |                 |          |                  |  |  |  |
|     |                |      |                                                                                     |                 |          |                  |  |  |  |
|     |                |      | 1d = 228.27<br>0d = 200 mA                                                          |                 |          |                  |  |  |  |
| 17h | iout1_scale_LP | RSVD | iout1_scale[5:0]                                                                    |                 | 00111111 | R/W              |  |  |  |
|     |                |      | Adjusts <i>IOUT1</i> full scale when $\overline{LP\_MODE}$ 63d = 2A                 | pin is floating |          |                  |  |  |  |
|     |                |      | 1d = 228.27<br>0d = 200 mA                                                          |                 |          |                  |  |  |  |



Table 4-2. M08889 Registers

| Addr | Register name    | d7                                         | d6                                          | d5                          | d4                          | d3             | d2                               | d1                 | dO     | Default           | Туре             |
|------|------------------|--------------------------------------------|---------------------------------------------|-----------------------------|-----------------------------|----------------|----------------------------------|--------------------|--------|-------------------|------------------|
| 18h  | iout0_msb        |                                            |                                             | F                           | RSVD                        | l .            |                                  | iout               | 0[9:8] | 00000000          | R/W <sub>a</sub> |
|      |                  |                                            |                                             |                             |                             |                |                                  | IOUT               | 9 MSBs |                   |                  |
| 19h  | iout0_lsb        |                                            |                                             |                             | iout                        | 0[7:0]         |                                  | •                  |        | 00000000          | R/W <sub>a</sub> |
|      |                  |                                            |                                             |                             | 10U7                        | O LSBs         |                                  |                    |        |                   |                  |
| 1Ah  | iout0_scale      | R                                          | RSVD                                        |                             |                             |                | scale[5:0]                       |                    |        | 00111111          | R/W <sub>a</sub> |
|      |                  |                                            | Adjusts <i>IOUTO</i> full scale<br>63d = 2A |                             |                             |                |                                  |                    |        |                   |                  |
|      |                  |                                            |                                             |                             |                             |                | <br>= 228.27                     |                    |        |                   |                  |
|      |                  |                                            |                                             |                             |                             |                | = 200 mA                         |                    |        |                   |                  |
| 1Bh  | iout0_scale_LP   | R                                          | RSVD                                        |                             |                             | iout0_s        | scale[5:0]                       |                    |        | 00111111          | R/W              |
|      |                  |                                            |                                             |                             | Adjusts <i>IOU</i>          |                | hen <i>LP_MODE</i>               | pin is floating    |        |                   |                  |
|      |                  |                                            |                                             | 63d = 2A<br><br>1d = 228.27 |                             |                |                                  |                    |        |                   |                  |
|      |                  |                                            |                                             |                             |                             |                |                                  |                    |        |                   |                  |
| 1Ch  | alarm_th2        |                                            | alarm_th2[7:0]                              |                             |                             |                |                                  |                    |        |                   |                  |
|      |                  | Alarm threshold for IOUT2 (output DAC MSB) |                                             |                             |                             |                |                                  |                    |        |                   |                  |
| 1Dh  | alarm_th1        |                                            |                                             |                             | alarm_                      | _th1[7:0]      |                                  |                    |        | 111111111         | R/W              |
|      |                  |                                            |                                             | Alarm t                     | threshold for <i>IC</i>     |                | DAC MSB)                         |                    |        |                   |                  |
| 1Eh  | alarm_th0        |                                            |                                             |                             |                             | _th0[7:0]      |                                  |                    |        | 111111111         | R/W              |
|      |                  |                                            |                                             |                             | threshold for /(            |                |                                  |                    |        |                   |                  |
| 4Fb  | DODO             |                                            | 4-4                                         |                             | Converter Co                | ntrol Register |                                  | SVD                |        | 00000000          | DAM              |
| 1Fh  | DCDC_overvoltage |                                            |                                             | voltage_setting             | 9                           | -              | K                                | 00000000<br>recom- | R/W    |                   |                  |
|      |                  |                                            |                                             | 0001                        |                             |                |                                  |                    |        | mended<br>setting |                  |
|      |                  |                                            | 1010 (re                                    | commended)                  |                             |                |                                  |                    |        | A0h               |                  |
|      |                  |                                            |                                             | 1110<br>1111                |                             |                |                                  |                    |        |                   |                  |
| 20h  | DC-DC_mode       |                                            | RSVD                                        |                             | dcdc                        | _mode          |                                  | driver strengt     | h      | 00000000          | R/W              |
|      |                  |                                            |                                             |                             |                             | DC operating   | 000: 100%                        | oower              |        | recom-<br>mended  |                  |
|      |                  |                                            |                                             |                             |                             | ode            | 001: 75% power<br>011: 50% power |                    |        | setting<br>03h    |                  |
|      |                  |                                            |                                             |                             | 00: Automat<br>01: Buck     | tic            | 111: 25% po                      | ower (recomm       | ended) | 0311              |                  |
|      |                  |                                            |                                             |                             | 10: Buck-Boost<br>11: Boost |                |                                  |                    |        |                   |                  |
| 21h  | RSVD             | RSVD                                       |                                             |                             |                             |                |                                  |                    |        | 00000000          |                  |
| 22h  | RSVD             |                                            |                                             |                             | R                           | SVD            |                                  |                    |        | 00000000          |                  |
|      |                  | set to 40h                                 |                                             |                             |                             |                |                                  |                    |        |                   |                  |



Table 4-2. M08889 Registers

| Addr | Register name   | d7                                                                                                 | d6                                                         | d5                                                                                             | d4                                                                                              | d3                                                                                                                                                  | d2                                                                    | d1                                                                                                                                                                                                        | dO                                                                                              | Default                                      | Туре |
|------|-----------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------|------|
| 23h  | overtemp        | overtemp                                                                                           |                                                            | RS                                                                                             | SVD                                                                                             | ı                                                                                                                                                   | low_ioutx                                                             |                                                                                                                                                                                                           |                                                                                                 | 00000000                                     | R/W  |
|      |                 | Over temperature protection  1: Enabled 0: Disabled                                                |                                                            |                                                                                                |                                                                                                 |                                                                                                                                                     | Optimize IOUTX performance 1: low IOUTX current 0: high IOUTX current |                                                                                                                                                                                                           | x_ON signal<br>down<br>when                                                                     |                                              |      |
| 24h  | regref_setup    | extr_ctrl  1: Use external resistor for DC-DC converter control  0: Normal operation               | 7k_res  1: 7k Ω  0: 14k Ω                                  | 100k_res  1: 100k $\Omega$ recommended)  0: 14k $\Omega$                                       | regref_mod e  DC-DC converter control mode  1: Analog control (recommended)  0: Digital control | RS                                                                                                                                                  | VD                                                                    | idac_cur  1: IDAC current 200 µA  0: Normal operation (100 µA)                                                                                                                                            | dig_RC  1: Add 1 µs RC filter to IOUT voltage when in digital control mode  0: Normal operation | 0001110<br>(set this<br>register to<br>20h)  | R/W  |
| 25h  | regref2_dac_MSB |                                                                                                    | RSVD regref2_dac [8]  REGREF DAC IOUT2 MSB                 |                                                                                                |                                                                                                 |                                                                                                                                                     |                                                                       |                                                                                                                                                                                                           |                                                                                                 | 00000000                                     | R/W  |
| 26h  | regref2_dac     |                                                                                                    |                                                            |                                                                                                | regref2_                                                                                        | _dac[7:0]                                                                                                                                           |                                                                       |                                                                                                                                                                                                           |                                                                                                 | 00000000                                     | R/W  |
|      |                 |                                                                                                    |                                                            |                                                                                                | REGREF DAC                                                                                      | . IOUT2 LSBs                                                                                                                                        |                                                                       |                                                                                                                                                                                                           |                                                                                                 |                                              |      |
| 27h  | regref2_ctrl1   | r                                                                                                  | Control                                                    | 0] (100 mV/Ar<br>s headroom fo<br>00000: 0 mV<br>00001:10 mV<br>00010:20 mV<br>00011:30 mV<br> | or IOUT2                                                                                        | regref2_dec[2:0]  Select decimation factor for REGREF2 digital loop: 000: 1 001: 2 010: 4 011: 32 100: 64 101: 256 110: 512 111: 2048 (recommended) |                                                                       |                                                                                                                                                                                                           | or REGREF2                                                                                      | 00000000                                     | R/W  |
| 28h  | regref2_ctrl0   | DAC upda<br>000: No upda<br>001: 8<br>010: 512<br>011: 1024<br>100: 2048<br>101: 4096<br>110: 8192 | odate_rate2[2 ate rate (12.5   cycles) ates equiv. to 1.31 | MHz clock                                                                                      | RSVD                                                                                            | rregrefDAC2_init[1:0] Initial value of DAC output for IOUT2 O1b recommended  00: 0 01: previous value 10: value contained in regref2_dac[8:0] 11: 0 |                                                                       | regref_wait2[1:0]  Wait states after I2_ON high before starting counting (IDAC current is fixed to initial value - this is not impacted by PWM or MPG)  00: no wait 01: ~20usec 10: ~100usec 11: ~200usec |                                                                                                 | 00000000<br>(set this<br>register to<br>44h) | R/W  |



Table 4-2. M08889 Registers

| Addr | Register name   | d7                                                                                                                                                        | d6                                                                                                                                                                                            | d5           | d4         | d3                  | d2         | d1                                                              | dO                                                 | Default               | Type |
|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|---------------------|------------|-----------------------------------------------------------------|----------------------------------------------------|-----------------------|------|
| 29h  | regref1_dac_MSB |                                                                                                                                                           |                                                                                                                                                                                               |              | RSVD       |                     |            |                                                                 | regref1_dac<br>[8]<br>REGREF<br>DAC                | 00000000              | R/W  |
|      |                 |                                                                                                                                                           |                                                                                                                                                                                               |              |            |                     |            |                                                                 | IOUT1 MSB                                          |                       |      |
| 2Ah  | regref1_dac     |                                                                                                                                                           |                                                                                                                                                                                               |              | regref1    | _dac[7:0]           |            |                                                                 |                                                    | 00000000              | R/W  |
|      |                 |                                                                                                                                                           |                                                                                                                                                                                               |              | REGREF DAG | IOUT1 LSBs          | <b>.</b>   |                                                                 |                                                    |                       |      |
| 2Bh  | regref1_ctrl1   |                                                                                                                                                           | <u> </u>                                                                                                                                                                                      | headroom1[4: | 0]         |                     | r          | egref1_dec[2:                                                   | 0]                                                 | 00000000              | R/W  |
|      |                 |                                                                                                                                                           | 00000: 0 mV   digital loop:<br>00001:10 mV   000: 1<br>00010:20 mV   001: 2<br>00011:30 mV   010: 4<br>  011: 32<br>11111:310 mV   100: 64<br>101: 256<br>110: 512<br>111: 2048 (recommended) |              |            |                     |            |                                                                 |                                                    |                       |      |
| 2Ch  | regref1_ctrl0   |                                                                                                                                                           |                                                                                                                                                                                               |              |            |                     |            |                                                                 |                                                    | 00000000<br>(set this | R/W  |
|      |                 | 000: No upda<br>001: 8<br>010: 512<br>011: 1024<br>100: 2048<br>101: 4096<br>110: 8192                                                                    | ate rate (12.5<br>cycles)<br>ates<br>(equiv. to 1.31                                                                                                                                          |              |            |                     | ntained in | high before<br>counting (ID<br>fixed to initial<br>is not impac | c<br>c                                             | register to<br>44h)   |      |
| 2Dh  | regref0_dac_MSB |                                                                                                                                                           |                                                                                                                                                                                               |              | RSVD       |                     |            |                                                                 | regref0_dac<br>[7:0]<br>REGREF<br>DAC<br>IOUTO MSB | 00000000              | R/W  |
| 2Eh  | regrefO_dac     |                                                                                                                                                           |                                                                                                                                                                                               |              | regref0    | _dac[7:0]           |            |                                                                 |                                                    | 00000000              | R/W  |
|      |                 |                                                                                                                                                           |                                                                                                                                                                                               |              | REGREF DAG | C <i>IOUTO</i> LSBs |            |                                                                 |                                                    |                       |      |
| 2Fh  | regref0_ctrl1   | headroom0[4:0] regref0_dec[2:0] (                                                                                                                         |                                                                                                                                                                                               |              |            |                     |            |                                                                 | 00000000                                           | R/W                   |      |
|      |                 | 00000: 0 mV digital loop: 00001:10 mV 000: 1 00010:20 mV 001: 2 00011:30 mV 010: 4 011: 32 11111:310 mV 100: 64 101: 256 110: 512 111: 2048 (recommended) |                                                                                                                                                                                               |              |            |                     |            |                                                                 |                                                    |                       |      |



Table 4-2. M08889 Registers

| Addr | Register name  | d7                                                                                                          | d6                                                                                                                                                                                        | d5       | d4                 | d3                                                              | d2                                  | d1                | d0                                                    | Default                                      | Туре             |
|------|----------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|-----------------------------------------------------------------|-------------------------------------|-------------------|-------------------------------------------------------|----------------------------------------------|------------------|
| 30h  | regref0_ctrl0  |                                                                                                             | pdate_rate0[2:<br>ate rate (12.5 M<br>cycles)                                                                                                                                             |          | RSVD               | Initial value o                                                 | of DAC output<br>annel 0<br>mmended | Wait states       | vait0[1:0] s after I_ON ling counting ent is fixed to | 00000000<br>(set this<br>register to<br>44h) | R/W              |
|      |                | 000: No upda<br>001: 8<br>010: 512 (rec<br>011: 1024<br>100: 2048<br>101: 4096<br>110: 8192<br>111: 16374 ( |                                                                                                                                                                                           | ms)      |                    | 00: 0<br>01: previous<br>10: value cor<br>regref0_dac[<br>11: 0 | value<br>ntained in                 | impacted          | С                                                     |                                              |                  |
| 31h  | alarm_idac2    |                                                                                                             |                                                                                                                                                                                           | Alarm th |                    | th2[7:0]<br><i>OUT2</i> (output D                               | AC MSB)                             |                   |                                                       | 111111111                                    | R/W              |
| 32h  | alarm_idac1    |                                                                                                             |                                                                                                                                                                                           | Alarm th |                    | th1[7:0]<br>DUT1 (output D                                      | AC MSB)                             |                   |                                                       | 11111111                                     | R/W              |
| 33h  | alarm_idac0    |                                                                                                             |                                                                                                                                                                                           | Alarm th |                    | th0[7:0]<br>OUTO (output D                                      | AC MSB)                             |                   |                                                       | 11111111                                     | R/W              |
|      |                |                                                                                                             |                                                                                                                                                                                           |          | APC REGIST         | TERS                                                            |                                     |                   |                                                       |                                              | l                |
| 34h  | apc_ctrl       | RSVD                                                                                                        |                                                                                                                                                                                           |          |                    |                                                                 |                                     |                   | 01000000                                              | R/W                                          |                  |
|      |                |                                                                                                             | Selects APC type:  1: CPC 0: IPC  Enable APC for channel 2 1: APC enabled 0: APC disabled |          |                    |                                                                 |                                     |                   |                                                       |                                              |                  |
| 35h  | target2_msb    |                                                                                                             | RSVD                                                                                                                                                                                      |          |                    |                                                                 | target2[12:8]                       |                   |                                                       | 00000000                                     | R/W <sub>a</sub> |
|      |                |                                                                                                             |                                                                                                                                                                                           |          |                    | MSB targ                                                        | et DAC for gai                      | n of <i>IOUT2</i> |                                                       |                                              |                  |
| 36h  | target2_lsb    |                                                                                                             |                                                                                                                                                                                           |          | targe              | t2[7:0]                                                         |                                     |                   |                                                       | 00000000                                     | R/W <sub>a</sub> |
|      |                |                                                                                                             |                                                                                                                                                                                           | LS       | B target DAC       | for gain of <i>IOL</i>                                          | JT2                                 |                   |                                                       |                                              |                  |
| 37h  | target1_msb    |                                                                                                             | RSVD                                                                                                                                                                                      |          |                    | MSB targ                                                        | target1[12:8]<br>et DAC for gai     |                   |                                                       | 00000000                                     | R/W <sub>a</sub> |
| 38h  | target1_lsb    |                                                                                                             |                                                                                                                                                                                           |          | targe <sup>-</sup> | t1[7:0]                                                         |                                     |                   |                                                       | 00000000                                     | R/W <sub>a</sub> |
|      |                |                                                                                                             |                                                                                                                                                                                           | LS       | B target DAC       | for gain of <i>IOL</i>                                          | UT1                                 |                   |                                                       | =                                            |                  |
| 39h  | target0_msb    | RSVD target0[12:8]  MSB target DAC for gain of IOUTO                                                        |                                                                                                                                                                                           |          |                    |                                                                 |                                     | 00000000          | R/W <sub>a</sub>                                      |                                              |                  |
| 216  | torgot0 lob    | target0[7:0]                                                                                                |                                                                                                                                                                                           |          |                    |                                                                 |                                     | 00000000          | DW                                                    |                                              |                  |
| 3Ah  | target0_lsb    |                                                                                                             |                                                                                                                                                                                           | IS       |                    | for gain of <i>IOL</i>                                          | TITO                                |                   |                                                       | 00000000                                     | R/W <sub>a</sub> |
| 3Bh  | target2_msb_LP |                                                                                                             | RSVD                                                                                                                                                                                      |          | 2 ta. got 27 to    |                                                                 | arget2_LP[12:                       | 8]                |                                                       | 00000000                                     | R/W <sub>a</sub> |
|      | •              | MSB target DAC for gain of IOUT2 when LP_MODE=L                                                             |                                                                                                                                                                                           |          |                    |                                                                 |                                     | -                 | u                                                     |                                              |                  |
| 3Ch  | target2_lsb_LP | target2_LP[7:0]                                                                                             |                                                                                                                                                                                           |          |                    |                                                                 |                                     | 00000000          | R/W <sub>a</sub>                                      |                                              |                  |
|      |                | LSB target DAC for gain of IOUT2 when LP_MODE=L                                                             |                                                                                                                                                                                           |          |                    |                                                                 |                                     | 1                 |                                                       |                                              |                  |



Table 4-2. M08889 Registers

| Addr | Register name  | d7                                                                                                                             | d6                       | d5                           | d4             | d3                       | d2                         | d1                         | dO                   | Default  | Туре             |
|------|----------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|----------------|--------------------------|----------------------------|----------------------------|----------------------|----------|------------------|
| 3Dh  | target1_msb_LP |                                                                                                                                | RSVD                     |                              |                | ta                       | arget1_LP[12:              | 8]                         |                      | 00000000 | R/W <sub>a</sub> |
|      |                |                                                                                                                                |                          |                              | MSB            | target DAC for           | gain of <i>IOUT</i>        | 1 when LP_MC               | DE=L                 |          |                  |
| 3Eh  | target1_lsb_LP |                                                                                                                                |                          |                              | target1_       | _LP[7:0]                 |                            |                            |                      | 00000000 | R/W <sub>a</sub> |
|      |                |                                                                                                                                |                          | LSB target D                 | AC for gain of | 10UT1 when               | LP_MODE=L                  |                            |                      |          |                  |
| 3Fh  | target0_msb_LP |                                                                                                                                | RSVD                     |                              |                | ta                       | arget0_LP[12:              | 8]                         |                      | 00000000 | R/W <sub>a</sub> |
|      |                |                                                                                                                                |                          |                              | MSB            | target DAC for           | gain of <i>IOUT</i>        | 0 when LP_MC               | DE=L                 |          |                  |
| 40h  | target0_lsb_LP |                                                                                                                                |                          |                              | target0_       | _LP[7:0]                 |                            |                            |                      | 00000000 | R/W <sub>a</sub> |
|      |                |                                                                                                                                |                          | LSB target D                 | AC for gain of | <i>IOUT0</i> when        | LP_MODE=L                  |                            |                      |          |                  |
|      |                |                                                                                                                                |                          |                              | CPC REGIST     | ERS                      |                            |                            |                      |          |                  |
| 41h  | apc2_ctrl2     | Tck_in                                                                                                                         | nit2[1:0]                | Tck_mi                       | d2[1:0]        | Tck_mi                   | in2[1:0]                   | Tck_di                     | v2[1:0]              | 00000000 | R/W              |
|      |                |                                                                                                                                |                          |                              |                |                          | for IOUT2 at               |                            | ts to enable         |          |                  |
|      |                | 00: 0 00: 0 00: 0 00: 0                                                                                                        |                          |                              |                |                          |                            |                            |                      |          |                  |
|      |                | 01: 63       01: 31       01: 31       01: 63         10: 127       10: 63       10: 63       10: 127                          |                          |                              |                |                          |                            |                            |                      |          |                  |
|      |                | 11: 255 11: 127 11: 127 11: 255                                                                                                |                          |                              |                |                          |                            |                            |                      |          |                  |
| 42h  | apc2_ctrl1     | Step_init2[1:0]         Step_mid2[1:0]         iturnon2         ck_div2[1:0]                                                   |                          |                              |                | 2[1:0]                   | 00000000                   | R/W                        |                      |          |                  |
|      |                |                                                                                                                                | size in LSB of           | Mid step size                | in LSB of      | Initial value o          | of IOUT2                   | Clock divide               | er for <i>IOUT2</i>  |          |                  |
|      |                | _                                                                                                                              | <i>IUT2</i><br>0: 1      | 10UT2<br>00: 1/2 of Ste      | ep init        | 00: 0                    |                            | 00                         | :1                   |          |                  |
|      |                | 0-                                                                                                                             | 1: 8                     | 01: 1/4 of Ste               |                | 01: previous             |                            | 01                         | : 4                  |          |                  |
|      |                |                                                                                                                                | ): 16<br>: 32            | 10: reserved<br>11: reserved |                | 10: value cor iout2[9:0] | itained in bit             |                            | : 8<br>: 16          |          |                  |
|      |                |                                                                                                                                |                          |                              |                | 11: 0                    |                            |                            |                      |          |                  |
| 43h  | apc2_ctrl0     |                                                                                                                                | Dec2[2:0]                |                              | RS             | SVD                      | cpc_wa                     | nit2[1:0]                  | apc2_freeze          | 00000000 | R/W              |
|      |                | Digital fil                                                                                                                    | ter decimation<br>IOUT2: | factor for                   |                |                          |                            | es before<br>C (current is | 1: freeze<br>APC for |          |                  |
|      |                |                                                                                                                                |                          |                              |                |                          |                            | itial value)               | IOUT2                |          |                  |
|      |                |                                                                                                                                | 000: 1<br>001: 2         |                              |                |                          | 00: no wait                |                            | 0: normal            |          |                  |
|      |                |                                                                                                                                | 010: 4                   |                              |                |                          | 01: ~20usec                |                            | operation            |          |                  |
|      |                |                                                                                                                                | 011: 8<br>100: 16        |                              |                |                          | 10: ~100use<br>11: ~200use |                            |                      |          |                  |
|      |                |                                                                                                                                | 101: 32                  |                              | 11: ~200usec   |                          |                            |                            |                      |          |                  |
|      |                |                                                                                                                                | 110: 64<br>111: 128      |                              |                |                          |                            |                            |                      |          |                  |
| 44h  | apc1_ctrl2     | Tck_init1[1:0]         Tck_mid1[1:0]         Tck_min1[1:0]         Tck_div1[1:0]                                               |                          |                              | 00000000       | R/W                      |                            |                            |                      |          |                  |
|      |                | Initial clock count for Mid clock count for Clock counts for IOUT1 at Clock counts to enable                                   |                          |                              |                |                          |                            |                            |                      |          |                  |
|      |                | IOUT1         IOUT1         min step         clock divider for IOUT1           00: 0         00: 0         00: 0         00: 0 |                          |                              |                |                          |                            |                            |                      |          |                  |
|      |                | 01                                                                                                                             | : 63                     | 01:                          | 31             | 01:                      | : 31                       | 01:                        | 63                   |          |                  |
|      |                |                                                                                                                                | : 127<br>: 255           |                              | 63<br>127      |                          | : 63<br>127                | 10:<br>11:                 |                      |          |                  |
|      |                | 11: 255                                                                                                                        |                          |                              |                |                          |                            |                            |                      |          |                  |



Table 4-2. M08889 Registers

| Addr | Register name | d7                                                                                                               | d6                                                  | d5                                         | d4                                                                                                 | d3                                        | d2                                                                                                                     | d1                                                                                 | dO                                                                                   | Default  | Туре |
|------|---------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------|------|
| 45h  | apc1_ctrl1    | Step_in                                                                                                          | nit1[1:0]                                           | Step_m                                     | id1[1:0]                                                                                           | iturr                                     | non1                                                                                                                   | ck_div                                                                             | /1[1:0]                                                                              | 00000000 | R/W  |
|      |               | 10L<br>00                                                                                                        | -                                                   | 100<br>00: 1/2 of<br>01: 1/4 of<br>10: res | ze in LSB of  JT1  f Step_init f Step_init served served                                           | 00<br>01: previ<br>10: value coi<br>iout1 | e of <i>IOUT1</i> : 0 ous value ntained in bit [9:0] : 0                                                               | 00<br>01<br>10                                                                     | er for <i>IOUT1</i><br>1: 1<br>: 4<br>1: 8<br>: 16                                   |          |      |
| 46h  | apc1_ctrl0    |                                                                                                                  | Dec1[2:0]                                           |                                            | RS                                                                                                 | VD                                        | cpc_wa                                                                                                                 | uit1[1:0]                                                                          | apc1_freeze                                                                          | 00000000 | R/W  |
|      |               | Digital filter decimation 10UT1: 000: 1 001: 2 010: 4 011: 8 100: 16 101: 32 110: 64 111: 128                    |                                                     | factor for                                 |                                                                                                    |                                           | enabling AP<br>fixed to in<br>00: n<br>01: ~2<br>10: ~1                                                                | es before<br>C (current is<br>itial value)<br>o wait<br>20usec<br>00usec<br>00usec | 1: freeze<br>APC (both<br>gain and<br>offset) for<br>IOUT1<br>: normal<br>operation  |          |      |
| 47h  | apc0_ctrl2    | Tck_init0[1:0]                                                                                                   |                                                     | Tck_mid0[1:0]                              |                                                                                                    | Tck_min0[1:0]                             |                                                                                                                        | Tck_div0[1:0]                                                                      |                                                                                      | 00000000 | R/W  |
|      |               | 101<br>00<br>01:<br>10:                                                                                          | k count for<br>UTO<br>): 0<br>: 63<br>127<br>255    | <i>101</i><br>00<br>01:                    | 31<br>63                                                                                           | 00<br>01:<br>10:                          | for <i>IOUTO</i> at step<br>: 0<br>31<br>63<br>127                                                                     | clock divide<br>00<br>01:<br>10:                                                   | nts to enable<br>ler for <i>IOUTO</i><br>0: 0<br>1: 63<br>: 127<br>: 255             |          |      |
| 48h  | apc0_ctrl1    | Step_in                                                                                                          | nit0[1:0]                                           | Step_m                                     | id0[1:0]                                                                                           | iturr                                     | non0                                                                                                                   | ck_div                                                                             | /0[1:0]                                                                              | 00000000 | R/W  |
|      |               | 101<br>00<br>01<br>10:                                                                                           | ize in LSB of<br>UTO<br>1: 1<br>: 8<br>: 16<br>: 32 | 100<br>00: 1/2 of<br>01: 1/4 of<br>10: res | Mid step size in LSB of IOUTO  00: 1/2 of Step_init 01: 1/4 of Step_init 10: reserved 11: reserved |                                           | e of <i>IOUTO</i> : 0 ous value ntained in bit 2[9:0] : 0                                                              | 00<br>01<br>10                                                                     | er for <i>IOUTO</i><br>1: 1<br>: 4<br>1: 8<br>: 16                                   |          |      |
| 49h  | apc0_ctrl0    |                                                                                                                  | Dec0[2:0]                                           |                                            | RS                                                                                                 | SVD                                       | cpc_wa                                                                                                                 | it0[1:0]                                                                           | apc0_freeze                                                                          | 00000000 | R/W  |
|      |               | Digital filter decimation factor for <i>IOUTO</i> : 000: 1 001: 2 010: 4 011: 8 100: 16 101: 32 110: 64 111: 128 |                                                     | factor for                                 |                                                                                                    |                                           | Wait states before enabling APC (current is fixed to initial value)  00: no wait 01: ~20usec 10: ~100usec 11: ~200usec |                                                                                    | 1: freeze<br>APC (both<br>gain and<br>offset) for<br>IOUTO<br>0: normal<br>operation |          |      |



Table 4-2. M08889 Registers

| Addr | Register name | d7           | d6                                                       | d5                                                                     | IPC Setup Registers                                                                                  |                                                          |                                                                    |                                                              |                                                                   |          | Туре |
|------|---------------|--------------|----------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------|----------|------|
|      |               |              |                                                          |                                                                        | IPC Setup Reg                                                                                        | jisters                                                  |                                                                    |                                                              |                                                                   |          |      |
| 4Ah  | ipc_setup     | RS           | SVD                                                      | mirror ratio                                                           | source_sin<br>k                                                                                      | pd_prechar<br>ge2                                        | pd_prechar<br>ge1                                                  | pd_prechar<br>ge0                                            | pre_chrg                                                          | 00000000 | R/W  |
|      |               |              |                                                          | 1: 1:1 mir-<br>roring ratio<br>0: 4x mir-<br>roring ratio              | 1: Current<br>sinking<br>MPD (pfet<br>input stage)<br>0: Normal<br>MPD                               | 1: power down pre-charge for APC_IN2 0: Normal operation | 1: power down pre-charge for APC_IN1 0: Normal operation           | 1: power down pre-charge for APC_INO 0: Normal operation     | 1: always<br>ON<br>0: Depends<br>on channel<br>being<br>turned on |          |      |
| 4Bh  | ipc2_ctrl2    | RSVD         | pd_comp  1: Power down comparator 0: Normal operation    | RSVD                                                                   | pd_ihelp2  Powers down 100 µA helper current: 1: Power down  0: Normal operation                     | IPC2                                                     | charging capa<br>0000 :=<br>0001 :=<br>0010 :=                     | sel[3:0]<br>acitor value se<br>25.0 pF<br>27.5 pF<br>30.0 pF | lector                                                            | 00000001 | R/W  |
| 4Ch  | ipc2_ctrl1    |              | RSVD                                                     |                                                                        | ipd2_sel[4:0]  Peak amplitude monitor photodetector  00000 = 100 μA  00001 = 200 μA   11111 = 3.2 mA |                                                          |                                                                    |                                                              |                                                                   | 00000000 | R/W  |
| 4Dh  | ipc2_ctrl0    |              | RSVD                                                     |                                                                        |                                                                                                      | Peak current                                             | ich2_sel[4:0] into IPC2 char 00000 = 10 µ 00001 = 20 µ 11111 = 320 | ging capacitor<br>A<br>ıA                                    | r                                                                 | 00000000 | R/W  |
| 4Eh  | ipc1_ctrl2    | RSVD<br>RSVD | pd_comp  1: Power down com- parator  0: Normal operation | hs_sel  1:Increase comparator bias current by 66%  0: Normal operation | Powers down   One of the property                                                                    |                                                          |                                                                    |                                                              | 00000001                                                          | R/W      |      |
| 4Fh  | ipc1_ctrl1    |              | RSVD                                                     |                                                                        | ipd1_sel[4:0]  Peak amplitude monitor photodetector  00000 = 100 μA  00001 = 200 μA   11111 = 3.2 mA |                                                          |                                                                    |                                                              |                                                                   | 00000000 | R/W  |



Table 4-2. M08889 Registers

| Addr | Register name | d7   | d6                                                         | d5                                                                                      | d5 d4 d3 d2 d1 ich2_sel[4:0]                                                                   |                                                   |                                                                  | dO       | Default          | Туре     |     |  |  |          |     |
|------|---------------|------|------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------|----------|------------------|----------|-----|--|--|----------|-----|
| 50h  | ipc1_ctrl0    |      | RSVD                                                       |                                                                                         |                                                                                                |                                                   | ich2_sel[4:0]                                                    | l        |                  | 00000000 | R/W |  |  |          |     |
|      |               |      |                                                            |                                                                                         |                                                                                                | Peak current                                      | nto IPC1 char<br>00000 = 10 µ<br>00001 = 20 µ<br><br>11111 = 320 | Α        |                  |          |     |  |  |          |     |
| 51h  | ipc0_ctrl2    | RSVD | pd_comp                                                    | hs_sel                                                                                  | pd_ihelp0                                                                                      |                                                   | cap0_s                                                           | sel[3:0] |                  | 00000001 | R/W |  |  |          |     |
|      |               |      | 1: Power<br>down com-<br>parator<br>0: Normal<br>operation | 1:Increase<br>compara-<br>tor bias<br>current by<br>66%<br>0: Normal<br>operation       | Powers down 100 μA helper current: 1: Power down 0: Normal operation                           |                                                   |                                                                  |          |                  |          |     |  |  |          |     |
| 52h  | ipc0_ctrl1    |      | RSVD                                                       | I                                                                                       | ipd0_sel[4:0]                                                                                  |                                                   |                                                                  |          |                  | 00000000 | R/W |  |  |          |     |
|      |               |      |                                                            |                                                                                         | Peak amplitude monitor photodetector<br>00000 = 100 μA<br>00001 = 200 μA<br><br>11111 = 3.2 mA |                                                   |                                                                  |          |                  |          |     |  |  |          |     |
| 53h  | ipc0_ctrl0    |      | RSVD                                                       |                                                                                         | ich0_sel[4:0]                                                                                  |                                                   |                                                                  |          |                  | 00000000 | R/W |  |  |          |     |
|      |               |      |                                                            |                                                                                         |                                                                                                | Peak current                                      | nto IPC0 char<br>00000 = 10 µ<br>00001 = 20 µ<br><br>11111 = 320 | Α        |                  |          |     |  |  |          |     |
|      |               |      |                                                            |                                                                                         | TIMER REGIS                                                                                    | TERS                                              |                                                                  |          |                  |          |     |  |  |          |     |
| 54h  | clk_div       |      | clk_div_                                                   | pwm[3:0]                                                                                |                                                                                                |                                                   | clk_div_                                                         | mpg[3:0] |                  | 00000000 | R/W |  |  |          |     |
|      |               |      | 000<br>000<br>001<br>001<br>010<br>010                     | ck divider<br>0 = 1<br>1 = 2<br>0 = 4<br>1 = 8<br>0 = 16<br>1 = 32<br>0 = 64<br>1 = 128 | MPG clock divider 0000 = 1 0001 = 2 0010 = 4 0011 = 8 0100 = 16 0101 = 32 0110 = 64 0111 = 128 |                                                   |                                                                  |          |                  |          |     |  |  |          |     |
| 55h  | pwm_msb       | R    | SVD                                                        | on_cou                                                                                  | _count2[9:8]                                                                                   |                                                   |                                                                  |          | nt0[9:8]         | 00000000 | R/W |  |  |          |     |
|      |               |      |                                                            | PWM <i>101</i>                                                                          | M IOUT2 (msb) PWM IOUT1 (msb) PWM IOUT0 (msb                                                   |                                                   |                                                                  |          | <i>ITO</i> (msb) |          |     |  |  |          |     |
| 56h  | pwm2          |      |                                                            | on_count2[7:0]  PWM on count LSBs for <i>IOUT2</i>                                      |                                                                                                | on_count2[7:0] PWM on count LSBs for <i>IOUT2</i> |                                                                  |          |                  | 00000000 | R/W |  |  |          |     |
| 57h  | pwm1          |      |                                                            |                                                                                         | on_count1[7:0]                                                                                 |                                                   |                                                                  |          |                  |          |     |  |  | 00000000 | R/W |
|      |               |      |                                                            | P                                                                                       | PWM on count LSBs for <i>IOUT1</i>                                                             |                                                   |                                                                  |          |                  |          |     |  |  |          |     |
| 58h  | pwm0          |      |                                                            |                                                                                         | on_count0[7:0]                                                                                 |                                                   |                                                                  |          |                  | 00000000 | R/W |  |  |          |     |
|      |               |      |                                                            | P                                                                                       | WM on count                                                                                    | LSBs for <i>IOU</i>                               | ΤΟ                                                               |          |                  |          |     |  |  |          |     |



Table 4-2. M08889 Registers

| Addr | Register name | d7                                                                               | d6                                                                                                               | d5                          | d4                                                | d3                                                    | d2                                                                                             | d1         | d0         | Default                                                                     | Туре             |
|------|---------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------|------------|------------|-----------------------------------------------------------------------------|------------------|
| 59h  | mpg_off_msb   | RS                                                                               | SVD                                                                                                              | pulse_c                     | ff2[9:8]                                          | pulse_c                                               | off1[9:8]                                                                                      | pulse_c    | off0[9:8]  | 00000000                                                                    | R/W <sub>a</sub> |
|      |               |                                                                                  |                                                                                                                  | MPG off /C                  | OUT2 (msb)                                        | MPG off IC                                            | OUT1 (msb)                                                                                     | MPG off IC | OUTO (msb) |                                                                             |                  |
| 5Ah  | mpg_off2      |                                                                                  |                                                                                                                  |                             | pulse_c                                           | off2[7:0]                                             |                                                                                                |            |            | 00000000                                                                    | R/W <sub>a</sub> |
|      |               |                                                                                  |                                                                                                                  | V                           | /IPG pulse off                                    | LSBs for <i>IOUT</i>                                  | 2                                                                                              |            |            |                                                                             |                  |
| 5Bh  | mpg_off1      |                                                                                  |                                                                                                                  |                             | pulse_c                                           | off1[7:0]                                             |                                                                                                |            |            | 00000000                                                                    | R/W <sub>a</sub> |
|      |               |                                                                                  |                                                                                                                  | N                           | /IPG pulse off                                    | LSBs for <i>IOUT</i>                                  | 1                                                                                              |            |            |                                                                             |                  |
| 5Ch  | mpg_off0      |                                                                                  |                                                                                                                  |                             | pulse_c                                           | off0[7:0]                                             |                                                                                                |            |            | 00000000                                                                    | R/W <sub>a</sub> |
|      |               |                                                                                  |                                                                                                                  | N                           | /IPG pulse off                                    | LSBs for <i>IOUT</i>                                  | TO                                                                                             |            |            |                                                                             |                  |
| 5Dh  | mpg_on_msb    | RS                                                                               | SVD                                                                                                              | pulse_c                     | on2[9:8]                                          | pulse_c                                               | on1[9:8]                                                                                       | pulse_c    | on0[9:8]   | 00000000                                                                    | R/W <sub>a</sub> |
|      |               |                                                                                  |                                                                                                                  | MPG on IC                   | OUT2 (msb)                                        | MPG on IC                                             | OUT1 (msb)                                                                                     | MPG on IC  | OUTO (msb) | 1                                                                           |                  |
| 5Eh  | mpg_on2       |                                                                                  |                                                                                                                  | pulse_on2[7:0]              |                                                   |                                                       |                                                                                                |            |            |                                                                             | R/W <sub>a</sub> |
|      |               |                                                                                  | MPG pulse on LSBs for IOUT1                                                                                      |                             |                                                   |                                                       |                                                                                                |            |            |                                                                             |                  |
| 5Fh  | mpg_on1       |                                                                                  |                                                                                                                  | pulse_on1[7:0]              |                                                   |                                                       |                                                                                                |            |            | 00000000                                                                    | R/W <sub>a</sub> |
|      |               |                                                                                  |                                                                                                                  | MPG pulse on LSBs for IOUT1 |                                                   |                                                       |                                                                                                |            |            |                                                                             |                  |
| 60h  | mpg_on0       |                                                                                  |                                                                                                                  | pulse_on0[7:0]              |                                                   |                                                       |                                                                                                |            |            | 00000000                                                                    | R/W <sub>a</sub> |
|      |               |                                                                                  | MPG pulse on LSBs for <i>IOUTO</i>                                                                               |                             |                                                   |                                                       |                                                                                                |            |            |                                                                             |                  |
|      |               |                                                                                  |                                                                                                                  | DC-DC Co                    | nverter Prote                                     | ction Register                                        | rs                                                                                             |            |            |                                                                             |                  |
| 61h  | DCDC_ctrl3    | en_dcdc                                                                          | pd_I_limit_<br>minus                                                                                             |                             |                                                   | dcdc_l_lir                                            | mit_minus                                                                                      |            |            | 00000000<br>Set this                                                        | R/W              |
| 62h  | DCDC_ctrl2    | 1: DC-DC converter enabled 0: DC-DC converter disabled  OV protection  Overvolt- | Power down negative current limiter 1: Disable current limiter 0: enabled current limiter pd_I_limit_ plus Power |                             | 111111: 10.5A<br>111110: 10.45A<br>001101: 10.29A |                                                       |                                                                                                |            |            | register to<br>15h. Set<br>to 95h<br>after reg-<br>ister 0x72<br>set to 01h | R/W              |
|      |               | age protection: 1: disable 0: enable                                             | down positive current limiter 1: Disable current limiter 0: enabled current limiter                              |                             |                                                   | 0001101:<br>0001101:<br>000011:<br>000010:<br>000001: | e current limit<br>: 10.5A<br>: 10.45A<br>: 10.29A<br><br>664 mA<br>498 mA<br>332 mA<br>166 mA |            |            |                                                                             |                  |



Table 4-2. M08889 Registers

| Addr | Register name | d7                                                                                                   | d6                                                                    |                                                                                                                                                  |                                                                                                       |                                                                                                                                                  |                                                                                     |                                                                                                                                       |                                                                                                       | Default  | Туре             |
|------|---------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------|------------------|
| 63h  | DCDC_ctrl1    | fb_int                                                                                               | UV protec-<br>tion                                                    |                                                                                                                                                  |                                                                                                       | dcdd                                                                                                                                             | c_clk                                                                               |                                                                                                                                       |                                                                                                       | 00001111 | R/W              |
|      |               | Enables<br>internal<br>feedback<br>network<br>1: Enabled<br>0: Use exter-<br>nal feedback<br>network | Under voltage protection: 1: disable 0: enable                        |                                                                                                                                                  | Di                                                                                                    | 001111<br>000111: 5                                                                                                                              | MHz +16%<br>MHz +8%<br>: 5 MHz<br>MHz -8%<br>MHz -16%<br>MHz -24%                   | ncy                                                                                                                                   |                                                                                                       |          |                  |
| 64h  | DCDC_ctrl0    | dc_ref                                                                                               | rf_sel                                                                | dcdc_clk                                                                                                                                         | _div[1:0]                                                                                             |                                                                                                                                                  | dcdd                                                                                | c_iout                                                                                                                                |                                                                                                       | 00000000 | R/W              |
|      |               | Selects DCDC converter reference for headroom voltage 1: regref block 0: 1.2 V Bandgap               | Selects feedback resistor value: 1: Rf=1 $k\Omega$ 0: Rf=40 $k\Omega$ | Select the do 00: 01: 10: 11:                                                                                                                    | 1/2<br>1/3                                                                                            |                                                                                                                                                  | 1111:<br>011:<br>0011:<br>0001:                                                     | depending on o                                                                                                                        |                                                                                                       |          |                  |
|      |               |                                                                                                      |                                                                       | Color Mixing Registers  cm_iout2[1:0] cm_iout1[1:0]                                                                                              |                                                                                                       |                                                                                                                                                  |                                                                                     |                                                                                                                                       |                                                                                                       |          |                  |
| 65h  | cm_setup      | RS                                                                                                   | SVD                                                                   | cm_iou                                                                                                                                           | it2[1:0]                                                                                              | cm_ioı                                                                                                                                           | ıt1[1:0]                                                                            | cm_ioı                                                                                                                                | ıt0[1:0]                                                                                              | 00000000 | R/W              |
|      |               |                                                                                                      |                                                                       | Defines color when I2_ON= 00: no color m 01: color mixin using jout0_cn 10: color mixin using iout1_cn 11: color mixin IOUT2 using jout0,1_cm2[9 | =H<br>ixing<br>g <i>IOUTO</i> only<br>n2[9:0]<br>g <i>IOUT1</i> only<br>n2[9:0]<br>g <i>IOUT0</i> and | Defines color when I1_ON= 00: no color m 01: color mixin using iout0_cn 10: color mixin using iout2_cn 11: color mixin iouT2_using iout0,2_cm1[9 | =H ixing g 10UT0 only n1[9:0] g 10UT2 only n1[9:0] g 10UT2 only n1[9:0] g 10UT0 and | Defines color when IO_ON= 00: no color mixir using iout1_cr 10: color mixir using iout2_cr 11: color mixir IOUT2 using iout1,2_cm0[9] | =H<br>ixing<br>g <i>IOUT1</i> only<br>n0[9:0]<br>g <i>IOUT2</i> only<br>n0[9:0]<br>g <i>IOUT1</i> and |          |                  |
| 66h  | iout2_cm1_msb |                                                                                                      |                                                                       | RS                                                                                                                                               | VD                                                                                                    | ļ                                                                                                                                                |                                                                                     | iout2_c                                                                                                                               | m1[9:8]                                                                                               | 00000000 | R/W <sub>a</sub> |
|      |               |                                                                                                      |                                                                       |                                                                                                                                                  |                                                                                                       |                                                                                                                                                  |                                                                                     | IOUT2 MS                                                                                                                              | SBs (CM1)                                                                                             | -        |                  |
| 67h  | iout2_cm1_lsb |                                                                                                      |                                                                       |                                                                                                                                                  | iout2_c                                                                                               | m1[7:0]                                                                                                                                          |                                                                                     |                                                                                                                                       |                                                                                                       | 00000000 | R/W <sub>a</sub> |
|      |               |                                                                                                      |                                                                       | IOUT2 L                                                                                                                                          | SBs for color                                                                                         | mixing when I                                                                                                                                    | 1_0N=H                                                                              |                                                                                                                                       |                                                                                                       | -        |                  |
| 68h  | iout2_cm0_msb |                                                                                                      |                                                                       | RS                                                                                                                                               | VD                                                                                                    |                                                                                                                                                  |                                                                                     | _                                                                                                                                     | m0[9:8]<br>SBs (CM0)                                                                                  | 00000000 | R/W <sub>a</sub> |
| 69h  | iout2_cm0_lsb |                                                                                                      |                                                                       |                                                                                                                                                  | iout2_c                                                                                               | m0[7:0]                                                                                                                                          |                                                                                     | 1                                                                                                                                     |                                                                                                       | 00000000 | R/W <sub>a</sub> |
|      |               |                                                                                                      |                                                                       | IOUT2 L                                                                                                                                          | SBs for color                                                                                         | mixing when I                                                                                                                                    | 0_ON=H                                                                              |                                                                                                                                       |                                                                                                       |          |                  |
| 6Ah  | iout1_cm2_msb |                                                                                                      |                                                                       | RSVD                                                                                                                                             |                                                                                                       |                                                                                                                                                  |                                                                                     | iout1                                                                                                                                 | [9:8]                                                                                                 | 00000000 | R/W <sub>a</sub> |
|      |               |                                                                                                      |                                                                       |                                                                                                                                                  |                                                                                                       |                                                                                                                                                  |                                                                                     | IOUT1 MS                                                                                                                              | SBs (CM2)                                                                                             |          |                  |
| 6Bh  | iout1_cm2_lsb |                                                                                                      |                                                                       | iout1[7:0]                                                                                                                                       |                                                                                                       |                                                                                                                                                  |                                                                                     | 1                                                                                                                                     |                                                                                                       | 00000000 | R/W <sub>a</sub> |
|      |               |                                                                                                      |                                                                       | IOUT1 LSBs for color mixing v                                                                                                                    |                                                                                                       |                                                                                                                                                  |                                                                                     |                                                                                                                                       |                                                                                                       |          |                  |
| 6Ch  | iout1_cm0_msb |                                                                                                      |                                                                       | RS                                                                                                                                               | VD                                                                                                    |                                                                                                                                                  |                                                                                     | iout1                                                                                                                                 | [9:8]                                                                                                 | 00000000 | R/W <sub>a</sub> |
| 0011 |               |                                                                                                      |                                                                       |                                                                                                                                                  |                                                                                                       |                                                                                                                                                  |                                                                                     |                                                                                                                                       |                                                                                                       |          |                  |



Table 4-2. M08889 Registers

| Addr | Register name         | d7                            | d6           | d5           | d4              | d3              | d2               | d1      | dO                                                                                                                         | Default              | Туре              |
|------|-----------------------|-------------------------------|--------------|--------------|-----------------|-----------------|------------------|---------|----------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------|
| 6Dh  | iout1_cm0_lsb         |                               |              |              | iout            | 1[7:0]          |                  |         |                                                                                                                            | 00000000             | R/W <sub>a</sub>  |
|      |                       |                               |              | IOUT1 L      | LSBs for colo   | mixing when     | 10_0N=H          |         |                                                                                                                            | •                    |                   |
| 6Eh  | iout0_cm2_msb         |                               |              | RS           | SVD             |                 |                  | iout    | 2[9:8]                                                                                                                     | 00000000             | R/W <sub>a</sub>  |
|      |                       |                               |              |              |                 |                 |                  | IOUTO M | SBs (CM2)                                                                                                                  |                      |                   |
| 6Fh  | iout0_cm2_lsb         |                               |              |              | iout            | 2[7:0]          |                  |         |                                                                                                                            | 00000000             | R/W <sub>a</sub>  |
|      |                       |                               |              | IOUTO I      | LSBs for colo   | mixing when     | 12_0N=H          |         |                                                                                                                            |                      |                   |
| 70h  | iout0_cm1_msb         |                               |              | RS           | SVD             |                 |                  |         | 2[9:8]                                                                                                                     | 00000000             | R/W <sub>a</sub>  |
|      |                       |                               |              |              |                 |                 |                  | IOUTO M | SBs (CM1)                                                                                                                  |                      |                   |
| 71h  | iout0_cm1_lsb         |                               |              |              |                 | 2[7:0]          |                  |         |                                                                                                                            | 00000000             | R/W <sub>a</sub>  |
|      |                       |                               |              |              |                 | mixing when     | I1_ON=H          |         |                                                                                                                            |                      |                   |
|      |                       |                               |              | lı           | nitialization F | legisters       |                  |         |                                                                                                                            |                      |                   |
| 72h  | start_op              |                               |              |              | RSVD            |                 |                  |         | start_op                                                                                                                   | 00000000<br>Set this | R/W               |
|      |                       |                               |              |              |                 |                 |                  |         | 1b: Start<br>operation<br>0b: Not<br>operational<br>Note: M08889<br>will not be<br>operational<br>until 1b is writ-<br>ten | register to 01h.     |                   |
| 73h  | soft_reset            |                               |              |              | Sof             | t reset         |                  |         | -L                                                                                                                         | 00000000             | R/W <sub>SC</sub> |
|      |                       |                               | Writi        | ng AA causes | a 16 refclk cy  | cles to reset ( | self clear after | reset)  |                                                                                                                            |                      |                   |
| 74h  | chip_id               | Revision ider                 | ntification: |              |                 | Chip ide        | entification     |         |                                                                                                                            | 00111100             | R                 |
|      |                       | 00                            |              |              |                 | 11              | 1100             |         |                                                                                                                            |                      |                   |
|      |                       |                               |              |              | Readback Re     | gisters         |                  |         |                                                                                                                            |                      |                   |
| 75h  | temp                  |                               |              |              |                 | p[7:0]          |                  |         |                                                                                                                            | 00000000             | R                 |
|      |                       |                               |              |              | •               | ıre readback    |                  | _       |                                                                                                                            |                      |                   |
| 76h  | rb_iout2_msb          |                               |              | RS           | SVD             |                 |                  |         | ut2[9:8]                                                                                                                   | 00000000             | R                 |
|      |                       |                               |              |              |                 |                 |                  |         | <i>IOUT2</i> DAC<br>ISB                                                                                                    |                      |                   |
| 77h  | rb_iout2_lsb          |                               |              |              | rb_io           | ut2[7:0]        |                  | 1       |                                                                                                                            | 00000000             | R                 |
|      |                       |                               |              |              | Readback /      | OUT2 DAC LSE    | 3                |         |                                                                                                                            |                      |                   |
| 78h  | rb_regrefdac2_MS<br>B |                               |              |              | RSVD            |                 |                  |         | rb_regrefda<br>c2[8]                                                                                                       | 00000000             | R                 |
|      |                       |                               |              |              |                 |                 |                  |         | Readback<br>of<br>REGREF2<br>DAC MSB                                                                                       |                      |                   |
| 79h  | rb_regrefdac2         |                               |              |              |                 | efdac2[7:0]     |                  |         |                                                                                                                            | 00000000             | R                 |
|      |                       | Readback of REGREF2 DAC :SBs. |              |              |                 |                 |                  |         |                                                                                                                            |                      |                   |



Table 4-2. M08889 Registers

| Addr | Register name         | d7                                                 | d6                                                    | d5                                                                                                                       | d4                                                                                                                                                                 | d3                                                             | d2                                                | d1                                                | dO                                                | Default  | Type |
|------|-----------------------|----------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|----------|------|
| 7Ah  | rb_iout1_msb          |                                                    |                                                       | RS                                                                                                                       | VD                                                                                                                                                                 |                                                                |                                                   | rb_iou                                            | t1[9:8]                                           | 00000000 | R    |
|      |                       |                                                    |                                                       |                                                                                                                          |                                                                                                                                                                    |                                                                |                                                   |                                                   | <i>IOUT1</i> DAC<br>SB                            |          |      |
| 7Bh  | rb_iout1_lsb          |                                                    |                                                       |                                                                                                                          | rb_iou                                                                                                                                                             | t1[7:0]                                                        |                                                   |                                                   |                                                   | 00000000 | R    |
|      |                       |                                                    |                                                       |                                                                                                                          |                                                                                                                                                                    | <i>UT1</i> DAC LSB                                             |                                                   |                                                   | 1                                                 |          |      |
| 7Ch  | rb_regrefdac2_MS<br>B |                                                    |                                                       |                                                                                                                          | RSVD                                                                                                                                                               |                                                                |                                                   |                                                   | rb_regrefda<br>c1[8]                              | 00000000 | R    |
|      |                       |                                                    |                                                       |                                                                                                                          | RSVD                                                                                                                                                               |                                                                |                                                   |                                                   | Readback<br>of<br>REGREF1<br>DAC MSB              |          |      |
| 7Dh  | rb_regrefdac1         |                                                    |                                                       |                                                                                                                          | rb_regref                                                                                                                                                          | dac1[7:0]                                                      |                                                   |                                                   |                                                   | 00000000 | R    |
|      |                       | Readback of REGREF1 DAC.LSBs                       |                                                       |                                                                                                                          |                                                                                                                                                                    |                                                                |                                                   |                                                   |                                                   |          |      |
| 7Eh  | rb_iout0_msb          |                                                    | RSVD rb_iout0[9:8] 0                                  |                                                                                                                          |                                                                                                                                                                    |                                                                |                                                   |                                                   |                                                   |          |      |
|      |                       |                                                    | Readback IOUTO DAC MSB  rb_iout0[7:0] 0               |                                                                                                                          |                                                                                                                                                                    |                                                                |                                                   |                                                   |                                                   |          |      |
| 7Fh  | rb_iout0_lsb          |                                                    |                                                       |                                                                                                                          |                                                                                                                                                                    |                                                                |                                                   |                                                   |                                                   |          |      |
|      |                       | Readback IOUTO DAC LSB                             |                                                       |                                                                                                                          |                                                                                                                                                                    |                                                                |                                                   |                                                   |                                                   |          | _    |
| 80h  | rb_regrefdac2_MS<br>B | RSVD rb_regrefda c0[8]                             |                                                       |                                                                                                                          |                                                                                                                                                                    |                                                                |                                                   |                                                   |                                                   | 00000000 | R    |
|      |                       |                                                    |                                                       |                                                                                                                          | RSVD                                                                                                                                                               |                                                                |                                                   |                                                   | Readback<br>of<br>REGREFO<br>DAC MSB              |          |      |
| 81h  | rb_regrefdac0         |                                                    |                                                       |                                                                                                                          |                                                                                                                                                                    | dac0[7:0]                                                      |                                                   |                                                   | I .                                               | 00000000 | R    |
| 001- | ala akul              | 0                                                  | 4                                                     |                                                                                                                          |                                                                                                                                                                    | REFO DAC LS                                                    |                                                   | l no                                              | 2) (D                                             | 00000000 |      |
| 82h  | alarm_ctrl            | cpc_2_alrm                                         | cpc_1_alrm                                            | cpc_0_alrm                                                                                                               | regref2_alr<br>m                                                                                                                                                   | regref1_alr<br>m                                               | regref0_alr<br>m                                  | K                                                 | SVD                                               | 00000000 | R    |
|      |                       | cpc alarm<br>for <i>IOUT2</i><br>1: alarm<br>0: OK | cpc alarm<br>for <i>IOUT1</i><br>1: alarm<br>0: OK    | cpc alarm<br>for <i>IOUTO</i><br>1: alarm<br>0: OK                                                                       | regref2<br>IDAC alarm<br>1: alarm<br>0: OK                                                                                                                         | regref1<br>IDAC alarm<br>1: alarm<br>0: OK                     | regref0<br>IDAC alarm<br>1: alarm<br>0: OK        | RS                                                | SVD                                               |          |      |
| 83h  | alarm_iout            | ipc_over-<br>shoot                                 | DC-DC<br>overvoltage                                  | I_alrm_neg                                                                                                               | I_alrm_pos                                                                                                                                                         | buck_boost<br>_mon                                             | alarm_iout2                                       | alarm_iout1                                       | alarm_iout0                                       | 00000000 | R    |
|      |                       | mpd cur-<br>rent too<br>high<br>1: alarm<br>0: OK  | DC-DC converter over-<br>voltage<br>1: alarm<br>0: OK | DC-DC<br>Converter<br>negative<br>overcur-<br>rent or the<br>DC-DC out-<br>put is less<br>than 2 V.<br>1: alarm<br>0: OK | DC-DC<br>Converter<br>positive<br>overcurrent<br>This bit will<br>also assert<br>during an<br>overvolt-<br>age condi-<br>tion. (see<br>bit 6)<br>1: alarm<br>0: OK | DC-DC<br>Converter<br>mode mon-<br>itor<br>1: boost<br>0: buck | Open or<br>short on<br>IOUT2<br>1: alarm<br>0: OK | Open or<br>short on<br>IOUT1<br>1: alarm<br>0: OK | Open or<br>short on<br>IOUTO<br>1: alarm<br>0: OK |          |      |
| 84h  | RSVD                  | RSVD                                               |                                                       |                                                                                                                          |                                                                                                                                                                    |                                                                |                                                   |                                                   | 00000000                                          |          |      |



Table 4-2. M08889 Registers

| Addr | Register name | d7 | d6   | d5 | d4  | d3  | d2 | d1                                                              | d0                             | Default  | Туре |
|------|---------------|----|------|----|-----|-----|----|-----------------------------------------------------------------|--------------------------------|----------|------|
| 85h  | reserved      |    | •    | •  | RS  | SVD | •  | •                                                               | •                              | 00000000 |      |
| 86h  | strbalrm_ctrl |    |      | RS | SVD |     |    | strb_iout                                                       | clear_alarm                    | 00000000 | R/W  |
|      |               |    |      |    |     |     |    | 1: strobes<br>iout cur-<br>rent before<br>readback<br>0: Normal | 1: Clear<br>alarm<br>0: Normal |          |      |
| FEh  | reserved      |    | RSVD |    |     |     |    |                                                                 |                                |          |      |



## www.mindspeed.com

General Information: Telephone: (949) 579-3000 Headquarters - Newport Beach 4000 MacArthur Blvd., East Tower Newport Beach, CA 92660

© 2012 Mindspeed Technologies<sup>®</sup>. Inc. All rights reserved.

Information in this document is provided in connection with Mindspeed Technologies<sup>®</sup> ("Mindspeed<sup>®</sup>") products. These materials are provided by Mindspeed as a service to its customers and may be used for informational purposes only. Except as provided in Mindspeed's Terms and Conditions of Sale for such products or in any separate agreement related to this document, Mindspeed assumes no liability whatsoever. Mindspeed assumes no responsibility for errors or omissions in these materials. Mindspeed may make changes to specifications and product descriptions at any time, without notice. Mindspeed makes no commitment to update the information and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to its specifications and product descriptions. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document.

THESE MATERIALS ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESS OR IMPLIED, RELATING TO SALE AND/OR USE OF MINDSPEED PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, CONSEQUENTIAL OR INCIDENTAL DAMAGES, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. MINDSPEED FURTHER DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. MINDSPEED SHALL NOT BE LIABLE FOR ANY SPECIAL, INDIRECT, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS, WHICH MAY RESULT FROM THE USE OF THESE MATERIALS.

Mindspeed products are not intended for use in medical, lifesaving or life sustaining applications. Mindspeed customers using or selling Mindspeed products for use in such applications do so at their own risk and agree to fully indemnify Mindspeed for any damages resulting from such improper use or sale.