# | ANALOG<br>| DEVICES

## Single-Channel, 16-Bit, Current/Voltage Output DAC, Functional Safety Approved for Unipolar Current Output

## Data Sheet **[ADFS5758](http://www.analog.com/ADFS5758?doc=ADFS5758.pdf)**

#### <span id="page-0-0"></span>**FEATURES**

**Functional safety approved to SIL 2/SC3 for unipolar current output by TÜV Rheinland, File Number 968/FSP 2055.00/20 Current/voltage output available on a single terminal Current output ranges: 0 mA to 20 mA, 4 mA to 20 mA, 0 mA to 24 mA, ±20 mA, ±24 mA, −1 mA to +22 mA Voltage output ranges (with 20% overrange): 0 V to 5 V, 0 V to 10 V, ±5 V, and ±10 V Advanced on-chip diagnostics 12-bit ADC functioning as an independent monitoring function that can validate the output and accuracy. On-chip reference DPC for thermal management User-programmable offset and gain Robust architecture, including output fault protection EMC test standards IEC 61000-4-6 conducted immunity (10 V, Class A) IEC 61000-4-3 radiated immunity (20 V/m, Class A) IEC 61000-4-2 ESD (±6 kV contact, Class B) IEC 61000-4-4 electrical fast transient (EFT) (±4 kV, Class B) IEC 61000-4-5 surge (±4 kV, Class B) CISRP 11 radiated emissions (Class B) 32-lead, 5 mm × 5 mm LFCSP −40°C to +105°C temperature range APPLICATIONS Process control Actuator control** 

<span id="page-0-1"></span>**Channel isolated analog outputs Programmable logic controller (PLC) and distributed control system (DCS) applications HART network connectivity**

#### **GENERAL DESCRIPTION**

The ADFS5758 is a single-channel, 16-bit, current/voltage output DAC. The device is functional safety approved for unipolar current output and is a fully compliant item with a systematic capability of SC3, which can be used in safety-related applications up to SIL 2, according to IEC 61508. This arrangement allows a single ADFS5758 to be used to achieve SIL 2 for a nonredundant



**Rev. 0 [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADFS5758.pdf&product=ADFS5758&rev=0)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no**  responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other **rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

configuration. The safe state for the ADFS5758 is open circuit/high impedance.

The ADFS5758 is a single-channel, voltage and current output digital-to-analog converter (DAC) that operates with a power supply range from  $-33$  V minimum on AVss to  $+33$  V maximum on AV<sub>DD1</sub> with a maximum operating voltage between the two rails of 60 V. On-chip dynamic power control (DPC) minimizes package power dissipation, which is achieved by regulating the supply voltage ( $V_{DPC+}$ ) to the VI<sub>OUT</sub> output driver circuitry from 4.95 V to 27 V using a buck dc-to-dc converter, optimized for minimum on-chip power dissipation. The CHART pin enables a HART® signal to be coupled onto the current output.

The device uses a versatile 4-wire serial peripheral interface (SPI) that operates at clock rates of up to 50 MHz and is compatible with standard SPI, QSPI™, MICROWIRE™, DSP, and microcontroller interface standards. The interface also features an optional SPI cyclic redundancy check (CRC) and a windowed watchdog timer. The ADFS5758 offers improved diagnostic features from its predecessors, such as an integrated independent 12-bit diagnostic analog-to-digital converter (ADC) that can be used to digitize both internal and external nodes.

#### <span id="page-0-2"></span>**PRODUCT HIGHLIGHTS**

- 1. Functional safety approved to SIL 2/SC3 by TÜV Rheinland.
- 2. Range of advanced diagnostic features, including an integrated ADC for high reliability.
- 3. DPC using an integrated buck dc-to-dc converter for thermal management. When used with th[e ADP1031,](https://www.analog.com/adp1031?doc=adfs5758.pdf) the ADFS5758 enables eight channel to channel isolated outputs at <2 W dissipated power.
- 4. Programmable power control (PPC) mode to enable faster settling time (15 µs typical).
- 5. Highly robust with output protection from miswire events  $(\pm 38 \text{ V}).$

#### <span id="page-0-3"></span>**COMPANION PRODUCTS**

**Product Family[: AD5755-1,](https://www.analog.com/ad5755-1?doc=adfs5758.pdf) [AD5422,](https://www.analog.com/ad5422?doc=adfs5758.pdf) [AD5758,](https://www.analog.com/AD5758?doc=adfs5758.pdf) [AD5753,](https://www.analog.com/AD5753?doc=adfs5758.pdf) [AD5423](https://www.analog.com/AD5423?doc=adfs5758.pdf) HART Modem[: AD5700,](https://www.analog.com/AD5700?doc=adfs5758.pdf) [AD5700-1](https://www.analog.com/AD5700-1?doc=adfs5758.pdf) External References: [ADR431,](https://www.analog.com/adr431?doc=ADFS5758.pdf) [ADR3425,](https://www.analog.com/adr3425?doc=ADFS5758.pdf) [ADR4525](https://www.analog.com/ADR4525?doc=ADFS5758.pdf) Digital Isolators[: ADuM142D,](https://www.analog.com/ADuM142D?doc=ADFS5758.pdf) [ADuM141D](https://www.analog.com/ADuM141D?doc=ADFS5758.pdf) Power[: ADP1031,](https://www.analog.com/adp1031?doc=adfs5758.pdf) [LT8300,](https://www.analog.com/LT8300?doc=ADFS5758.pdf) [ADP2360,](https://www.analog.com/ADP2360?doc=ADFS5758.pdf) [ADM6339](https://www.analog.com/ADM6339?doc=ADFS5758.pdf)** 



### **TABLE OF CONTENTS E**estures



### <span id="page-1-0"></span>**REVISION HISTORY**

6/2020-Revision 0: Initial Version



## <span id="page-2-0"></span>FUNCTIONAL BLOCK DIAGRAM



### <span id="page-3-0"></span>SPECIFICATIONS

 $AV_{DD1} = V_{DPC+} = 15 V$ ; dc-to-dc converter disabled;  $AV_{DD2} = 5 V$ ;  $AV_{SS} = -15 V$ ;  $V_{LOGIC} = 1.71 V$  to 5.5 V;  $AGND = DGND = REFGND =$ PGND1 = 0 V; REFIN = 2.5 V external; voltage output: load resistance (R<sub>LOAD</sub>) = 1 kΩ, load capacitance (C<sub>L</sub>) = 220 pF; current output: R<sub>L</sub> = 300 Ω; all specifications at T<sub>A</sub> = -40°C to +105°C, T<sub>J</sub> < 125°C, unless otherwise noted.

#### <span id="page-3-1"></span>**Table 1.**











<span id="page-8-0"></span>

<sup>1</sup> See th[e Current Output Mode](#page-30-3) section for more information about the internal and external R<sub>SET</sub> resistors.

<sup>2</sup> The long-term stability specification is noncumulative. The drift in subsequent 1000 hour periods is significantly lower than in the first 1000 hour period.

<sup>3</sup> Guaranteed by design and characterization; not production tested.

<sup>4</sup> The ADFS5758 is factory calibrated with an external 2.5 V reference connected to REFIN.

<sup>5</sup> Production tested to AV<sub>DD1</sub> maximum = 30 V and AV<sub>SS</sub> minimum = -30 V.

### <span id="page-9-0"></span>**AC PERFORMANCE CHARACTERISTICS**

 $AV_{DD1} = V_{DPC+} = 15 V$ ; dc-to-dc converter disabled;  $AV_{DD2} = 5 V$ ;  $AV_{SS} = -15 V$ ;  $V_{LOGIC} = 1.71 V$  to 5.5 V;  $AGND = DGND = REFGND =$ PGND1 = 0 V; REFIN = 2.5 V external; voltage output:  $R_L = 1$  k $\Omega$ ,  $C_L = 220$  pF; current output:  $R_L = 300 \Omega$ ; all specifications at  $T_A =$ −40°C to +105°C, T $\rm _J$  < 125°C, unless otherwise noted.



<sup>1</sup> Guaranteed by design and characterization; not production tested.

#### <span id="page-10-0"></span>**TIMING CHARACTERISTICS**

 $AV_{DD1} = V_{DPC+} = 15 V$ ; dc-to-dc converter disabled;  $AV_{DD2} = 5 V$ ;  $AV_{SS} = -15 V$ ;  $V_{LOGIC} = 1.71 V$  to 5.5 V;  $AGND = DGND = REFGND =$ PGND1 = 0 V; REFIN = 2.5 V external; voltage output: R<sub>L</sub> = 1 kΩ, C<sub>L</sub> = 220 pF; current output: R<sub>L</sub> = 300 Ω; all specifications at T<sub>A</sub> = −40°C to +105°C, T $\frac{1}{2}$  < 125°C, unless otherwise noted.



<sup>1</sup> Guaranteed by design and characterization. Not production tested.

<sup>2</sup> All input signals are specified with t<sub>R</sub> = t<sub>F</sub> = 5 ns (10% to 90% of V<sub>LOGIC</sub>) and timed from a voltage level of 1.2 V. t<sub>R</sub> is rise time. t<sub>F</sub> is fall time.

3 See [Figure 2 t](#page-11-0)o [Figure 5.](#page-12-0) 

#### **Timing Diagrams**

<span id="page-11-0"></span>

Figure 3. Readback Timing Diagram

## Data Sheet **ADFS5758**



<span id="page-12-0"></span>**1IF ANY EXTRA SCLK FALLING EDGES ARE RECEIVED AFTER THE 24TH (OR 32ND, IF CRC IS ENABLED) SCLK, BEFORE SYNC RETURNS HIGH, SDO CLOCKS OUT 0.** Figure 4. Autostatus Readback



Figure 5. Load Circuit for SDO Timing Diagram

### <span id="page-13-0"></span>ABSOLUTE MAXIMUM RATINGS

 $T_A = 25$ °C, unless otherwise noted. Transient currents of up to ±200 mA do not cause silicon controlled rectifier (SCR) latch-up.

#### **Table 4.**



<sup>1</sup> Power dissipated on chip must be derated to keep the junction temperature

below 125°C. <sup>2</sup> As per ANSI/ESDA/JEDEC JS-001, all pins.

<sup>3</sup> As per ANSI/ESDA/JEDEC JS-002, all pins.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### <span id="page-13-1"></span>**THERMAL RESISTANCE**

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Close attention to PCB thermal design is required.  $\theta_{JA}$  is the junction to ambient thermal resistance, and  $\theta$ <sub>IC</sub> is the junction to case thermal resistance.

#### **Table 5. Thermal Resistance**



<sup>1</sup> Test Condition 1: thermal impedance simulated values are based on a JEDEC 2S2P thermal test board with thermal vias. See JEDEC JESD51.

#### <span id="page-13-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## <span id="page-14-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 6. Pin Configuration

#### **Table 6. Pin Function Descriptions**





### <span id="page-16-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS **CURRENT OUTPUT**

<span id="page-16-1"></span>









Figure 9. Total Unadjusted Error vs. DAC Code







Figure 11. INL Error vs. Temperature, External  $R_{\text{SET}}$ 





Figure 13. Total Unadjusted Error vs. Temperature, Internal RsET



Figure 14. Total Unadjusted Error vs. Temperature, External RsET



Figure 15. Offset Error vs. Temperature



Figure 16. Full-Scale Error vs. Temperature







Figure 18. Gain Error vs. Temperature

### Data Sheet **ADFS5758**



Figure 19. Total Unadjusted Error vs.  $AV_{DD1}/AV_{SS}$  Supply, Internal R<sub>SET</sub>



Figure 20. Total Unadjusted Error vs. AV<sub>DD1</sub>/ AV<sub>SS</sub> Supply, External R<sub>SET</sub>



Figure 21. DNL Error vs.  $AV_{DD1}/|AV_{SS}|$  Supply, Internal  $R_{SET}$ 



Figure 22. DNL Error vs. AV<sub>DD1</sub>/|AV<sub>SS</sub>| Supply, External R<sub>SET</sub>





Figure 24. INL Error vs.  $AV_{DD1}/|AV_{SS}|$  Supply, External  $R_{SET}$ 



Figure 25. Output Current vs. Time on Power-Up



Figure 26. Output Current vs. Time on Output Enable





Figure 28. Output Current and V<sub>DPC+</sub> Settling Time, 300 Ω Load







Figure 30. Output Current and  $V_{DPC+}$  Settling Time vs. Temperature

## Data Sheet **ADFS5758**



Figure 31. Output Current Ripple vs. Time with DC-to-DC Converter



<span id="page-21-0"></span>

Figure 38. Total Unadjusted Error vs. Temperature

### Data Sheet **ADFS5758**





















Figure 50. Digital-to-Analog Glitch Major Code Transition

### Data Sheet **ADFS5758**

#### **20**  $T_A = 25^\circ C$ **AVDD1 = VDPC+ = +15V AVSS = –15V 0V TO 10V RANGE OUTPUT UNLOADED 15** OUTPUT VOLTAGE (µV) **OUTPUT VOLTAGE (μV) 10 5 0 –5 –10**  $-15\frac{1}{0}$ 21790-228 **0 1 2 3 4 5 6 7 8 9 10 TIME (Seconds)**





![](_page_24_Figure_4.jpeg)

![](_page_24_Figure_5.jpeg)

![](_page_24_Figure_6.jpeg)

![](_page_24_Figure_7.jpeg)

Figure 54. Vout vs. Time on Power-Up

![](_page_24_Figure_9.jpeg)

![](_page_24_Figure_10.jpeg)

#### <span id="page-25-0"></span>**DC-TO-DC BLOCK**

![](_page_25_Figure_3.jpeg)

![](_page_25_Figure_4.jpeg)

Figure 58. Combined DC-to-DC Efficiency vs. Temperature

![](_page_25_Figure_6.jpeg)

Figure 59. Output Efficiency vs. Current

![](_page_25_Figure_8.jpeg)

Figure 62. Power Dissipation vs. Temperature

<span id="page-26-0"></span>![](_page_26_Figure_2.jpeg)

![](_page_26_Figure_3.jpeg)

![](_page_26_Figure_4.jpeg)

![](_page_26_Figure_5.jpeg)

Figure 64. Peak-to-Peak Noise (0.1 Hz to 10 Hz Bandwidth)

![](_page_26_Figure_9.jpeg)

![](_page_26_Figure_10.jpeg)

![](_page_26_Figure_11.jpeg)

![](_page_26_Figure_12.jpeg)

**<sup>150</sup>**  $AV_{DD1} = +15V$ <br> $AV_{SS} = -15V$ **AVSS = –15V TA = 25°C 100** OUTPUT VOLTAGE (µV) **OUTPUT VOLTAGE (μV) 500 0 –500 –100 –150** 21790-053 **0 2 4 6 8 10 12 14 16 18 20 TIME (ms)**

Figure 65. Peak-to-Peak Noise (100 kHz Bandwidth)

## added a control of the cont

#### <span id="page-27-0"></span>**GENERAL**

![](_page_27_Figure_3.jpeg)

![](_page_27_Figure_4.jpeg)

![](_page_27_Figure_5.jpeg)

![](_page_27_Figure_6.jpeg)

![](_page_27_Figure_7.jpeg)

Figure 72. Internal Oscillator Frequency vs. Temperature

![](_page_27_Figure_9.jpeg)

![](_page_27_Figure_10.jpeg)

### <span id="page-28-0"></span>TERMINOLOGY

#### **Total Unadjusted Error (TUE)**

TUE is a measure of the output error taking all the various errors into account, namely INL error, offset error, gain error, and output drift over supplies, temperature, and time. TUE is expressed in % FSR.

#### **Relative Accuracy or Integral Nonlinearity (INL)**

For the DAC, relative accuracy, or INL, is a measure of the maximum deviation, in LSBs or % FSR, from the best fit line passing through the DAC transfer function.

#### **Differential Nonlinearity (DNL)**

DNL is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of ±1 LSB maximum ensures monotonicity.

#### **Monotonicity**

A DAC is monotonic if the output either increases or remains constant for increasing digital input code. The ADFS5758 is monotonic over its full operating temperature range.

#### **Zero-Scale/Negative Full-Scale Error**

Zero-scale/negative full-scale error is the error in the DAC output voltage when 0x0000 (straight binary coding) is loaded to the DAC output register.

#### **Zero-Scale Temperature Coefficient (TC)**

Zero-scale TC is a measure of the change in zero-scale error with a change in temperature. Zero-scale error TC is expressed in ppm FSR/°C.

#### **Bipolar Zero Error**

Bipolar zero error is the deviation of the analog output from the ideal half-scale output of 0 V when the DAC output register is loaded with 0x8000 (straight binary coding).

#### **Bipolar Zero Temperature Coefficient (TC)**

Bipolar zero TC is a measure of the change in the bipolar zero error with a change in temperature. It is expressed in ppm FSR/°C.

#### **Offset Error**

Offset error is the deviation of the analog output from the ideal and is measured using ¼ scale and ¾ scale digital code measurements. It is expressed in % FSR.

#### **Offset Error (TC)**

Offset error TC is a measure of the change in the offset error with a change in temperature. It is expressed in ppm FSR/°C.

#### **Gain Error**

Gain error is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from the ideal expressed in % FSR.

#### **Gain Error Temperature Coefficient (TC)**

Gain error TC is a measure of the change in gain error with changes in temperature. Gain error TC is expressed in ppm FSR/°C.

#### **Full-Scale Error**

Full-scale error is a measure of the output error when full-scale code is loaded to the DAC output register. Ideally, the output is full-scale − 1 LSB. Full-scale error is expressed in % FSR.

#### **Headroom**

Headroom is the difference between the voltage required at the output (programmed voltage in voltage output mode and programmed current  $\times$  R<sub>LOAD</sub> in current output mode) and the voltage supplied by the positive supply rail,  $V_{DPC+}$ . Headroom is relevant when the output is positive with respect to ground.

#### **Footroom**

Footroom is the difference between the voltage required at the output (programmed voltage in voltage output mode and programmed current  $\times$  R<sub>LOAD</sub> in current output mode) and the voltage supplied by the negative supply rail, AVss. Footroom is relevant when the output is negative with respect to ground.

#### **VOUT/−VSENSE Common-Mode Rejection Ratio (CMRR)**

V<sub>OUT</sub>/-V<sub>SENSE</sub> CMRR is the error in V<sub>OUT</sub> voltage due to changes in -V<sub>SENSE</sub> voltage.

#### **Current Loop Compliance Voltage**

The maximum voltage at the VI<sub>OUT</sub> pin for which the output current is equal to the programmed value.

#### **Voltage Reference Thermal Hysteresis**

Voltage reference thermal hysteresis is the difference in output voltage measured at 25°C compared to the output voltage measured at 25°C after cycling the temperature from 25°C to −40°C to +105°C and then back to 25°C.

#### **Voltage Reference TC**

Voltage reference TC is a measure of the change in the reference output voltage with a change in temperature. The reference TC is calculated using the box method, which defines the TC as the maximum change in the reference output over a given temperature range expressed in ppm/°C, as follows:

$$
TC = \left(\frac{V_{REF\_MAX} - V_{REF\_MIN}}{V_{REF\_NON} \times TempRange}\right) \times 10^6
$$

where:

 $V<sub>REF\_MAX</sub>$  is the maximum reference output measured over the total temperature range.

 $V_{REF~MIN}$  is the minimum reference output measured over the total temperature range.

 $V_{REF\_NOM}$  is the nominal reference output voltage, 2.5 V. TempRange is the specified temperature range, -40°C to  $+105$ °C.

#### **Line Regulation**

Line regulation is the change in reference output voltage due to a specified change in power supply voltage. It is expressed in ppm/V.

#### **Load Regulation**

Load regulation is the change in reference output voltage due to a specified change in reference load current. It is expressed in ppm/mA.

#### **Dynamic Power Control (DPC)**

In this mode, the ADFS5758 circuitry senses the output voltage and dynamically regulates the supply voltage,  $V_{DPC+}$ , to meet compliance requirements plus an optimized headroom voltage for the output buffer.

#### **Programmable Power Control (PPC)**

In this mode, the  $V_{\text{DPC}+}$  voltage is user programmable to a fixed level that must accommodate the maximum output load required.

#### **Output Voltage Settling Time**

Output voltage settling time is the amount of time it takes for the output to settle to a specified level for a full-scale input change. This specification depends on the manner in which the DPC feature is configured (enabled, disabled, or PPC mode enabled) and on the characteristics of the external dc-to-dc inductor and capacitor components used.

#### **Slew Rate**

The slew rate of a device is a limitation in the rate of change of the output voltage. The output slewing speed of a voltage output DAC is usually limited by the slew rate of the amplifier used at its output. Slew rate is measured from 10% to 90% of the output signal and is expressed in  $V/\mu s$ .

#### **Power-On Glitch Energy**

Power-on glitch energy is the impulse injected into the analog output when the ADFS5758 is powered on. It is specified as the area of the glitch in nV-sec.

#### **Digital-to-Analog Glitch Energy**

Digital-to-analog glitch energy is the energy of the impulse injected into the analog output when the input code in the DAC output register changes state. It is normally specified as the area of the glitch in nV-sec. Worst case is usually when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000).

#### **Glitch Impulse Peak Amplitude**

Glitch impulse peak amplitude is the peak amplitude of the impulse injected into the analog output when the input code in the DAC output register changes state. It is specified as the amplitude of the glitch in millivolts and worst case is usually when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000).

#### **Digital Feedthrough**

Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC but is measured when the DAC output is not updated (LDAC pin is held high). It is specified in nV-sec and measured with a full-scale code change on the data bus.

#### **Power Supply Rejection Ratio (PSRR)**

PSRR indicates how the output of the DAC is affected by changes in the power supply voltage.

### <span id="page-30-0"></span>THEORY OF OPERATION

The ADFS5758 is a single-channel, precision voltage and current output DAC, designed to meet the requirements of industrial factory automation and process control applications. The ADFS5758 provides a high precision, fully integrated, singlechip solution for generating a unipolar/bipolar current or voltage output. Package power dissipation is minimized by incorporating on-chip DPC, which is achieved by regulating the supply voltage ( $V_{\text{DPC+}}$ ) to the VI<sub>OUT</sub> output driver from 4.95 V to 27 V using a buck dc-to-dc converter, optimized for minimum on-chip power dissipation. The ADFS5758 consists of a two-die solution with the dc-to-dc converter circuitry and the VIOUT line protector located on the dc-to-dc die, and the remaining circuitry on the main die. Interdie communication is performed over an internal 3-wire interface.

### <span id="page-30-1"></span>**FUNCTIONAL SAFETY OPERATION**

The ADFS5758 is a DAC that features integrated monitoring function and diagnostics. The ADFS5758 meets all relevant requirements of IEC 61508 and is approved by TÜV Rheinland. The ADFS5758 meets SIL 2 for a nonredundant configuration in terms of the hardware fault metrics (PFH, SFF) and systematic capability of SC3 in terms of avoidance of systematic errors according to IEC 61508. The ADFS5758 features an integrated independent ADC for enhanced diagnostic measurements. The safety function defined for the ADFS5758 takes a digital input code and produces an output unipolar current to within ±2.5% of the full-scale range, proportional to the digital input code. For example, 2.5% of a 4 mA to 20 mA range is 400  $\mu$ A. Therefore, the output current is within  $\pm 400$   $\mu$ A of the programmed output. If the safety function is compromised (a fault is detected in the system), the safe state for the ADFS5758 is open circuit/high impedance. The diagnostic coverage (DC) of the ADFS5758 for an assumed use case is >90%. A detailed description of the configuration, operation, SFF calculations, FIT data, and other required metrics for the ADFS5758 in a functionally safe application can be found in the ADFS5758 Safety Manual (available by request). Die and pin FME(D)As have also been completed and are available (in addition to the Safety Manual) on request from Analog Devices, Inc.

### <span id="page-30-2"></span>**DAC ARCHITECTURE**

The DAC core architecture of the ADFS5758 consists of a voltage mode R-2R ladder network. The voltage output of the DAC core is converted to either a current or voltage output at the VI<sub>OUT</sub> pin. Only one mode can be enabled at any one time. Both the voltage and current output stages are supplied by the VDPC+ power rail (internally generated from AVDD1) and the AV<sub>SS</sub> rail.

#### <span id="page-30-3"></span>**Current Output Mode**

If current output mode is enabled, the voltage output from the DAC is converted to a current (see [Figure 74\)](#page-30-4), which is then mirrored to the supply rail so that the application only sees a current source output.

The current ranges available are 0 mA to 20 mA, 0 mA to 24 mA, 4 mA to 20 mA, ±20 mA, ±24 mA and −1 mA to +22 mA. An internal or external 13.7 k $\Omega$  R<sub>SET</sub> resistor can be used for the voltage to current conversion.

![](_page_30_Figure_11.jpeg)

Figure 74. Voltage-to-Current Conversion Circuitry

#### <span id="page-30-4"></span>**Voltage Output Mode**

If voltage output mode is enabled, the voltage output from the DAC is buffered and scaled to output a software-selectable unipolar or bipolar voltage range (se[e Figure 75\)](#page-30-5).

The voltage ranges available are  $0 \,$ V to  $5 \,$ V,  $\pm$ 5 V,  $0 \,$ V to  $10 \,$ V, and ±10 V. A 20% overrange feature is also available (via the DAC\_CONFIG register) as well as the facility to negatively offset the unipolar voltage ranges via the GP\_CONFIG1 register (see the [General-Purpose Configuration 1 Register](#page-59-0) section).

![](_page_30_Figure_16.jpeg)

Figure 75. Voltage Output

#### <span id="page-30-5"></span>**Reference**

The ADFS5758 can operate with either an external or internal reference. The reference input requires a 2.5 V reference for specified performance. This input voltage is then internally buffered before it is applied to the DAC.

The ADFS5758 contains an integrated buffered 2.5 V voltage reference that is externally available for use elsewhere within the system. The internal reference drives the integrated 12-bit ADC. REFOUT must be connected to REFIN to use the internal reference to drive the DAC.

### <span id="page-31-0"></span>**SERIAL INTERFACE**

The ADFS5758 is controlled over a versatile 4-wire serial interface that operates at clock rates of up to 50 MHz and is compatible with SPI, QSPI, MICROWIRE, and DSP standards. Data coding is always straight binary.

#### **Input Shift Register**

With SPI CRC enabled (default state), the input shift register is 32 bits wide. Data is loaded into the device MSB first as a 32-bit word under the control of a serial clock input, SCLK. Data is clocked in on the falling edge of SCLK. If CRC is disabled, the serial interface is reduced to 24 bits. A 32-bit frame is still accepted, but the last eight bits are ignored. See th[e Register](#page-49-0) [Map s](#page-49-0)ection for full details on the registers that can be addressed via the SPI interface.

### **Table 7. Writing to a Register (CRC Enabled)**

![](_page_31_Picture_492.jpeg)

#### **Transfer Function**

[Table 8](#page-31-3) shows the input code to ideal output voltage relationship for the ADFS5758 for straight binary data coding of the ±5 V output range.

#### <span id="page-31-3"></span>**Table 8. Ideal Output Voltage to Input Code Relationship**

![](_page_31_Picture_493.jpeg)

#### <span id="page-31-1"></span>**POWER-ON STATE OF THE ADFS5758**

On initial power-on or a device reset, the voltage and current output channel is disabled. The switch connecting VI<sub>OUT</sub> via a 30 kΩ pull-down resistor to AGND is open. This switch can be configured in the DCDC\_CONFIG2 register. V<sub>DPC+</sub> is internally driven to 4.8 V on power-on until the dc-to-dc converter is enabled.

After device power-on, or a device reset, a calibration memory refresh command is required (see th[e Echo Mode](#page-52-0) section). It is recommended to wait 500 µs minimum after writing this command, before writing further instructions to the device to allow time for internal calibrations to take place (see [Figure 93\)](#page-54-0).

#### **Power-On Reset**

![](_page_31_Figure_16.jpeg)

Figure 76. Power-On Reset Block Diagram

<span id="page-31-4"></span>The ADFS5758 incorporates a power-on reset circuit that ensures the ADFS5758 is held in reset while the power supplies are at a level insufficient to allow reliable operation. The power-on reset circuit (see [Figure 76\)](#page-31-4) monitors the  $AV<sub>DD2</sub>$  generated VLDO and INT\_AVCC voltages, the RESET pin, and the SPI reset signal. The power-on reset circuit keeps the ADFS5758 in reset until the voltages on the VLDO, and INT\_AVCC nodes are sufficient for reliable operation. If the power-on circuit receives a signal from the RESET pin or if a software reset is written to the ADFS5758 via the SPI interface, the ADFS5758 is reset. Do not write SPI commands to the device within 100 μs of a reset event.

#### <span id="page-31-2"></span>**POWER SUPPLY CONSIDERATIONS**

The ADFS5758 has four supply rails: AV<sub>DD1</sub>, AV<sub>DD2</sub>, AVss, and VLOGIC. See th[e Specifications](#page-3-0) section for the voltage range of the four supply rails and the associated conditions.

#### **AVDD1 Considerations**

AV<sub>DD1</sub> is the supply rail for the dc-to-dc converter and can range from 7 V to 33 V. Although the maximum value of AV<sub>DD1</sub> is 33 V and the minimum value of AVss is −33 V, the maximum operating range of  $|AV_{DD1}$  to  $AV_{SS}|$  is 60 V.  $V_{DPC+}$  is derived from AV<sub>DD1</sub>, and its value depends on the mode of operation of the dc-to-dc converter.

The dc-to-dc converter requires a sufficient level of margin to be maintained between AV<sub>DD1</sub> and V<sub>DPC+</sub> to ensure the dc-to-dc circuitry operates correctly. This margin is 5% of the maximum V<sub>DPC+</sub> voltage for a given mode of operation.

![](_page_31_Picture_494.jpeg)

![](_page_31_Picture_495.jpeg)

See the Power [Dissipation Control](#page-33-1) section for further details on the dc-to-dc converter modes of operation.

### Data Sheet **[ADFS5758](http://www.analog.com/ADFS5758?doc=ADFS5758.pdf)**

#### **Calculating Supply Voltage**

Assuming DPC current mode, use the following equations to calculate the voltage and current values:

 $V_{DPC+}$  Maximum =  $I_{OUT}$  Maximum Voltage +  $I_{OUT}$  Headroom = 22.5 V

#### where:

 $I_{OUT}$  Maximum = 20 mA ( $R_{LOAD}$  = 1 k $\Omega$ ). Iour Maximum Voltage is Iour Maximum  $\times$  R<sub>LOAD</sub> = 20 V.  $I_{OUT}$  Headroom = 2.5 V.

 $|V_{\text{DPC+}}$  to AV<sub>DD1</sub> headroom can be calculated as 5% of 22.5 V = 1.125 V. Therefore,  $AV_{DD1}$  minimum = 22.5 V + 1.125 V = 23.625 V. Assuming a worst case  $AV<sub>DD1</sub>$  supply rail tolerance of  $\pm 10$ %, this example requires an AV<sub>DD1</sub> supply rail of approximately 26.25 V.

#### <span id="page-32-0"></span>**AVSS Considerations**

AV<sub>SS</sub> is the negative supply rail and has a range of  $-33$  V to 0 V. As in the case of AV<sub>DD1</sub>, AV<sub>SS</sub> must obey the maximum operating range of  $|AV_{DD1}$  to  $AV_{SS}|$  of 60 V. For bipolar current output ranges, the maximum AVss can be calculated as  $(I_{\text{OUT\_MAX}} \times I_{\text{OUT\_MAX}})$ RLOAD) + IOUT footroom. For unipolar current output ranges,  $AV_{SS}$  can be tied to AGND (that is, 0 V). For unipolar voltage output ranges, the maximum  $AV_{SS}$  is  $-2V$  to enable sufficient footroom for the internal voltage output circuitry. To avoid power supply sequencing issues, a Schottky diode must be placed between AVss and GND (the GND supply must always be available).

#### **AVDD2 Considerations**

AV<sub>DD2</sub> is the positive low voltage supply rail and has a range of 5 V to 33 V. If only one positive power rail is available, AVDD2 can be tied to AV<sub>DD1</sub>. However, to optimize for reduced power dissipation, supply AV<sub>DD2</sub> with a separate lower voltage supply.

#### **VLOGIC Considerations**

VLOGIC is the digital supply for the device and can range from 1.71 V to 5.5 V. The 3.3 V  $V_{LDO}$  output voltage can be used to drive VLOGIC.

<span id="page-33-1"></span><span id="page-33-0"></span>The ADFS5758 contains integrated buck dc-to-dc converter circuitry that controls the power supply to the output buffers, allowing reductions in power consumption from standard designs when using the device in both current and voltage output modes. AV<sub>DD1</sub> is the supply rail for the dc-to-dc converter and can range from 7 V to 33 V.  $V_{DPC+}$  is derived from this rail and its value depends on the mode of operation of the dc-to-dc converter as well as the output load, including DPC voltage mode, DPC current mode, and PPC current mode.

[Figure 77](#page-33-3) shows the discrete components needed for the dc-todc circuitry and the following sections describe component selection and operation of this circuitry.

![](_page_33_Figure_4.jpeg)

<span id="page-33-3"></span><span id="page-33-2"></span>**Table 10. Recommended DC-to-DC Components** 

![](_page_33_Picture_482.jpeg)

#### **DC-to-DC Converter Operation**

The dc-to-dc converter uses a fixed 500 kHz frequency, peak current mode control scheme to step down the AV<sub>DD1</sub> input to produce V<sub>DPC+</sub> to supply the driver circuitry of the voltage/current output channel. The dc-to-dc converter incorporates a low-side synchronous switch and, therefore, does not require an external Schottky diode. The dc-to-dc converter is designed to operate predominantly in discontinuous conduction mode (DCM), where the inductor current goes to zero for an appreciable percentage of the switching cycle. To avoid generating lower frequency harmonics on the V<sub>DPC+</sub> regulated output voltage rail, the dc-to-dc converter does not skip any cycles. Therefore, the dc-to-dc converter must transfer a minimum amount of energy to its load (that is, the current or voltage output stage and its respective load) to operate at a fixed frequency. Thus, for light loads (for example, low RLOAD or low IOUT), the VDPC+ voltage can rise beyond the target value and go out of regulation. This is not a fault condition and does not represent the worst case power dissipation condition in an application.

Note that the dc-to-dc converter requires a sufficient level of margin to be maintained between  $AV_{DD1}$  and  $V_{DPC+}$  to ensure the dc-to-dc circuitry operates correctly. This margin value is 5% of V<sub>DPC+</sub> maximum.

#### **DPC Voltage Mode**

In DPC voltage mode, with the voltage output enabled or disabled, the converter regulates the  $V_{\text{DPC+}}$  supply to 15 V above the −V<sub>SENSE</sub> voltage. This mode allows the full output voltage range to be efficiently applied across remote loads, with corresponding remote grounds at up to  $\pm 10$  V potential relative to the local ground supply (AGND) for the ADFS5758.

#### **DPC Current Mode**

In standard current input module designs, the combined line and load resistance values can range from typically 50  $\Omega$  to 750 Ω. Output module systems must provide enough voltage to meet the compliance voltage requirement across the full range of load resistor values. For example, in a 4 mA to 20 mA loop, when driving 20 mA into a 750  $\Omega$  load, a compliance voltage of  $>15$  V is required. When driving 20 mA into a 50  $\Omega$  load, the required compliance is reduced to >1 V.

In DPC current mode, the ADFS5758 dc-to-dc circuitry senses the output voltage and regulates the  $V_{DPC+}$  supply voltage to meet compliance requirements plus an optimized headroom voltage for the output buffer.  $V_{DPC+}$  is dynamically regulated to 4.95 V or ( $I_{\text{OUT}} \times R_{\text{LOAD}}$  + headroom), whichever is greater. This regulation excludes the light load condition whereby the V<sub>DPC+</sub> voltage can rise beyond the target value, which does not represent the worst case power dissipation condition in an application. The ADFS5758 is capable of driving up to 24 mA through a 1 kΩ load, for a given input supply  $(24 V + \text{headroom})$ .

At low output power levels, the regulated headroom increases above 2.3 V because the dc-to-dc circuitry uses a minimum on time ADFS5758 cycle. This behaviour is expected and does not impact any worse case power dissipation.

### **PPC Current Mode**

The dc-to-dc converter can also operate in programmable power control mode, where the V<sub>DPC+</sub> voltage is user programmable to a given level to accommodate the maximum output load required. This mode represents a trade-off between the optimized power efficiency of the DPC current mode and the settling time of a system with a fixed supply (dc-to-dc disabled). In PPC current mode,  $V_{DPC+}$  is regulated to a user-programmable level between 5 V and 25.677 V with respect to −V<sub>SENSE</sub> (in steps of 0.667 V). This mode is useful if settling time is an important requirement of the design. See th[e DC-to-DC Converter Settling Time s](#page-34-1)ection. Care is needed in selecting the programmed level of V<sub>DPC+</sub> if the load is nonlinear in nature.  $V_{DPC+}$  must be set high enough to obey the output compliance voltage specification. If the load is unknown, the  $+V$ SENSE input to the ADC can be used to monitor the VI<sub>OUT</sub> pin in current mode to determine the user-programmable value at which to set  $V_{\text{DPC}+}$ .

#### <span id="page-34-1"></span>**DC-to-DC Converter Settling Time**

When in DPC current mode, the settling time is dominated by the settling time of the dc-to-dc converter and is typically 200  $\mu$ s without the digital slew rate control feature enabled. To reduce initial VI<sub>OUT</sub> waveform overshoot without adding a capacitor on VIOUT and thereby affecting HART operation, enable the digital slew rate control feature using the DAC\_CONFIG register (see [Table 34\)](#page-57-0).

[Table 11](#page-34-2) shows the typical settling time for each of the dc-to-dc converter modes. All values shown assume the use of the components recommended by Analog Devices listed i[n Table](#page-33-2) 10. The achievable settling time in any given application is dependent on the choice of external inductor and capacitor components used, as well as the current-limit setting of the dc-to-dc converter.

<span id="page-34-2"></span>![](_page_34_Picture_453.jpeg)

![](_page_34_Picture_454.jpeg)

#### **DC-to-DC Converter Inductor Selection**

For typical 4 mA to 20 mA applications, a 47 μH inductor (per [Table 10\)](#page-33-2), combined with the switching frequency of 500 kHz, allows up to 24 mA to be driven into a load resistance of up to 1 k $\Omega$ with an  $AV_{DD1}$  supply of greater than 24 V + headroom. It is important to ensure that the peak current does not cause the inductor to saturate, especially at the maximum ambient temperature. If the inductor enters saturation mode, it results in a decrease in efficiency. Larger size inductors translate to lower core losses. The slew rate control feature of the ADFS5758 can be used to limit peak currents during slewing. Program an appropriate current limit (via the DCDC\_CONFIG2 register) to shut off the internal switch if the inductor current reaches that limit.

#### **DC-to-DC Converter Input and Output Capacitor Selection**

The output capacitor, C<sub>DCDC</sub>, affects the ripple voltage of the dcto-dc converter and limits the maximum slew rate at which the output current can rise. The ripple voltage is directly related to the output capacitance. The C<sub>DCDC</sub> capacitor recommended by Analog Devices (se[e Table](#page-33-2) 10), combined with the recommended 47 µH inductor, results in a 500 kHz ripple with amplitude less than 50 mV and guarantees stability and operation with HART capability across all operating modes.

For high voltage capacitors, the size of the capacitor is often a good indication of its charge storage ability. It is important to characterize the dc bias voltage vs. capacitance curve for this capacitor. Any capacitance values specified are with reference to a dc bias corresponding to the maximum  $V_{DPC+}$  voltage in the application. As well as the voltage rating, the temperature range of the capacitor must also be considered for a given application. These considerations are key in selection of the components described i[n Table 10.](#page-33-2)

The input capacitor, C<sub>IN</sub>, provides much of the dynamic current required for the dc-to-dc converter, and a low effective series resistance (ESR) component is recommended. For the ADFS5758, a low ESR tantalum or ceramic capacitor of 4.7 μF (1206 size) in parallel with a 0.1 μF (0402 size) capacitor is recommended. Ceramic capacitors must be chosen carefully because they can exhibit a large sensitivity to dc bias voltages and temperature. X5R or X7R dielectrics are preferred because these capacitors remain stable over wider operating voltage and temperature ranges. Care must be taken if selecting a tantalum capacitor to ensure a low ESR value.

#### **CLKOUT**

The ADFS5758 provides a CLKOUT signal to the system for synchronization purposes. This signal is programmable to eight frequency options between 416 kHz and 588 kHz, with the default option being 500 kHz—the same switching frequency of the dcto-dc converter. This feature is configured in the GP\_CONFIG1 register and is disabled by default.

#### <span id="page-34-0"></span>**INTERDIE 3-WIRE INTERFACE**

A 3-wire interface is used to communicate between the two die in the ADFS5758. The 3-wire interface master is located on the main die, and the 3-wire interface slave is on the dc-to-dc die. The three interface signals are data, DCLK (running at MCLK/8), and interrupt.

The main purpose of the 3-wire interface is to read from or write to the DCDC\_CONFIG1 and DCDC\_CONFIG2 registers. Addressing these registers via the SPI interface initiates an internal 3-wire interface transfer from the main die to the dcto-dc die. The 3-wire interface master on the main die initiates writes and reads to the registers on the dc-to-dc die using DCLK as the serial clock. The slave uses an interrupt signal to indicate a read of the internal status register of the dc-to-dc die is required.

For every 3-wire interface write, an automatic read and compare process can be enabled (default case) to ensure that the contents of the copy of the DCDC\_CONFIGx registers on the main die match the contents of the registers on the dc-to-dc die. This comparison is performed to ensure the integrity of the digital circuitry on the dc-to-dc die. With this feature enabled, a 3-wire interface transfer takes approximately 300 µs. When disabled, this transfer time reduces to 30 µs.

The BUSY\_3WI flag in the DCDC\_CONFIG2 register is asserted during the 3-wire interface transaction. The BUSY\_3WI flag is also set when the user updates the DAC range (via the DAC\_ CONFIG register, Bits[4:0]) due to the internal calibration memory refresh caused by this action, which requires a 3-wire interface transfer between the two die. A write to either of the DCDC\_CONFIGx registers must not be initiated while BUSY\_3WI is asserted. If a write occurs, the new write is delayed until the current 3-wire interface (3WI) transfer completes.

### **3-Wire Interface Diagnostics**

Any faults on the dc-to-dc die triggers an interrupt to the main die. An automatic status read of the dc-to-dc die is performed. After the read transaction, the main die has a copy of the dc-todc die status bits (VIOUT\_OV\_ERR, DCDC\_P\_SC\_ERR and DCDC\_P\_PWR\_ERR). These values are available in the ANALOG\_DIAG\_RESULTS register and via the OR'ed analog diagnostic results bits in the status register. These bits also trigger the FAULT pin.

In response to the interrupt request, the main die (master) performs a 3-wire interface read operation to read the status of the dc-to-dc die. The interrupt is only asserted again by a subsequent dc-to-dc die fault flag, upon which the 3-wire interface initiates another status read transaction. If an interrupt signal is detected six times in a row, the interrupt detection mechanism is disabled until a 3-wire interface write transaction completes. This disabling prevents the 3-wire interface from being blocked because of the constant dc-to-dc die status read when the interrupt is toggling. The INTR\_SAT\_3WI flag in the DCDC\_CONFIG2 register indicates when this event occurs, and a write to either DCDC\_CONFIGx register resets this bit to 0.

During a 3-wire read or write operation, the address and data bits in the transaction produce parity bits. These parity bits are checked on the receive side and if they do not match on both die, the ERR\_3WI bit in the DIGITAL\_DIAG\_RESULTS register is set. If the read and compare process is enabled and a parity error occurs, the BKGND\_CRC\_ERR bit in the DIGITAL\_DIAG\_ RESULTS register is also set.

The FAULT\_INJECT\_3WI bits (in the GP\_CONFIG2 register) can be used to check that the 3-wire interface diagnostics are functioning correctly.

### <span id="page-35-0"></span>**VOLTAGE OUTPUT**

### **Voltage Output Amplifier and VSENSE Functionality**

The voltage output amplifier is capable of generating both unipolar and bipolar output voltages, and is also capable of driving a load of 1 kΩ in parallel with 2  $\mu$ F (with an external compensation capacitor) to AGND. [Figure 78](#page-35-3) shows the voltage output driving a load,  $R_{LOAD}$ , on top of a common-mode voltage ( $V_{CM}$ ) of  $\pm 10$  V. An integrated 2 M $\Omega$  resistor ensures the amplifier loop is kept closed, thus preventing potential large destructive voltages on  $VI<sub>OUT</sub>$  due to the broken amplifier loop in applications where a cable can possibly become disconnected from  $+V_{\text{SENSE}}$ . If remote sensing of the load is not required, connect  $+V_{\text{SENSE}}$ directly to VI<sub>OUT</sub> and connect -V<sub>SENSE</sub> directly to AGND. Make both connections using 1 k $\Omega$  resistors.

![](_page_35_Figure_10.jpeg)

Figure 78. Voltage Output

#### <span id="page-35-3"></span>**Driving Large Capacitive Loads**

The voltage output amplifier is capable of driving capacitive loads of up to 2 µF with the addition of a 220 pF nonpolarized compensation capacitor. This capacitor, while allowing the ADFS5758 to drive higher capacitive loads and reduce overshoot, increases the settling time of the device and, therefore, affects the bandwidth of the system. Without the compensation capacitor, capacitive loads up to 10 nF can be driven.

#### **Voltage Output Short-Circuit Protection**

Under normal operation, the voltage output sinks/sources up to 12 mA and maintains specified operation. The short-circuit current is typically 15 mA. If a short circuit is detected, the FAULT pin goes low and the VOUT\_SC\_ERR bit in the ANALOG\_DIAG\_RESULTS register is set.

### <span id="page-35-1"></span>**FAULT PROTECTION**

The ADFS5758 incorporates a line protector on the  $VI<sub>OUT</sub>$  pin, +V<sub>SENSE</sub> pin, and −V<sub>SENSE</sub> pin. The line protector operates by clamping the voltage internal to the line protector to the V<sub>DPC+</sub> and AV<sub>ss</sub> rails, thereby protecting internal circuitry from external voltage faults. If a voltage outside of these limits is detected on the VI<sub>OUT</sub> pin, an error flag (VIOUT\_OV\_ERR) is also set and is located in the ANALOG\_DIAG\_RESULTS register.

### <span id="page-35-2"></span>**CURRENT OUTPUT External Current Setting Resistor**

As shown in [Figure 74,](#page-30-4) R<sub>SET</sub> is an internal sense resistor that forms part of the voltage to current conversion circuitry. The stability of the output current value over temperature is dependent on the stability of the value of RSET. As a method of improving the stability of the output current over temperature, an external 13.7 kΩ low drift resistor can be connected between the  $R_A$  and  $R_B$  pins of the ADFS5758, to be used instead of the internal resistor.

[Table 1](#page-3-1) shows the performance specifications of the ADFS5758 with both the internal  $\rm R_{\rm SET}$  resistor and an external, 13.7 kΩ R<sub>SET</sub> resistor. The external R<sub>SET</sub> resistor specification assumes an ideal resistor. The actual performance depends on the absolute value and temperature coefficient of the resistor used. The resistor specifications, therefore, directly affect the gain error of the output and the TUE.
# Data Sheet **[ADFS5758](http://www.analog.com/ADFS5758?doc=ADFS5758.pdf)**

To arrive at the absolute worst case overall TUE of the output with a particular external R<sub>SET</sub> resistor, add the percentage absolute error of the R<sub>SET</sub> resistor directly to the TUE of the ADFS5758 with the external R<sub>SET</sub> resistor, shown in Table 1 (expressed in % FSR). The temperature coefficient also must be considered, as well as the specifications of the external reference, if this is the option being used in the system.

The magnitude of the error derived from simply summing the absolute error and TC error of both the external RsET resistor and the external reference with the TUE specification of the ADFS5758 is unlikely to occur because the temperature coefficients of the individual components are not likely to exhibit the same drift polarity, and, therefore, an element of cancelation occurs. For this reason, add the temperature coefficients in a root of squares fashion. A further improvement can be gained by performing a two-point calibration at zero scale and full scale, thus reducing the absolute errors of the voltage reference and the RSET resistor.

### **Current Output Open-Circuit Detection**

When in current output mode, if the headroom available falls below the compliance range due to an open-loop circuit or an insufficient power supply voltage, the IOUT\_OC\_ERR flag in the ANALOG\_DIAG\_RESULTS register is asserted, and the FAULT pin goes low.

# **HART CONNECTIVITY**

The ADFS5758 has a C<sub>HART</sub> pin, onto which a HART signal can be coupled. The HART signal appears on the current output if the HART\_EN bit in the GP\_CONFIG1 register is enabled and the VI<sub>OUT</sub> output is also enabled.

[Figure 79](#page-36-0) shows the recommended circuit for attenuating and coupling the HART signal to the ADFS5758. To achieve 1 mA p-p at the VIOUT pin, a signal of approximately 125 mV p-p is required at the CHART pin. Note that the HART signal appearing at the VIOUT pin is inverted relative to the signal input at the CHART pin.



Figure 79. Coupling the HART Signal

<span id="page-36-0"></span>As well as their use in attenuating the incoming HART modem signal, a minimum capacitance of the combination of C1 and C2 is required to ensure that the bandwidth presented to the modem output signal passes the 1.2 kHz and 2.2 kHz frequencies. Assuming a HART signal of 500 mV p-p, the recommended values are  $C1 = 47$  nF and  $C2 = 150$  nF. Digitally controlling the slew rate of the output is necessary to meet the analog rate of change requirements for HART.

If the HART feature is not required, disable the HART\_EN bit and leave the C<sub>HART</sub> pin open circuit. However, if it is required to slow the DAC output signal with a capacitor, the HART\_EN bit must be enabled and the required CSLEW capacitor connected to the CHART pin.

# **DIGITAL SLEW RATE CONTROL**

The slew rate control feature of the ADFS5758 allows the user to control the rate at which the output value changes. This feature is available in both current and voltage mode. With the slew rate control feature disabled, the output value changes at a rate limited by the output drive circuitry and the attached load. To reduce the slew rate, enable the slew rate control feature. With this feature enabled, the output steps digitally from one value to the next at a rate defined by two parameters accessible via the DAC\_CONFIG register. The parameters are SR\_CLOCK and SR\_STEP. SR\_CLOCK defines the rate at which the digital slew is updated. For example, if the selected update rate is 8 kHz, the output updates every 125 µs. In conjunction with SR\_CLOCK, SR\_STEP defines by how much the output value changes at each update. Together, both parameters define the rate of change of the output value.

The following equation describes the slew rate as a function of the step size, the update clock frequency, and the LSB size:

$$
Slew Time = \frac{Output Change}{Step Size \times New Rate Frequency \times LSB Size}
$$

where:

Slew Time is expressed in seconds.

Output Change is expressed in amps for current output mode or volts for voltage output mode.

Step Size is the LSB step size (for example, LSB = 20 mA range $/2^{16}$ ).

Slew Rate Frequency is SR\_CLOCK.

LSB Size is SR\_STEP.

When the slew rate control feature is enabled, all output changes occur at the programmed slew rate. For example, if the WDT times out and an automatic clear occurs, the output slews to the clear value at the programmed slew rate (setting the CLEAR\_NOW\_EN bit in the GP\_CONFIG1 register overrides this default behavior to cause the output to update to the clear code immediately rather than at the programmed slew rate).

The slew rate frequency for any given value is the same for all output ranges. The step size, however, varies across output ranges for a given value of step size because the LSB size is different for each output range.

# **ADFS5758 ADDRESS PINS**

The ADFS5758 address pins (AD0 and AD1) are used in conjunction with the ADFS5758 address bits within the SPI frame (se[e Table 12\)](#page-37-0) to determine which ADFS5758 device is being addressed by the system controller. Using the two address pins, up to four devices can be independently addressed on one board.

# **SPI INTERFACE AND DIAGNOSTICS**

The ADFS5758 is controlled over a 4-wire serial interface with an 8-bit cyclic redundancy check (CRC-8) enabled by default. The input shift register is 32 bits wide and data is loaded into the device MSB first under the control of a serial clock input, SCLK. Data is clocked in on the falling edge of SCLK. If CRC is disabled, the serial interface is reduced to 24 bits. A 32-bit frame is still accepted but the last eight bits are ignored.

# <span id="page-37-0"></span>**Table 12. Writing to a Register (CRC Enabled)**



As shown i[n Table](#page-37-0) 12, every SPI frame contains two ADFS5758 address bits. These bits must match the hardware ADFS5758 address pins (AD0 and AD1) for a particular device to accept the SPI frame on the bus.

# **SPI Cyclic Redundancy Check**

To verify that data has been received correctly in noisy environments, the ADFS5758 offers the option of a CRC based on an 8-bit cyclic redundancy check (CRC-8). The device controlling the ADFS5758 generates an 8-bit frame check sequence using the following polynomial:

 $C(x) = x^8 + x^2 + x^1 + 1$ 

This sequence is added to the end of the data-word, and 32 bits are sent to the ADFS5758 before taking SYNC high.

If the SPI\_CRC\_EN bit is set high (default state), the user must supply a frame of exactly 32 bits wide that contains the 24 data bits and 8-bit CRC. If the CRC check is valid, the data is written to the selected register. If the CRC check fails, the FAULT pin goes low and the FAULT pin status and the digital diagnostic status bit (DIG\_DIAG\_STATUS) in the status register are set. A subsequent readback of the DIGITAL\_DIAG\_RESULTS register reveals that the SPI\_CRC\_ERR bit is also set. This register is a per bit, write to clear register (see the [Sticky Diagnostic](#page-42-0) Results Bits section). Therefore, the SPI\_CRC\_ERR bit can be cleared by writing a 1 to Bit D0 of the DIGITAL\_DIAG\_RESULTS register. Doing so clears the SPI\_CRC\_ERROR bit and causes the FAULT pin to return high (assuming that there are no other active faults). When configuring the FAULT\_PIN\_CONFIG register, the user can decide whether the SPI CRC error affects the FAULT pin. See the FAULT Pin Configuration Register section for further details. The SPI CRC feature can be used for both the transmission and receipt of data packets.



# **SPI Interface Slip Bit**

A further enhancement to the robustness of the interface is the addition of the slip bit. The MSB of the SPI frame must equal the inverse of MSB − 1 for the frame to be considered valid. If an incorrect slip bit is detected, the data is ignored and the SLIPBIT\_ERR bit in the DIGITAL\_DIAG\_RESULTS register is asserted.

# **SPI Interface SCLK Count Feature**

An SCLK count feature is also built into the SPI diagnostics, meaning that only SPI frames with exactly 32 SCLK falling edges (24 or 32 if SPI CRC is enabled) are accepted by the interface as a valid write. SPI frames of lengths other than these are ignored and the SCLK\_COUNT\_ERR flag asserts in the DIGITAL\_DIAG\_RESULTS register.

### **Readback Modes**

The ADFS5758 offers four readback modes, as follows:

- Two-stage readback mode
- Autostatus readback mode
- Shared SYNC autostatus readback mode
- Echo mode

The two stage readback consists of a write to a dedicated register, TWO\_STAGE\_READBACK\_SELECT, to select the register location to be read back. This write is followed by a no operation (NOP) command, during which the contents of the selected register are available on SDO.

# **Table 13. SDO Contents for Read Operation**



 $Bits[D31:D30] = 0b10$  are used for synchronization purposes during readback.

If autostatus readback mode is selected, the contents of the status register is available on the SDO line during every SPI transaction. This ability allows the user to continuously monitor the status register and act quickly in the case of a fault. The ADFS5758 powers up with this feature disabled. When this feature is enabled, the normal two-stage readback feature is not available. Only the status register is available on SDO. To read back any other register, disable the automatic readback feature first before following the two-stage readback sequence. The automatic status readback can be reenabled after the register is read back.

The shared SYNC autostatus readback is a special version of the autostatus readback mode used to avoid SDO bus contention when multiple devices are sharing the same  $\overline{\text{SYNC}}$  line.

Echo mode behaves similarly to autostatus readback mode, except that every second readback consists of an echo of the previous command written to the ADFS5758 (se[e Figure 81\)](#page-38-0). See the [Reading from Registers](#page-50-0) section for further details on the readback modes.





# <span id="page-38-0"></span>**WINDOWED WATCHDOG TIMER (WDT)**

This watchdog timer feature is useful to ensure that communication has not been lost between the system controller and the ADFS5758 and that the SPI datapath lines are functioning as expected.

When enabled, the WDT alerts the system if the ADFS5758 does not receive a specific SPI frame in the user-programmable timeout period. A valid watchdog kick is a specific SPI frame received within the pass window of the WDT. When the specific SPI frame is received, the watchdog resets the timer controlling the timeout alert. The SPI frame used to reset the WDT is configurable as one of three choices:

- A valid SPI write to any register.
- A specific key code write to the key register (default).
- Two specific consecutive key code writes to the key register.

<span id="page-38-1"></span>As shown i[n Figure 82,](#page-38-1) the watchdog timer uses a center threshold and a window width, where the width is a fraction of the center threshold. For example, if the center threshold is set to 100 ms and the window width set to 1/2, the valid region is 100 ms ± 25 ms. A WDT kick before 75 ms or after 125 ms is

registered as a fault. The windowing feature of the WDT can be disabled by setting the window width to 1/1. In this scenario, the user must simply kick the WDT any time before the center threshold, eliminating the possibility of an early reset and thus simplifying the operation of the WDT. For highest safety, the window feature requires that the user write the correct key (or two keys, if enabled) within the timeout window. If the signal arrives before or after this timing window, the watchdog times out and a dedicated WDT\_STATUS bit in the status register alerts the user that the WDT has timed out. The DIGITAL\_DIAG\_ RESULTS register can be read to clarify whether the WDT timeout was due to a late or early kick. Note that, when a WDT timeout occurs, all writes to the DAC\_INPUT register as well as hardware or software LDAC events are ignored until the active WDT fault flag within the DIGITAL\_DIAG\_RESULTS register is cleared. Once this flag has been cleared the WDT can be restarted by performing a subsequent WDT kick command.

On power-up, the WDT is disabled by default. The default settings of the center threshold and window width are 1 sec and 1/1, respectively. The default method to kick the WDT is to write one specific key and, upon timeout, the default action is to set the relevant flag bits and the FAULT pin. See [Table 41](#page-63-0) for specific register bit details to support the configurability of the WDT operation.

# **USER DIGITAL OFFSET AND GAIN CONTROL**

The ADFS5758 has a USER\_GAIN and a USER\_OFFSET register that allow trimming of the gain and offset errors from the entire signal chain. The 16-bit USER\_GAIN register allows the user to adjust the gain of the DAC channel in steps of 1 LSB. The USER\_GAIN register coding is straight binary, as shown in [Table 14.](#page-38-2) The default code in the USER\_GAIN register is 0xFFFF, which results in no gain factor applied to the programmed output. In theory, the gain can be tuned across the full range of the output. In practice, the maximum recommended gain trim is approximately 50% of the programmed range to maintain accuracy.

#### <span id="page-38-2"></span>**Table 14. Gain Register Adjustment**





# [ADFS5758](http://www.analog.com/ADFS5758?doc=ADFS5758.pdf) Data Sheet

The 16-bit USER\_OFFSET register allows the user to adjust the offset of the DAC channel by −32,768 LSBs to +32,768 LSBs in steps of 1 LSB. The USER\_OFFSET register coding is straight binary as shown i[n Table 15.](#page-39-0) The default code in the USER\_ OFFSET register is 0x8000, which results in zero offset programmed to the output.

#### <span id="page-39-0"></span>**Table 15. Offset Register Adjustment**



The value (in decimal) that is written to the internal DAC register can be calculated by

$$
DAC\_Code = D \times \frac{(M+1)}{2^{16}} + C - 2^{15}
$$
 (1)

where:

D is the code loaded to the DAC\_INPUT register.

M is the code in the USER\_GAIN register (default code =  $2^{16} - 1$ ). C is the code in the USER\_OFFSET register (default code =  $2^{15}$ ).

Data from the DAC\_INPUT register is processed by a digital multiplier and adder, controlled by the contents of the user gain and USER\_OFFSET registers, respectively. The calibrated DAC data is then loaded to the DAC, dependent on the state of the LDAC pin.

Each time data is written to the USER\_GAIN or USER\_ OFFSET register, the DAC output is not automatically updated. Instead, the next write to the DAC\_INPUT register uses these user gain and user offset values to perform a new calibration and automatically updates the channel. The read only DAC\_OUTPUT register represents the value currently available at the DAC output except in the case of user gain and user offset calibration. In this case, the DAC\_OUTPUT register represents the DAC data input by the user, on which the calibration was performed and not the result of the calibration.

Both the USER\_GAIN register and the USER\_OFFSET register have 16 bits of resolution. The correct method to calibrate the gain and offset is to first calibrate the gain and then calibrate the offset.

# **DAC OUTPUT UPDATE AND DATA INTEGRITY DIAGNOSTICS**

[Figure 83](#page-40-0) shows a simplified version of the DAC input loading circuitry. If used, the USER\_GAIN and USER\_OFFSET registers must be updated before writing to the DAC\_INPUT register.

The DAC\_OUTPUT register (and ultimately the DAC output) updates in any of the following cases:

- If a write is performed to the DAC\_INPUT register with the hardware  $\overline{\text{LDAC}}$  pin tied low, the DAC\_OUTPUT register is updated on the rising edge of SYNC (subject to the timing specifications in [Table 2](#page-9-0).
- If the hardware  $\overline{\rm LDAC}$  pin is high and a write to the DAC\_INPUT register occurs, the DAC\_OUTPUT register does not update until a software LDAC instruction is issued or the hardware  $\overline{\text{LDAC}}$  pin is pulsed low.
- If a WDT timeout occurs with the CLEAR\_ON\_WDT\_FAIL bit set, the CLEAR\_CODE register contents are loaded to the DAC\_OUTPUT register.
- If the slew rate control feature is enabled, the DAC\_OUTPUT register contains the dynamic value of the DAC as it slews between values.

Note that, while a WDT fault is active, all writes to the DAC\_ INPUT register as well as hardware or software LDAC events are ignored. If the CLEAR\_ON\_WDT\_FAIL bit was set, such that the output was set to the clear code, when the WDT fault flag is cleared, the DAC\_INPUT register must be written to before an update to the DAC\_OUTPUT register occurs, that is, performing a software or hardware LDAC only reloads the DAC with the clear code. As described in th[e Echo Mode s](#page-52-0)ection, after configuring the DAC range (via the DAC\_CONFIG register), a write to the DAC\_INPUT register must occur, even if the contents of the DAC\_INPUT register are not changing from their current value.

Note also that the GP\_CONFIG2 register contains a bit to enable a global software LDAC mode, whereby the ADFS5758 address bits of the SW\_LDAC command are ignored, thus enabling multiple ADFS5758 devices to be simultaneously updated using a single SW\_LDAC command. This is a useful feature if the hardware LDAC pin is not being used in a system containing multiple ADFS5758 devices.



Figure 83. Simplified Serial Interface of Input Loading Circuitry

#### <span id="page-40-0"></span>**DAC Data Integrity Diagnostics**

To protect against transient changes to the internal digital circuitry, the digital block stores both the digital DAC value and an inverted copy of the digital DAC value. A check is completed to ensure that the two values correspond to each other before the DAC is strobed to update to the DAC code. This feature is enabled by default (INVERSE\_DAC\_CHECK\_ EN bit in the DIGITAL\_DIAG\_CONFIG register).

Another optional diagnostic feature is the internal dual calibration feature. This feature is enabled by setting the DUAL\_CAL\_EN bit in the DIGITAL\_DIAG\_CONFIG register. When enabled, the internal calibration on the 16-bit user DAC code is completed twice. The DAC is only updated when both results match. If a fail is registered, no DAC write occurs and the DUAL\_CAL\_ ERR flag is set.

Outside of the digital block, the DAC code is stored in latches (as shown i[n Figure 84\)](#page-40-1). These latches are potentially vulnerable to the same transient events as those protected against within the digital block. To protect the DAC latches against such transients, the DAC latch monitor feature can be enabled via the DAC\_LATCH\_MON\_EN bit within the DIGITAL\_DIAG\_CONFIG register. This feature monitors the actual digital code driving the DAC and compares it with the digital code generated within the digital block. Any difference between the two codes causes the DAC\_LATCH\_MON\_ERR flag to be set in the DIGITAL\_DIAG\_RESULTS register.

<span id="page-40-1"></span>

Figure 84. DAC Data Integrity

# <span id="page-40-3"></span>**LOCKABLE USER CONFIGURATION SPACE**

The ADFS5758 user configuration resisters listed i[n Table 16](#page-40-2) have the feature of being lockable as read only. This means that if locked, any writes to these registers are ignored and flagged in the DIGITAL\_DIAG\_RESULTS register via the CFG\_LOCK\_ CHECK\_ERR bit (if enabled) and via the FAULT pin.

Note that the VLDO external capacitor detection feature must not be enabled prior to locking the configuration register space because this is a self clearing bit and causes the CFG\_LOCK\_ CHECK\_ERR bit to flag if the corresponding value changes subsequent to locking the configuration register space.

The user must write Data 0x4765 to the key register to lock the registers. To unlock the registers, two unlock keys must be written to the key register. The first key is Data 0x896D, and the second key is Data 0x57AB. The unlock keys must be written to the key register in that order.

The CFG\_LOCK\_CHECK\_EN bit in the DIGITAL\_DIAG\_ CONFIG register must be set to enable flagging of an attempt to write to a locked register via the CFG\_LOCK\_CHECK\_ERR bit in the DIGITAL\_DIAG\_RESULTS register. If the CFG\_LOCK\_ CHECK\_EN bit is not set, the user has no indication that a write was attempted to the locked registers.

<span id="page-40-2"></span>



21790-028

# **USE OF KEY CODES**

The use of key codes (via the key register) allows direct access to functions while keeping the user configuration register space locked as read only. This functionality is contained within one register and allows multiple commands (see the [Key Register](#page-59-0) section for full details).

- Initiate calibration memory refresh
- Lock and unlock the user configuration register space.
- Initiate a software reset.
- Initiate a single ADC conversion.
- Watchdog timer reset keys.
- Recalculation of the background CRC diagnostic feature.

As well as enabling device access while the user configuration register space is locked, using specific keys for initiating actions such as a calibration memory refresh or a device reset provides extra system robustness because it reduces the probability of either of these tasks being initiated in error.

# **SOFTWARE RESET**

A software reset requires two consecutive writes of 0x15FA and 0xAF51 to the key register. A device reset can be initiated via the hardware RESET pin, the software reset keys, or automatically after a WDT timeout (if configured to do so). The RESET\_ OCCURRED bit in the DIGITAL\_DIAG\_RESULTS register is set whenever the device is reset. This bit defaults to 1 on powerup. Both of the diagnostic results registers implement a write 1 to clear feature. That is, a 1 must be written to this bit to clear it (see th[e Sticky Diagnostic](#page-42-0) Results Bits section).

# **CALIBRATION MEMORY CRC**

For every calibration memory refresh cycle (which is initiated via a key code write to the key register or automatically initiated when the range bits, Bits[3:0] of the DAC\_CONFIG register, are changed), an automatic CRC is calculated on the contents of the calibration memory shadow registers. The result of this CRC is compared with the factory stored reference CRC value. If the CRC values match, the read of the entire calibration memory is considered valid. If they do not match, the CAL\_ MEM\_CRC\_ERR bit in the DIGITAL\_DIAG\_RESULTS register is set to 1. This feature is enabled by default and can be disabled via the CAL\_MEM\_CRC\_EN bit in the DIGITAL\_DIAG\_CONFIG register.

While this calibration memory refresh cycle is active, two-stage readback commands are permitted, but a write to any register (other than the TWO\_STAGE\_READBACK\_SELECT register or the NOP register) causes the INVALID\_SPI\_ACCESS\_ERR bit in the DIGITAL\_DIAG\_RESULTS register to set. As described in th[e Echo Mode](#page-52-0) section, a wait period of 500 µs is recommended after a calibration memory refresh cycle is initiated.

# **BACKGROUND CRC CHECK**

After the device powers up, it is possible for the user to initiate a background CRC calculation of the combined calibration memory and register configuration space. Note that such a background CRC calculation is enabled only when the configuration space is locked. Any attempt to initiate a CRC calculation when the configuration space is unlocked is ignored. When the configuration space is locked (see the [Lockable User Configuration](#page-40-3)  [Space](#page-40-3) section), a CRC is automatically calculated in the background and stored as the ideal CRC value that all subsequent background CRC calculations are compared to. The background CRC calculation takes approximately 6 µs to complete.

A CRC check is configured by setting the relevant bits in the DIGITAL\_DIAG\_CONFIG register. There are three approaches to enable such a CRC check, as follows:

- Initiate a CRC recalculation upon issuing a specific key (default).
- Enable an autocheck of the CRC to be performed on completion of any valid SPI frame.
- Enable continuous monitor mode to continually recalculate the CRC in the background when enabled.

# **INTERNAL OSCILLATOR DIAGNOSTICS**

An internal frequency monitor uses the internal oscillator(MCLK) to increment a 16-bit counter at a rate of 1 kHz (MCLK/10,000). The value of the counter is available to be read in the FREQ\_ MONITOR register. The user can poll this register periodically and use it both as a diagnostic tool for the internal oscillator (to monitor that the oscillator is running), and to measure the frequency. This feature is enabled by default via the FREQ\_ MON\_EN bit in the DIGITAL\_DIAG\_CONFIG register.

In the event that the internal MCLK oscillator stops, the ADFS5758 sends a specific code of 0x07DEAD to the SDO line for every SPI frame. This feature is enabled by default and can be disabled by clearing the OSC\_STOP\_DETECT\_EN bit in the GP\_CONFIG1 register. Note that this feature is limited to the maximum readback timing specifications as outlined in [Table 3](#page-10-0).

# **VLDO EXTERNAL CAPACITOR DETECTION**

The GP\_CONFIG2 register contains the VLDO\_CAP DETECT\_EN bit that enables a diagnostic check to detect the presence of an external capacitor of 0.1  $\mu$ F or larger on the VLDO pin (for example, the output of the internal  $3.3 \text{ V}$  V<sub>LDO</sub>). This check is a one-shot test that temporarily sets the VLDO output to a target voltage of 2.7 V. The time it takes to reach the target voltage determines the presence, or not, of an external capacitor. If there is no capacitor present, the VLDO\_CAP\_ERR bit is triggered in the ANALOG\_DIAG\_RESULTS register. It is recommended that no other instruction be written to the ADFS5758 for the duration of this test (approximately 100 µs). The VLDO\_CAP\_ DETECT\_EN bit remains high for the duration of the test and returns to 0 after the test completes and the VLDO node returns to the nominal value of 3.3 V.

# <span id="page-42-0"></span>**STICKY DIAGNOSTIC RESULTS BITS**

The ADFS5758 contains two diagnostic results registers: digital and analog (see [Table 46](#page-68-0) an[d Table 47,](#page-69-0) respectively). The diagnostic result bits contained within these registers are sticky (R/W-1-C), that is, each bit needs a 1 to be written to it to clear it. A more appropriate word here is update rather than clear because if the fault is still present, even after writing a 1 to the bit in question, it does not clear to 0. Upon writing Logic 1 to the bit, it updates to its latest value, which is Logic 1 if the fault is still present, and Logic 0 if the fault is no longer present.

There are two exceptions to this R/W-1-C access within the DIGITAL\_DIAG\_RESULTS register: CAL\_MEMORY\_ UNREFRESHED and SLEW\_BUSY. These flags automatically clear when the calibration memory refresh or output slew respectively, is complete.

The status register contains a DIG\_DIAG\_STATUS and ANA\_DIAG\_STATUS bit, which is the result of a logical OR of the diagnostic results bits contained in each of the diagnostic results registers. All analog diagnostic flag bits are included in the logical OR of the ANA\_DIAG\_STATUS bit and all digital diagnostic flag bits, with the exception of the SLEW\_BUSY bit, are included in the logical OR of the DIG\_DIAG\_STATUS bit. The OR'ed bits within the status register are read-only and not sticky (R/W-1-C).

# **BACKGROUND SUPPLY AND TEMPERATURE MONITORING**

Excessive die temperature and overvoltage are known to be related to common cause failures, and can be monitored in a continuous fashion using comparators, eliminating the requirement to poll the ADC.

Both die have a built-in temperature sensor with an accuracy of typically  $\pm 5^{\circ}$ C. The die temperature is monitored by a comparator. The background temperature comparators are permanently enabled. Programmable trip points corresponding to 142°C, 127°C, 112°C, and 97°C can be configured in the GP\_CONFIG1 register. If the temperature of either die exceeds the programmed limit, the relevant status bit in the

ANALOG\_DIAG\_RESULTS register is set and the FAULT pin is asserted low. The ADFS5758 is designed and characterized to ensure that the ADFS5758 remains functional at the lowest overtemperature indicator trip point.

The low voltage supplies on the ADFS5758 are monitored via low power static comparators. This function is disabled by default and can be enabled via the COMPARATOR\_CONFIG bits in the GP\_CONFIG2 register. Note that the INT\_EN bit in the DAC\_CONFIG register must be set for the REFIN buffer to be powered up and this node available to the REFIN comparator. The monitored nodes are REFIN, REFOUT, VLDO, and an internal  $AV_{CC}$  voltage node (INT\_AVCC). There is a status bits in the ANALOG\_DIAG\_RESULTS register corresponding to each monitored node. If any of the supplies exceed their upper or lower threshold values [\(Table 17\)](#page-42-1), the corresponding status bit is set. Note that in the case of a REFOUT fault, the REFOUT\_ERR status bit is set. In this case, the INT\_AVCC, VLDO and temperature comparator status bits may also become set because REFOUT is used as the comparison voltage for these nodes. As per all other status bits in the ANALOG\_ DIAG\_RESULTS register, these bits are sticky and need a 1 to be written to them to clear them; assuming, of course, the error condition has subsided. If the error condition is still present, the flag remains high even after a 1 has been written to clear it.

<span id="page-42-1"></span>



### **OUTPUT FAULT**

The ADFS5758 is equipped with a  $\overline{\text{FAULT}}$  pin. This pin is an active low, open-drain output allowing several ADFS5758 devices to be connected together to one pull-up resistor for global fault detection. This pin is high impedance when no faults are detected and is asserted low when certain faults are detected, for example, an open circuit in current mode, a short circuit in voltage mode, a CRC error, or an overtemperature error. [Table 18](#page-43-0) shows the fault conditions that automatically force the FAULT pin active and highlights the user maskable fault bits available via the FAULT\_PIN\_CONFIG register (see [Table 44\)](#page-66-0). Note that all registers contain a corresponding FAULT pin status bit (FAULT\_PIN\_STATUS) that mirrors the inverted current state of the FAULT pin. For example, if the FAULT pin is active, then the FAULT\_PIN\_STATUS bit is 1.

# <span id="page-43-0"></span>**Table 18. FAULT Pin Trigger Sources**



<sup>1</sup> N/A means not applicable.

2 Although the SCLK count error cannot be masked in the FAULT\_PIN\_CONFIG register, it can be excluded from the FAULT pin by enabling the SPI\_DIAG\_ QUIET\_EN bit (Bit 3 in the GP\_CONFIG1 register).

The DIG\_DIAG\_STATUS, ANA\_DIAG\_STATUS, and WDT\_ STATUS bits of the status register are used in conjunction with the FAULT pin and the FAULT\_PIN\_STATUS bit to inform the user which one of the fault conditions caused the FAULT pin or FAULT\_PIN\_STATUS bit to be activated.

# <span id="page-43-2"></span>**ADC MONITORING**

The ADFS5758 incorporates a 12-bit ADC to provide diagnostic information on user-selectable inputs such as supplies, grounds, internal die temperatures, references, and external signals (via the ADC1 pin). A full list of the selectable inputs are available in [Table 19.](#page-44-0) The reference used for the ADC is derived from REFOUT. This provides a means of having independence from the DAC reference (REFIN) if necessary. The ADC\_CONFIG register configures the mode of operation of the ADC (user initiated individual conversions or sequence mode) as well as selection of the multiplexed ADC input channel via the ADC\_IP\_SELECT bits (se[e Table 43\)](#page-65-0).

# **ADC Transfer Function Equations**

The ADC has an input range of 0 V to 2.5 V and can be used to digitize a variety of different nodes. The set of inputs to the ADC encompasses both unipolar and bipolar ranges, varying from high to low voltage values. Therefore, to be able to digitize them, the voltage ranges outside of the 0 V to 2.5 V ADC input range must be divided down. The ADC transfer function equation is dependent on the selected ADC input node (see [Table 19](#page-44-0) for a summary of all transfer function equations).

# **ADC1 Pin Input**

[Figure 85](#page-43-1) shows the ADC1 pin can be used to monitor the  $\rm I_{\rm OUT}$ return current from the output load. If a 20  $\Omega$  external sense resistor is used, an I<sub>OUT</sub> programmed current of 24 mA becomes 480 mV across RSENSE.



Figure 85.  $I<sub>OUT</sub>$  Monitoring via ADC1 Pin

### <span id="page-43-1"></span>**Summary of ADC Input Nodes**

[Table 19](#page-44-0) is a summary of all possible nodes that can be digitized by the ADC and the corresponding transfer function equations.

### **Recommended RSENSE**

Analog Devices recommends a low drift, high accuracy resistor. The RSENSE performance depends on the absolute value and temperature coefficient of the resistor used. The resistor specifications, therefore, directly affect the overall ADC error budget.

<span id="page-44-0"></span>**Table 19. ADC Input Node Summary**



<sup>1</sup> D refers to ADC data.



Figure 86. Diagnostic ADC Input Nodes

# **ADC Accuracy Calculations**

The ADC accuracy is dependent on the input node being converted.

If the ADC1 pin is used to monitor the  $I<sub>OUT</sub>$  return current (see [Figure 85\)](#page-43-1), the overall ADC conversion accuracy can be calculated by summing the following components:

- ADC accuracy for the ADC1 pin input node.
- Accuracy of external RSENSE resistor.
- TC of the external RSENSE resistor.

### **ADC Configuration**

The ADC is configured using the ADC\_CONFIG register via the SEQUENCE\_COMMAND (Bits[10:8]), the SEQUENCE DATA (Bits[7:5]), and the ADC\_IP\_SELECT[4:0] bits.

#### **Table 20. ADC Configuration Register**



The ADC can be set up to monitor a single node of interest or configured to sequence through up to eight nodes of interest. The sequential conversions can be initiated automatically after each valid SPI frame is received by the device (automatic sequence mode), or in a more controlled manner via a specific key code written to the key register (key sequence mode). When a conversion is complete, the ADC result is available in the status register and, if in sequence mode, the sequencer address is

advanced. If autostatus readback mode is used in conjunction with either sequence mode, the last completed ADC conversion data is available on SDO during each SPI frame written to the device.

The sequencer has a maximum channel depth of 8. Each of the channels in the sequencer must be configured with the select bits of the required ADC input for that sequencer channel, and the number of configured channels must equal the depth. If any active sequencer channel location is not configured correctly, it stores the previous value loaded to that channel, defaulting initially to the ADC input option of 0b00000 for all sequencer channels. Note that, if a node from the dc-to-dc die is required to be part of the ADC sequencer, preconfigure this node using the DCDC\_ADC\_CONTROL\_DIAG bits in the DCDC\_ CONFIG2 register before configuring the ADC sequencer to avoid any 3WI related delays between ADC conversions. If multiple nodes from the dc-to-dc die are required within the sequence, key sequencing mode must be used rather than automatic sequencing mode, because the DCDC\_ADC\_ CONTROL\_DIAG bits must be updated between ADC conversions to configure the next required dc-to-dc die node required by the sequence.

The four modes of operation are key sequencing, automatic sequencing, single immediate conversion, and single-key conversion. The sequencing modes are mutually exclusive. If enabled, the key sequencing mode disables the automatic sequencing mode and vice versa.

# **Key Sequencing (Command 010)**

Writing Command 010 enables key sequencing mode. Sequencing starts with a write to the key register with Key Code 0x1ADC, starting on Channel 0 and continuing to Channel  $N - 1$ , where N is the depth, with each 0x1ADC command. This mode enables user control of the switching of channels during sequencing because the switch occurs only for each specific key code command, rather than for each valid SPI frame, as in the case of automatic sequencing mode. When the sequence is completed, it starts again with Channel 0 until disabled. Command 000 and Command 001 must be used to configure all the required channels before Command 0b010 is issued to enable key sequencing mode (see [Figure 87\)](#page-47-0). If the sequencing is disabled and later reenabled, the sequencer is reset to recommence converting on the first channel in the sequence.

### **Automatic Sequencing (Command 011)**

Sequencing starts on the next valid SPI frame, starting with Channel 0 and continuing to Channel  $N - 1$ , where N is the depth, on each valid SPI frame. When the sequence is complete, it starts again with Channel 0 until disabled. As with the key sequencing mode, Command 000 and Command 001 must be used to configure all the required channels before Command 011 is issued to enable automatic sequencing mode (see [Figure 87\)](#page-47-0). If the sequencing is disabled and later reenabled, the sequencer is reset to recommence converting on the first channel in the sequence. When reenabled, the channels do not need to be reconfigured, unless the desired list of nodes changes.

# **Single Immediate Conversion (Command 100)**

This mode initiates a single conversion on the node currently selected in the ADC input select bits of the ADC\_CONFIG register. Selecting this command stops any active automatic sequence, meaning that it must be reenabled if required. The sequencer does not need to be reconfigured because the configuration of sequencer depth and channels is stored.

# **Single Key Conversion (Command 101)**

This mode is used to set up an individual ADC input node to be converted at some future time, initiated by writing the 0x1ADC key code to the key register. This mode is useful if the user configuration space is locked and an ADC conversion is required without unlocking the user configuration space.

# **Sequencing Mode Setup**

A list of the relevant ADC sequencer commands is shown in [Table 21](#page-46-0). These commands are available in the ADC\_CONFIG register (see [Table 43](#page-65-0) for the ADC\_CONFIG register bits). The default depth (000) is equivalent to one diagnostic channel up to a binary depth value of 111, which is equivalent to eight channels.

Three steps are involved in setting up the sequencer:

- 1. Select the depth.
- 2. Load the channels into the sequencer N times for N channels.
- 3. Enable the sequencer.

An example of configuring the sequencer to monitor three ADC nodes is shown in [Figure 87.](#page-47-0)

#### <span id="page-46-0"></span>**Table 21. Command Bits**





Figure 87. Example Automatic Sequence Mode Setup for Three ADC Input Nodes

### <span id="page-47-0"></span>**ADC Conversion Timing**

[Figure 88](#page-48-0) shows an example where autostatus readback mode is enabled. The status register always contains the last completed ADC conversion result, together with the associated mux address, ADC\_IP\_SELECT.

This example is applicable irrespective of the ADC conversion mode in use (key sequencing, automatic sequencing, single immediate conversion, or single key conversion). During the first ADC conversion command shown, the contents of the status register are available on the SDO line. The ADC portion of this data contains the conversion result of the previously

converted ADC node (ADC Conversion Result 0), as well as the associated channel address. Assuming another SPI frame is not received while the ADC is busy converting due to Command 1, then the next data to appear on the SDO line contains the associated conversion result, ADC Conversion Result 1. If, however, an SPI frame is received while the ADC is busy, the status register contents available on SDO still contains the previous conversion result and indicates the ADC\_BUSY flag is high. Any new ADC conversion instructions received while the ADC\_BUSY bit is active are ignored. If using a sequencer mode, the sequencer address is updated after the conversion is complete.



<span id="page-48-0"></span>Figure 88. ADC Conversion Timing Example

# REGISTER MAP

The ADFS5758 is controlled and configured via on-chip registers described in the [Register Details](#page-55-0) section. The four possible access permissions are

- R/W: read/write
- R: read only
- R/W-1-C: read/write 1 to clear
- R0/W: read zero/write

Reading from and writing to reserved registers is flagged as an invalid SPI access (see [Table 46\)](#page-68-0). When accessing registers with reserved bit fields, the default value of those bit fields must be written. These values are listed under the Reset column o[f Table 28](#page-56-0)  t[o Table 54.](#page-71-0) 

# **WRITING TO REGISTERS**

When writing to any register, the format in [Table 22](#page-49-0) is used. By default, the SPI CRC is enabled and the input register is 32 bits wide, with the last eight bits corresponding to the CRC code. Only frames of exactly 32 bits wide are accepted as valid. If CRC is disabled, the input register is 24 bits wide. 32-bit frames are also accepted in this case with the final eight bits ignored[. Table 23](#page-49-1)  describes the function of Bit D23 to Bit D16. Bit D15 to Bit D0 depend on the register that is being addressed.

#### <span id="page-49-0"></span>**Table 22. Writing to a Register**



#### <span id="page-49-1"></span>**Table 23. Input Register Decode**



# <span id="page-50-0"></span>**READING FROM REGISTERS**

The ADFS5758 has four options for readback mode that can be configured in the TWO\_STAGE\_READBACK\_SELECT register (see [Table 45\)](#page-67-0):

- Two-stage readback
- Autostatus readback
- Shared SYNC autostatus readback
- Echo mode

# **Two-Stage Readback Mode**

Two-stage readback mode consists of a write to the TWO\_ STAGE\_READBACK\_SELECT register to select the register location to be read back, followed by a NOP command. To perform a NOP command, write all zeros to Bits[D15:D0] of the NOP register. During the NOP command, the contents of the selected register are available on SDO in the format shown in [Table 24](#page-50-1). It is also possible to write a new two-stage readback command during the second frame such that the corresponding new data is available on SDO in the subsequent frame (see [Figure 89\)](#page-50-2). Bits[D31:D30] (or Bits[D23:D22], if SPI CRC is not enabled) = 10 are used as part of the synchronization during readback. The contents of the first write instruction (to the TWO\_STAGE\_READBACK\_SELECT register) is shown in [Table 25.](#page-50-3) 

# <span id="page-50-1"></span>**Table 24. SDO Contents for Read Operation**



#### <span id="page-50-3"></span>**Table 25. Reading from a Register (Using Two-Stage Readback Mode)**





<span id="page-50-2"></span>Figure 89. Two-Stage Readback Example

# **Autostatus Readback Mode**

If autostatus readback mode is selected, the contents of the status register is available on the SDO line during every SPI transaction. When reading back the status register, the SDO contents differ from the format shown in [Table 24](#page-50-1). The

contents of the status register is shown in [Table 26](#page-51-0). The autostatus readback mode can be used in conjunction with the ADC sequencer to consecutively monitor up to eight different ADC inputs. See the [ADC Monitoring](#page-43-2) section for further details on the ADC sequencer.

# <span id="page-51-0"></span>**Table 26. SDO Contents for a Read Operation in the Status Register**



# **Shared/SYNC Autostatus Readback Mode**

The shared  $\overline{\text{SYNC}}$  autostatus readback is a special version of the autostatus readback mode used to avoid SDO bus contention when multiple ADFS5758 devices are sharing the same SYNC line (whereby ADFS5758 devices are distinguished from each other using the hardware address pins). After each valid write to a device, a flag is set. On the subsequent falling edge of SYNC, the flag is cleared. This mode behaves in a similar manner to the normal autostatus readback mode, except that

the device does not output the status register contents on SDO as SYNC goes low, unless the internal flag is set (that is, the previous SPI write was valid). See the example shown i[n Figure 91.](#page-52-1) 

#### <span id="page-52-0"></span>**Echo Mode**

Echo mode behaves in a similar manner to the autostatus readback mode, except that every second readback consists of an echo of the previous command written to the ADFS5758. This echo mode is useful to check which SPI instruction was received in the previous SPI frame.

<span id="page-52-1"></span>

# **PROGRAMMING SEQUENCE TO ENABLE THE OUTPUT CORRECTLY**

To correctly write to and set up the device from a power-on or reset condition, use the following sequence:

- 1. Perform a hardware or software reset and wait 100 µs.
- 2. Perform a calibration memory refresh by writing 0xFCBA to the key register. Wait a minimum of 500 µs before proceeding to Step 3 to allow time for the internal calibrations to complete. As an alternative to waiting 500 µs for the refresh cycle to complete, poll the CAL\_MEM\_ UNREFRESHED bit in the DIGITAL\_DIAG\_RESULTS register until it is 0.
- 3. Write 1 to Bit D13 in the DIGITAL\_DIAG\_RESULTS register to clear the RESET\_OCCURRED flag.
- 4. If CLKOUT is required, configure and enable this feature via the GP\_CONFIG1 register. It is important to configure this feature before enabling the dc-to-dc converter.
- 5. Write to the DCDC\_CONFIG2 register to set the dc-to-dc current limit. Wait 300 µs to allow the 3-wire interface communication to complete. As an alternative to waiting 300 µs for the 3-wire interface communication to complete, poll the BUSY\_3WI bit in the DCDC\_CONFIG2 register until it is 0.
- 6. Write to the DCDC\_CONFIG1 register to set up the dc-to-dc converter mode (thereby enabling the dc-to-dc converter). Wait 300 µs to allow the 3-wire interface communication to complete. As an alternative to waiting 300 µs to the 3-wire interface communication to complete, poll the BUSY\_3WI bit in the DCDC\_CONFIG2 register until it is 0.
- 7. Write to the DAC\_CONFIG register to set the INT\_EN bit (powers up the DAC and internal (INT) amplifiers without enabling the output) and configure the output range, internal/ external R<sub>SET</sub>, and slew rate. Keep the OUT\_EN bit disabled at this point. Wait 500 µs minimum before proceeding to Step 8 to allow time for the internal calibrations to complete. As an alternative to waiting 500 µs for the refresh cycle to complete, poll the CAL\_MEM\_ UNREFRESHED bit in the DIGITAL\_DIAG\_RESULTS register until it is 0.
- 8. Write zero-scale DAC code to the DAC\_INPUT register. If a bipolar range was selected in Step 7, a DAC code that

represents a 0 mA/0 V output must be written to the DAC\_INPUT register. It is important that this step be completed even if the contents of the DAC\_INPUT register are not changing.

- 9. If LDAC functionality is being used, perform either a software or hardware LDAC command.
- 10. Enable the background supply monitoring voltage comparators.
- 11. Rewrite the same word to the DAC\_CONFIG register as in Step 7 except, this time, with the OUT\_EN bit enabled. Allow 1.25 ms minimum between Step 6 and Step 11; this is the time from when the dc-to-dc is enabled to when the VI<sub>OUT</sub> output is enabled.
- 12. Write the required DAC code to the DAC\_INPUT register.
- 13. Write 0x4765 to the key register to lock the user configuration register space. This is an optional step.

An example configuration is shown in [Figure 93.](#page-54-0) Additional configuration and diagnostics including ADC configuration must be configured before Step 13.

# **Changing and Reprogramming the Range**

After the output is enabled, use the following recommended steps when changing the output range. If the user configuration register space is locked, it must first be unlocked by writing to the key register before Step 2 can be performed. It can be relocked, if required, after Step 4.

- 1. Write to the DAC\_INPUT register. Set the output to 0 mA or 0 V.
- 2. Write to the DAC\_CONFIG register. Disable the output (OUT\_EN = 0), and set the new output range. Keep the INT\_EN bit set. Wait 500 µs minimum before proceeding to Step 3 to allow time for internal calibrations to complete.
- 3. Write Code 0x0000 (in the case of bipolar ranges write Code 0x8000) to the DAC\_INPUT register. It is important that this step be completed even if the contents of the DAC\_INPUT register are not changing.
- 4. Reload the DAC\_CONFIG register word from Step 2 except, this time, set the OUT\_EN bit to 1 to enable the output.
- 5. Write the required DAC code to the DAC\_INPUT register.

# Data Sheet **[ADFS5758](http://www.analog.com/ADFS5758?doc=ADFS5758.pdf)**



<span id="page-54-0"></span>**NOTES 1. LDAC FUNCTIONALITY IS NOT BEING USED. DEFAULT DC-TO-DC CURRENT LIMIT IS BEING USED.**

Figure 93. Example Configuration to Enable the Output Correctly (CRC Disabled for Simplicity)

# <span id="page-55-0"></span>**REGISTER DETAILS**

#### <span id="page-55-1"></span>**Table 27. Register Summary**



1 Any read or write to this register flags the INVALID\_SPI\_ACCESS\_ERR bit in the digital diagnostics register.

# **NOP Register**

#### **Address: 0x00, Reset: 0x000000, Name: NOP**

Write 0x0000 to Bits[D15:D0] at this address to perform a no operation (NOP) command. Bits[15:0] of this register always read back as 0x0000.



#### <span id="page-56-0"></span>**Table 28. Bit Descriptions for NOP**

### **DAC Input Register**

#### **Address: 0x01, Reset: 0x010000, Name: DAC\_INPUT**

Bits[D15:D0] consists of the 16-bit data to be written to the DAC. If the LDAC pin is tied low (that is, active), the DAC\_INPUT register contents are written directly to the DAC\_OUTPUT register without any  $\overline{\text{LDAC}}$  functionality dependence. If the  $\overline{\text{LDAC}}$  pin is tied high, the contents of the DAC\_INPUT register are written to the DAC\_OUTPUT register when the LDAC pin is brought low or when the software LDAC command is written.

#### **Table 29. Bit Descriptions for DAC\_INPUT**



#### **DAC Output Register**

### **Address: 0x02, Reset: 0x020000, Name: DAC\_OUTPUT**

DAC\_OUTPUT is a read only register and contains the latest calibrated 16-bit DAC output value. If a clear event occurs due to a WDT fault, this register contains the clear code until the DAC is updated to another code.

#### **Table 30. Bit Descriptions for DAC\_OUTPUT**



### **Clear Code Register**

#### **Address: 0x03, Reset: 0x030000, Name: CLEAR\_CODE**

When writing to the CLEAR\_CODE register, Bits[D15:D0] consist of the clear code to which the DAC clears on the occurrence of a clear event (for example, a WDT fault). After a clear event, the DAC\_INPUT register must be rewritten to with the 16-bit data to be written to the DAC, even if it is the same data as previously written before the clear event. Performing an LDAC write (either hardware or software) does not update the DAC\_OUTPUT register to a new code until the DAC\_INPUT register is first written to.



#### **Table 31. Bit Descriptions for CLEAR\_CODE**

#### **User Gain Register**

#### **Address: 0x04, Reset: 0x04FFFF, Name: USER\_GAIN**

The 16-bit USER\_GAIN register allows the user to adjust the gain of the DAC channel in steps of 1 LSB. The USER\_GAIN register coding is straight binary. The default code is 0xFFFF. In theory, the gain can be tuned across the full range of the output. In practice, the maximum recommended gain trim is approximately 50% of the programmed range to maintain accuracy.



#### **User Offset Register**

#### **Address: 0x05, Reset: 0x058000, Name: USER\_OFFSET**

The 16-bit USER\_OFFSET register allows the user to adjust the offset of the DAC channel by −32,768 LSBs to +32,768 LSBs in steps of 1 LSB. The USER\_OFFSET register coding is straight binary. The default code is 0x8000, which results in zero offset programmed to the output.

#### **Table 33. Bit Descriptions for USER\_OFFSET**



# **DAC Configuration Register**

#### **Address: 0x06, Reset: 0x060C00, Name: DAC\_CONFIG**

This register configures the DAC (range, internal/external RsET, and output enable), enables the output stage circuitry, and configures the slew rate control function.



#### **Table 34. Bit Descriptions for DAC\_CONFIG**





### **Software LDAC Register**

# **Address: 0x07, Reset: 0x070000, Name: SW\_LDAC**

Writing 0x1DAC to this register performs a software LDAC update on the device matching the address bits within the SPI frame. If the GLOBAL\_SW\_LDAC bit in the GP\_CONFIG2 register is set, the address bits are ignored and all devices sharing the same SPI bus are updated via the SW\_LDAC command. Bits[15:0] of this register always read back as 0x0000.

| <b>Bits</b> | <b>Bit Name</b>  | <b>Description</b>                                                                   | Reset | <b>Access</b>     |
|-------------|------------------|--------------------------------------------------------------------------------------|-------|-------------------|
| 21          | FAULT PIN STATUS | The FAULT PIN STATUS bit reflects the inverted current status of the FAULT pin.      | 0x0   | R                 |
| [20:16]     | REGISTER ADDRESS | Register address.                                                                    | 0x0   | R                 |
| [15:0]      | LDAC COMMAND     | Software LDAC. Write 0x1DAC to this register to perform a software LDAC instruction. | 0x0   | R <sub>0</sub> /W |

**Table 35. Bit Descriptions for SW\_LDAC**

# <span id="page-59-0"></span>**Key Register**

# **Address: 0x08, Reset: 0x080000, Name: Key**

This register accepts specific key codes to perform tasks such as calibration memory refresh and software reset. Bits[15:0] of this register always read back as 0x0000. All unlisted key codes are reserved.





### **General-Purpose Configuration 1 Register**

# **Address: 0x09, Reset: 0x090204, Name: GP\_CONFIG1**

This register is used to configure functions such as the temperature comparator threshold and CLKOUT, as well as enabling other miscellaneous features.



# **Table 37. Bit Descriptions for GP\_CONFIG1**

# Data Sheet **[ADFS5758](http://www.analog.com/ADFS5758?doc=ADFS5758.pdf)**



# **General-Purpose Configuration 2 Register**

# **Address: 0x0A, Reset: 0x0A0200, Name: GP\_CONFIG2**

This register is used to configure and enable functions such as fault injection, internal current output monitor, and global software LDAC.



# **Table 38. Bit Descriptions for GP\_CONFIG2**

# [ADFS5758](http://www.analog.com/ADFS5758?doc=ADFS5758.pdf) Data Sheet



 $\mathsf R$ 

 $R$ 

R/W

# **DC-to-DC Configuration 1 Register**

# **Address: 0x0B, Reset: 0x0B0000, Name: DCDC\_CONFIG1**

This register is used to configure the dc-to-dc controller mode.



### **Table 39. Bit Descriptions for DCDC\_CONFIG1**

# **DC-to-DC Configuration 2 Register**

### **Address: 0x0C, Reset: 0x0C0100, Name: DCDC\_CONFIG2**

This register configures various dc-to-dc die features, such as the dc-to-dc converter current limit and the dc-to-dc die node, to be multiplexed to the ADC.



### **Table 40. Bit Descriptions for DCDC\_CONFIG2**



# **Watchdog Timer (WDT) Configuration Register**

# **Address: 0x0F, Reset: 0x0F0009, Name: WDT\_CONFIG**

This register configures the WDT timeout values. This register also configures the WDT setup in terms of acceptable resets and the resulting response to a WDT fault (for example, clear the output or reset the device).



#### <span id="page-63-0"></span>**Table 41. Bit Descriptions for WDT\_CONFIG**

# Data Sheet **[ADFS5758](http://www.analog.com/ADFS5758?doc=ADFS5758.pdf)**



# **Digital Diagnostic Configuration Register**

# **Address: 0x10, Reset: 0x10005D, Name: DIGITAL\_DIAG\_CONFIG**

This register configures various digital diagnostic features of interest for a particular application.

# **Table 42. Bit Descriptions for DIGITAL\_DIAG\_CONFIG**



# [ADFS5758](http://www.analog.com/ADFS5758?doc=ADFS5758.pdf) Data Sheet



# **ADC Configuration Register**

# **Address: 0x11, Reset: 0x110000, Name: ADC\_CONFIG**

This register configures the ADC into one of four modes of operation: key sequencing, automatic sequencing, single immediate conversion of the currently selected ADC\_IP\_SELECT node, or single-key conversion.

<span id="page-65-0"></span>



# Data Sheet **[ADFS5758](http://www.analog.com/ADFS5758?doc=ADFS5758.pdf)**

R/W



# **FAULT Pin Configuration Register**

# **Address: 0x12, Reset: 0x120000, Name: FAULT\_PIN\_CONFIG**

This register is used to mask particular fault bits from the  $\overline{\text{FAULT}}$  pin, if so desired.

<span id="page-66-0"></span>



### **Two Stage Readback Select Register**

# **Address: 0x13, Reset: 0x130000, Name: TWO\_STAGE\_READBACK\_SELECT**

This register selects the address of the register required for a two stage readback operation. The address of the register selected for readback is stored in Bits[D4:D0].

<span id="page-67-0"></span>

# **Table 45. Bit Descriptions for TWO\_STAGE\_READBACK\_SELECT**





#### **Digital Diagnostic Results Register**

#### **Address: 0x14, Reset: 0x14A000, Name: DIGITAL\_DIAG\_RESULTS**

This register contains an error flag for the on-chip digital diagnostic features, most of which are configurable using the digital diagnostic configuration register. This register also contains a flag to indicate that a reset occurred, as well as a flag to indicate that the calibration memory has not refreshed or an invalid SPI access attempted. With the exception of the CAL\_MEM\_UNREFRESHED and SLEW\_BUSY flags, all of these flags require a 1 to be written to them to update them to their current value. The CAL\_MEM\_UNREFRESHED and SLEW\_BUSY flags automatically clear when the calibration memory refresh or output slew, respectively, is complete. When the corresponding enable bits in the DIGITAL\_DIAG\_CONFIG register are not enabled, the respective flag bits read as zero.

<span id="page-68-0"></span>





#### **Analog Diagnostic Results Register**

#### **Address: 0x15, Reset: 0x150000, Name: ANALOG\_DIAG\_RESULTS**

This register contains an error flag corresponding to the four voltage nodes (VLDO, INT\_AVCC, REFIN, and REFOUT) monitored in the background by comparators, as well as a flag for each die temperature, which is also monitored by comparators. Voltage output short circuit, current output open circuit, VI<sub>OUT</sub> overvoltage, and dc-to-dc error flags are also contained in this register. Like the DIGITAL DIAG\_RESULTS register, all of the flags contained in this register require a 1 to be written to them to update or clear them. When the corresponding diagnostic features are not enabled, the respective error flags are read as zero.



#### <span id="page-69-0"></span>**Table 47. Bit Descriptions for ANALOG\_DIAG\_RESULTS**

### **Status Register**

#### **Address: 0x16, Reset: 0x160000, Name: Status**

This register contains ADC data and status bits, as well as the WDT, OR'ed analog and digital diagnostics, and the FAULT pin status bits.

#### **Table 48. Bit Descriptions for Status**



# **Chip ID Register**

### **Address: 0x17, Reset: 0x170101, Name: CHIP\_ID**

This register contains the silicon revision ID of both the main die and the dc-to-dc die.

### **Table 49. Bit Descriptions for CHIP\_ID**



# **Frequency Monitor Register**

#### **Address: 0x18, Reset: 0x180000, Name: FREQ\_MONITOR**

An internal frequency monitor uses the internal oscillator (MCLK) to create a pulse at a frequency of 1 kHz (MCLK/10,000). This pulse is used to increment a 16-bit counter. The value of the counter is available to read in the FREQ\_MONITOR register. The user can poll this register periodically and use it both as a diagnostic tool for the internal oscillator (to monitor that the oscillator is running) and to measure the frequency. This feature is enabled by default via the FREQ\_MON\_EN bit in the DIGITAL\_DIAG\_CONFIG register, and allows a robustness check of the internal oscillator.



#### **Table 50. Bit Descriptions for FREQ\_MONITOR**

# **Device ID Registers**

The ADFS5758 device ID consists of a 46-bit value. The data stored in DEVICE\_ID\_0, DEVICE\_ID\_1, and DEVICE\_ID\_2 must be combined to represent a unique, 46-bit identifier. For example, if the data read back from DEVICE\_ID\_0 is 0xA5D2, the data read back from DEVICE\_ID\_1 is 0x38A8 and the data read back from DEVICE\_ID\_2 is 0x14D2. Then, the device ID is 0x14D238A8A5D2.

#### **Device ID Byte 0 and Byte 1 Register**

### **Address: 0x19, Reset: 0x190000, Name: DEVICE\_ID\_0**

#### **Table 51. Bit Descriptions for DEVICE\_ID\_0**



#### **Device ID Byte 2 and Byte 3 Register**

#### **Address: 0x1A, Reset: 0x1A0000, Name: DEVICE\_ID\_1**

#### **Table 52. Bit Descriptions for DEVICE\_ID\_1**



#### **Device ID Byte 4 and Byte 5 Register**

#### **Address: 0x1B, Reset: 0x1B0000, Name: DEVICE\_ID\_2**

#### **Table 53. Bit Descriptions for DEVICE\_ID\_2**



#### **Device ID Byte 6 Register**

#### **Address: 0x1C, Reset: 0x1C0000, Name: DEVICE\_ID\_3**

#### <span id="page-71-0"></span>**Table 54. Bit Descriptions for DEVICE\_ID\_3**


# APPLICATIONS INFORMATION

Using the example module shown in [Figure 94,](#page-73-0) the module power dissipation (excluding the power dissipated in the load) can be calculated using the methodology shown in the Power Calculation Methodology ( $R_{LOAD} = 1$  k $\Omega$ ) section. Assuming a maximum I<sub>OUT</sub> value of 20 mA and R<sub>LOAD</sub> value of 1 kΩ, the total module power is calculated as approximately 226 mW. Note that power associated with the external digital isolation is not included in the calculations because this power is dependent on the choice of component used.

Replacing the 1 k $\Omega$  load with a short circuit, the power dissipation calculation is shown in the Power Calculation Methodology ( $R_{\text{LOAD}} = 0 \Omega$ ) section, which shows that the total module power becomes approximately 206 mW in a short-circuit load condition.

### **Power Calculation Methodology (R<sub>LOAD</sub> = 1 kΩ)**

<span id="page-72-0"></span>**Table 55. Quiescent Current Power Calculation** 



Using the voltage and current values in [Table 55,](#page-72-0) the total quiescent current power is 19.18 mW.

Next, perform the following calculation:

 $(V_{DPC+}) \times (20 \text{ mA} + I_{DPC+}) = 22.5 \text{ V} \times 20.5 \text{ mA} = 461.25 \text{ mW}$ 

Assume the dc-to-dc converter is at 90% efficiency. Therefore,  $V_{\text{DPC+}}$  power = 512.5 mW. The total input power at the ADFS5758 side of th[e ADP1031](https://www.analog.com/ADP1031?doc=ad5758.pdf) PMU is therefore 512.5 mW + 19.18 mW = 531.68 mW. Subtracting the 400 mW load power from this value gives the power associated only with the ADFS5758, which is 131.68 mW.

Assuming an 85% efficiency [ADP1031,](https://www.analog.com/ADP1031?doc=ad5758.pdf) the total input power becomes 625.5 mW.

Total Module Power = Input Power − Load Power

Therefore,

 $625.5$  mW  $-$  400 mW = 225.5 mW

### **Power Calculation Methodology (RLOAD = 0 Ω)**

Using the voltage and current values in [Table 55,](#page-72-0) the total quiescent current power is 19.18 mW.

Next,

 $(V_{DPC+}) \times (20 \text{ mA} + I_{DPC+}) = 4.95 \text{ V} \times 20.5 \text{ mA} = 101.5 \text{ mW}$ 

Assume the dc-to-dc converter at 65% efficiency. Therefore,  $V_{\text{DPC+}}$  power = 156.2 mW. The total input power at the ADFS5758 side of th[e ADP1031 i](https://www.analog.com/ADP1031?doc=ad5758.pdf)s therefore 156.2 mW + 19.18  $mW = 175.38$  mW. Subtracting the 0 mW load power from this value gives the power associated only with the ADFS5758, which is 175.38 mW.

Assuming an 85% efficiency [ADP1031,](https://www.analog.com/ADP1031?doc=ad5758.pdf) the total input power becomes 206.33 mW.

Total Module Power = Input Power − Load Power

Therefore,

206.33 mW − 0 mW = 206.33 mW

# [ADFS5758](http://www.analog.com/ADFS5758?doc=ADFS5758.pdf) Data Sheet



<span id="page-73-0"></span>Figure 94. Example Module Containing the [ADP1031](http://www.analog.com/ADP1031?doc=ADFS5758.pdf) and the ADFS5758

# OUTLINE DIMENSIONS



#### **ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

2 USB interface board[, EVAL-SDP-CS1Z](https://www.analog.com/sdp-s?doc=adfs5758.pdf) 

**©2020 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D21790-6/20(0)** 



Rev. 0 | Page 75 of 75