



### ZXMS82120S14PQ

### IntelliFET<sup>®</sup> HIGH-SIDE POWER SWITCH

### Description

The ZXMS82120S14PQ is a dual-channel, high-side power switch in a SO-14EP exposed heatsink package incorporating protective and diagnostic functions.

The device comprises a monolithic n-channel vertical power MOSFET with integrated temperature and current sensors with a charge-pumped gate supply and has a low quiescent current in OFF state.

The device is enabled by active high 3.3V and 5V logic-level drive to the inputs. The device includes a diagnostic current-sense output proportional to load current and a defined diagnostic fault signal in case of overload operation, overtemperature, short-circuit or open-load conditions.

### **Features**

#### **Protection Functions**

- Reverse Battery Protection Using External Components
- Voltage Dependent Current Limiting
- Overtemperature Protection with Auto-Restart
- Overvoltage Protection Including Load Dump
- Stable Undervoltage Protection
- ESD Protection
- Loss of Ground Protection with External Components
- Enhanced Short-Circuit Protection

#### **Diagnostic Functions**

- Proportional Load Current-Sense Output
  - Linear Voltage Drop Regulation to Maintain Sense
    Accuracy Even at Very Low Load Currents
  - Enabled by Logic Input
  - Channel Selected by Logic Input
  - Defined Temperature and Current Dependency
- Open-Load Detection
  - Using Load Current-Sense in ON State
  - Using Output Voltage Detection in OFF State
- Defined Fault Signal in Case of Overload Operation, Overtemperature, or Short-Circuit and Open-Load in OFF State

#### Miscellaneous

- Lead-Free Finish; RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- The ZXMS82120S14PQ is suitable for automotive applications requiring specific change control; this part is AEC-Q100 qualified, PPAP capable, and manufactured in IATF16949 certified facilities.

https://www.diodes.com/guality/product-definitions/

### **Pin Assignment**



SO-14EP

# Applications

- High-side switching with diagnostic feedback for:
  - 12V grounded loads
  - Resistive, inductive and capacitive loads
- Suitable for high inrush current loads
  - Incandescent lamps (P10W), motors, LEDs, etc.
- Compact low power replacement for:
  - Relays, fuses and discrete circuits

### **Summary Specifications**

| Parameter                                       | Symbol              | Rating    |
|-------------------------------------------------|---------------------|-----------|
| Operating Voltage                               | Vs                  | 5V to 28V |
| Maximum Supply Voltage                          | VS(LD)              | 41V       |
| Maximum ON Resistance, T <sub>J</sub> = +150°C  | RDS(ON)             | 240mΩ     |
| Nominal Load Current                            | IL(NOM)             | 2.5A      |
| Typical Current Sense Ratio                     | Kilis               | 550       |
| Minimum Current Limitation                      | IL5(SC)             | 10A       |
| Maximum Standby Current, T <sub>J</sub> = +25°C | I <sub>S(OFF)</sub> | 0.5µA     |

Notes: 1. EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant. All applicable RoHS exemptions applied.

- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.



# **Typical Applications Circuit**



Figure 1. Typical Application Configuration

RGND, RINX, RDEN, RDSEL and Rs are optional. They may be replaced by shorts depending on the application. Non-zero resistors may be used to:

- Reduce peak currents during supply voltage transients that exceed the  $\pm V_S$  internal clamp voltages
  - Typically transients exceeding 41V or may activate the internal clamps
- Protect the customer's application from high currents during transients exceeding 41V
- Keep within rated current during reverse battery, recommended is  $R_S = R_{DEN} = R_{INx} = R_{DSEL} = 4.7 k\Omega$ ,  $R_{GND} = 150 \Omega$
- Ensure that the device is off when there is loss of ground connection to the device or module

•



### **Pin Description**

| Pin Number | Pin Name | Function and Description                                                                                                                                                   |
|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | GND      | Ground or negative supply                                                                                                                                                  |
| 2          | IN0      | Input channel 0, activates output channel 0                                                                                                                                |
| 3          | DEN      | Diagnostic enable, allows common connection of the IS pin with multiple devices                                                                                            |
| 4          | IS       | Diagnostic output, provides an analog sense current proportional to the load current under normal<br>operation, or a defined current under overload or shutdown conditions |
| 5          | DSEL     | Input to select which channel to be diagnosed                                                                                                                              |
| 6          | IN1      | Input channel 1, activates output channel 1                                                                                                                                |
| 7, 11      | NC       | Not connected                                                                                                                                                              |
| 8, 9, 10   | OUT1     | Output 1 to the load, must be connected together                                                                                                                           |
| 12, 13, 14 | OUT0     | Output 0 to the load, must be connected together                                                                                                                           |
| EP         | VS       | Voltage supply or battery positive                                                                                                                                         |

Table 1. Pin Description

# **Functional Block Diagram**



Figure 2. Functional Block Diagram of ZXMS82120S14PQ



### Absolute Maximum Ratings (Notes 4, 5) (@T<sub>J</sub> = +25°C, unless otherwise specified.)

|                     | <b>_</b>                                             | Ra    | tings        |      | Conditions                                                                                                       |  |
|---------------------|------------------------------------------------------|-------|--------------|------|------------------------------------------------------------------------------------------------------------------|--|
| Symbol              | Parameter                                            | Min   | Max          | Unit |                                                                                                                  |  |
| Supply Volta        | ge                                                   | •     | •            |      |                                                                                                                  |  |
| Vs                  | Supply voltage                                       | -0.3  | 28           | V    | _                                                                                                                |  |
| V <sub>S(REV)</sub> | Reverse supply voltage                               | 0     | 16           | V    | $\begin{array}{l} R_L \geq 12\Omega, \ R_{GND} = 150\Omega \\ T_{amb} = +25^\circ C, \ t < 2 \ mins \end{array}$ |  |
| VS(SC)              | Supply voltage for short-circuit protection (Note 6) | 0     | 24           | V    | —                                                                                                                |  |
| V <sub>S(LD)</sub>  | Supply voltage for load-dump protection (ISO 7637)   | -     | 41           | V    | $R_{IN} = 2\Omega, R_L = 12\Omega$                                                                               |  |
| Interface Pin       | S                                                    | ·     |              |      |                                                                                                                  |  |
|                     | Del se las constances                                | -0.3  | 6            | V    | _                                                                                                                |  |
| Vin                 | IN pins voltage                                      | _     | 7            | V    | t < 2 mins                                                                                                       |  |
| I <sub>IN</sub>     | Current in IN pins                                   | -2    | 2            | mA   | _                                                                                                                |  |
|                     | DEN strandbarr                                       | -0.3  | 6            | V    | —                                                                                                                |  |
| VDEN                | DEN pin voltage                                      | _     | 7            | V    | t < 2 mins                                                                                                       |  |
| IDEN                | Current in DEN pin                                   | -2    | 2            | mA   | —                                                                                                                |  |
|                     |                                                      | -0.3  | 6            | V    | _                                                                                                                |  |
| VDSEL               | DSEL pin voltage                                     | _     | 7            | V    | t < 2 mins                                                                                                       |  |
| IDSEL               | Current in DSEL pin                                  | -25   | 50           | mA   | _                                                                                                                |  |
| VIS                 | IS pin voltage                                       | -0.3  | Vs           | V    | —                                                                                                                |  |
| lıs                 | Current in IS pin                                    | -25   | 50           | mA   | _                                                                                                                |  |
| Output Stage        | 9                                                    |       | 1            |      | L                                                                                                                |  |
| ١L                  | Load current (Note 7)                                | _     | Self-limited | Α    | _                                                                                                                |  |
| P <sub>TOT</sub>    | Power dissipation                                    | _     | 1.8          | W    | T <sub>amb</sub> = +85°C, T <sub>J</sub> < +150°C                                                                |  |
| Eas                 | Energy dissipation (single pulse, one channel)       | _     | 15           | mJ   | Vs = 13.5V, I∟ = 2A<br>TJ = +150°C                                                                               |  |
| VDS                 | VS to OUT pin voltage                                | _     | 41           | V    | —                                                                                                                |  |
| N <sub>RSC</sub>    | Repetitive short-circuit capability (Note 8)         | _     | 300          | kcyc | t <sub>ON</sub> = 300ms                                                                                          |  |
| Current             | ·                                                    | •     |              | •    |                                                                                                                  |  |
|                     |                                                      | -10   | 10           | mA   | _                                                                                                                |  |
| Ignd                | Current in GND pin                                   | -150  | 20           | mA   | t < 2 mins                                                                                                       |  |
| Temperature         |                                                      |       | ı            |      | 1                                                                                                                |  |
| TJ                  | Junction temperature                                 | -40   | +150         | °C   | _                                                                                                                |  |
| Tstg                | Storage temperature                                  | -55   | +150         | °C   | <b>—</b>                                                                                                         |  |
| Electrostatic       | Discharge                                            |       | 1            |      | 1                                                                                                                |  |
|                     | ESD capability HBM (all pins)                        | -2    | 2            | kV   |                                                                                                                  |  |
| VESD(HBM)           | ESD capability HBM OUT to GND and Vs shorted         | -4    | 4            | kV   | EIA/JESD 22-A 114B                                                                                               |  |
| VESD(CDM)           | ESD capability CDM                                   | -0.75 | 0.75         | kV   | AEC-Q100-011                                                                                                     |  |

Notes: 4. Stresses greater than those listed under *Absolute Maximum Ratings* can cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to *Absolute Maximum Ratings* for extended periods can affect device reliability.

5. Not subject to production test, guaranteed by design.

6. Short-circuit protection is outside normal operation and is limited to single pulse and allows combinations of resistance and inductance.

7. Current limit is a protection feature and operation in current limitation, e.g. with short-circuit loads, is outside the normal operation range.

8. Repetitive short-circuit protection characterisation also carried out according to AEC-Q100-012 at 14V.



### **Package Thermal Data**

| Symbol | Parameter                                                                                                                                               | Min | Тур | Мах | Unit |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Rejs   | Thermal resistance, junction-to-soldering point (Note 5)                                                                                                |     | 4   | _   | °C/W |
| Reja   | Thermal resistance, junction-to-soldering point (Note 5)<br>Thermal resistance, junction-to-ambient mounted on PCB<br>Both channels active (Notes 5, 9) |     | 47  |     | °C/W |

9. Device mounted on vertical PCB, 2" x 2" x 1.6mm, FR4 with 2oz copper for all connections. Note:

# **Recommended Operating Conditions**

| Symbol  | Parameter                            |   | Max | Unit |
|---------|--------------------------------------|---|-----|------|
| VS(NOM) | Normal operating voltage (Note 10)   | 8 | 18  | V    |
| VS(OP)  | Extended operating voltage (Note 11) | 5 | 28  | V    |

Notes:

 For normal operation and protection features.
 Operation across an extended range is possible but is load dependant – device may have reduced protection against faulty (overload or short-circuit) loads.

### **Operational Electrical Characteristics**

(Unless otherwise specified: -40°C <  $T_J$  < +150°C; typical values based on  $T_J$  = +25°C)

| Symbol      | Parameter                                                                                                                                                                                                                                             | Conditions                                                                               | Min | Тур  | Max | Unit |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----|------|-----|------|
| General     |                                                                                                                                                                                                                                                       |                                                                                          | -   |      |     |      |
| VS(OP)      | Extended operating voltage                                                                                                                                                                                                                            | V <sub>IN</sub> = 4.5V, V <sub>DS</sub> < 0.5V                                           | 5   | 13.5 | 28  | V    |
| VS(OP_MIN)  | Undervoltage restart                                                                                                                                                                                                                                  | $V_{IN} = 4.5V, R_L = 12\Omega$                                                          | 3.8 | 4.2  | 5   | V    |
| VS(UV)      | Undervoltage shutdown                                                                                                                                                                                                                                 | $V_{\text{IN}} = 4.5 \text{V}, \ V_{\text{DEN}} = 0 \text{V}$ $R_{\text{L}} = 12 \Omega$ | 3   | 3.3  | 4.1 | V    |
| VS(UV_HYS)  | Undervoltage hysteresis                                                                                                                                                                                                                               | —                                                                                        | _   | 0.85 | _   | V    |
| I           | $I_{GND} \qquad \begin{array}{c} Operating current \\ One channel active \\ \hline Operating current \\ Both channels active \\ \end{array} \qquad \begin{array}{c} V_{IN} = V_{DEN} = 5.5V, V_S = 18V \\ Device in R_{DS(ON)} \\ \hline \end{array}$ | VIN = VDEN = 5.5V, VS = 18V                                                              | _   | 2.5  | 6   | mA   |
| IGND        |                                                                                                                                                                                                                                                       | —                                                                                        | 3.5 | 8    | mA  |      |
| 1           | Standby ourrant                                                                                                                                                                                                                                       | $V_{IN}$ and $V_{DEN}$ floating<br>$V_{OUT} = 0V, V_S = 18V$<br>$T_J \le +85^{\circ}C$   | -   | 0.1  | 0.5 | μA   |
| IS(OFF)     | Standby current                                                                                                                                                                                                                                       | $V_{IN}$ and $V_{DEN}$ floating<br>$V_{OUT} = 0V$ , $V_S = 18V$<br>$T_J = +150^{\circ}C$ | _   | 2    | 20  | μA   |
| IS(OFF_DEN) | Standby current with diagnostic pin active                                                                                                                                                                                                            | $V_{IN}$ floating, $V_{OUT} = 0V$<br>$V_S = 18V$ , $V_{DEN} = 5.5V$                      | _   | 1    | _   | mA   |



# **Output ON-State Characteristics**



The ON-state resistance  $R_{DS(ON)}$  depends on the supply voltage Vs and junction temperature TJ.



At low load current IL, the MOSFET gate drive is reduced to maintain a near constant output voltage drop V<sub>DS(NL)</sub>. This limits the effect of internal op-amp offset voltage, to maintain useful K<sub>ILIS</sub> ratio accuracy even at very low IL.



Figure 4. Output Voltage Drop Regulation, IOUT = 30mA



### **Resistive Load Switching**

The power MOSFET turn-ON and turn-OFF processes are determined by the device itself, with rates suitable for EMC compatibility.



### **Output Inductive Load Clamp**

To de-energise inductive loads the OUT terminal must be allowed to swing below ground (Vout rings negative) during the OFF state.







# Output Inductive Load Clamp (continued)

A low-impedance active voltage clamp uses the MOSFET channel to limit the maximum voltage across the MOSFET drain-source terminals, limiting the swing of OUT below V<sub>S</sub> to safe  $V_{DS(AZ)}$ . This prevents avalanche of the MOSFET or associated circuitry.



Figure 7. Typical Output Clamp Characteristic







### **Maximum Load Inductance**

Stored inductive load ring-OFF energy is dissipated in the MOSFET during switching and load ring-OFF clamping. Additional energy is also supplied to the system by the Vs supply until the load current  $I_L$  reaches zero. This causes a temporary rise in MOSFET temperature after turn-OFF begins. The temperature reached depends on the starting temperature, thermal environment, load current  $I_L$ , load inductance  $L_L$ , load resistance  $R_L$  and supply voltage Vs.

### **Inverse Current Capability**

In the ON-state the device will remain on if the output current becomes inverse until or unless the inverse current becomes high enough to create a -V<sub>DS</sub> approaching body diode conduction. During inverse current conduction, I<sub>L(INV)</sub>, the IS sense output will be zero. If body diode conduction occurs all functions are disabled or unspecified until the inverse current becomes very small.

If inverse current is present in the OFF-state body diode conduction occurs and all functions are disabled or unspecified. When inverse current is removed or becomes very small then turn-ON and normal function become possible.

### **Power Electrical Characteristics**

(Unless otherwise specified:  $8V < V_S < 18V$ ,  $-40^{\circ}C < T_J < +150^{\circ}C$ ; typical values based on  $V_S = 13.5V$ ,  $T_J = +25^{\circ}C$ )

| Symbol              | Parameter                                              | Conditions                                                                                           | Min | Тур  | Мах | Unit |
|---------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Output Charac       | teristics                                              |                                                                                                      |     |      |     |      |
| Descent             | ON-state resistance per channel                        | V <sub>IN</sub> = 4.5V, I <sub>L</sub> = 2A<br>T <sub>J</sub> = +150°C                               | _   | 200  | 240 | mΩ   |
| R <sub>DS(ON)</sub> | ON-state resistance per charmen                        | $V_{IN} = 4.5V, I_L = 2A$<br>$T_J = +25^{\circ}C$                                                    | —   | 100  | _   | mΩ   |
| IL(NOM)             | Nominal load current<br>One channel active (Note 12)   | T <sub>amb</sub> = +85°C, TJ < +150°C                                                                | _   | 2.5  | _   | А    |
| IL(NOM)             | Nominal load current<br>Both channels active (Note 12) |                                                                                                      |     | 2    |     | А    |
| VDS(NL)             | Voltage drop regulation at low IL                      | I∟ = 30mA                                                                                            | —   | 12   | 25  | mV   |
| VDS(AZ)             | Output clamp voltage                                   | I <sub>L</sub> = 20mA                                                                                | 41  | 47   | 53  | V    |
| h                   | Output leakage current per channel                     | $V_{IN}$ floating, $V_{OUT} = 0V$<br>$T_J \le +85^{\circ}C$                                          | _   | 0.1  | 0.5 | μΑ   |
| I <sub>L(OFF)</sub> |                                                        | $V_{IN}$ floating, $V_{OUT} = 0V$<br>$T_J = +150^{\circ}C$                                           | —   | 1    | 10  | μA   |
| IL(INV)             | Inverse output current (Note 13)                       | Vs < Vout                                                                                            | _   | 2    | _   | А    |
| Timings             |                                                        |                                                                                                      |     |      |     |      |
| dV/dton             | Slew rate ON, 30% to 70% Vs                            |                                                                                                      | 0.1 | 0.25 | 0.5 | V/µs |
| dV/dtoff            | Slew rate OFF, 70% to 30% Vs                           |                                                                                                      | 0.1 | 0.45 | 0.7 | V/µs |
| ton                 | Turn-ON time to 90% Vs                                 |                                                                                                      | 30  | 90   | 230 | μs   |
| toff                | Turn-OFF time to 10% Vs                                | R <sub>L</sub> = 12Ω, V <sub>S</sub> = 13.5V                                                         | 30  | 170  | 230 | μs   |
| ton(delay)          | Turn-ON delay to 10% Vs                                |                                                                                                      | 10  | 25   | 100 | μs   |
| toff(delay)         | Turn-OFF delay to 90% Vs                               |                                                                                                      | 10  | 95   | 150 | μs   |
| E <sub>ON</sub>     | Switch ON energy                                       | R <sub>L</sub> = 12Ω, V <sub>S</sub> = 18V<br>V <sub>OUT</sub> = 90% V <sub>S</sub>                  | _   | 0.4  | _   | mJ   |
| EOFF                | Switch OFF energy                                      | $\label{eq:RL} \begin{array}{l} R_{L} = 12\Omega,  V_{S} = 18V \\ V_{OUT} = 10\%  V_{S} \end{array}$ | _   | 0.3  | —   | mJ   |

Notes: 12. Device mounted on vertical 50mm x 50mm x 1.5mm FR4 single-sided PCB with 6cm<sup>2</sup> 2oz copper in free air.

13. ON-state reverse conduction, functional test only.



### **Protection Features**

#### Loss of Ground Protection

The device will turn off in the case that the ground pin connection is lost and the load remains connected. It is recommended to use high ohmic input resistors in the interface pins to ensure that the device is turned off by limiting the current in the paths from the ground pin, through the input and diagnostic enable ESD diodes, to the external driving circuits.

#### **Undervoltage Protection**

The device will not turn on if the Vs supply voltage is below the minimum operating voltage  $V_{S(OP\_MIN)}$  where protection functions may not be operational. If the device is already on then the supply voltage has to drop to below the undervoltage threshold  $V_{S(UV)}$  to turn the output off. Figure 9 shows the undervoltage mechanism.



Figure 9. Undervoltage Behavior



### Protection Features (continued)

#### **Overvoltage Protection**





The GND pin has an active protection clamp, operating much as a low noise high voltage Zener device, to protect it from overvoltage for high Vs transients. During Vs transient overvoltage the voltage is clamped and the excess voltage, Vs-Vs(AZ), is applied across the ground resistor R<sub>GND</sub> raising the potential on the ground pin. Additional high ohmic series resistors may be needed to prevent high V<sub>IN</sub> and V<sub>DEN</sub> being applied directly to the driving circuits.

The IS pin also has an active protection clamp and during Vs transient overvoltage the voltage is clamped and excess voltage, Vs-VIs(AZ), is applied across the sense resistor RIs. An additional high ohmic series resistor may be needed in the application to prevent high VIs being applied directly to the application monitoring circuit.



Figure 11. Typical Vs Clamp Characteristic



### Protection Features (continued)

Also during V<sub>S</sub> overvoltage transient the voltage V<sub>S</sub>-OUT is clamped and the excess voltage, V<sub>S</sub>-V<sub>DS(AZ)</sub>, is applied across the load R<sub>L</sub>. V<sub>S</sub>-OUT is the same clamp described under the earlier section <u>Output Inductive Load Clamp</u>.

#### **Reverse Battery Protection**

During reverse battery the output body diode is conducting current limited by the load itself resulting in power dissipation and the current in the ground and logic inputs has to be limited by external resistor components. No operating functions are available in this condition.

#### **Overload Protection**

During overload the output current is limited to a value depending on the V<sub>DS</sub> voltage resulting in high dissipation in the output power stage. Sustained operation in this mode will raise the internal junction temperature until dynamic or absolute overtemperature protection cycling begins. There is a dynamic ( $\Delta$ T<sub>J</sub>(sw)) and an absolute (T<sub>J</sub>(sc)) temperature sensor. Figure 12 gives a sketch of overload protection.

If the temperature rise of the power stage versus the cooler control area exceeds  $\Delta T_{J(SW)}$  then the device will be turned off until the rise falls to a reset level. Each cycle causes the absolute temperature to increase a little.

If the absolute temperature reaches  $T_{J(SC)}$  then the device will be turned off until the absolute temperature falls by  $\Delta T_{J(SC)}$ . The device will continue to cycle to  $T_{J(SC)}$  as long as the fault condition remains.

The IS pin outputs IIS(FAULT) during load current limitation, during dynamic overtemperature cycling and absolute overtemperature cycling.

Both channels are independently overload protected and if both are in overtemperature shutdown there is no restart synchronization. As only one channel can be monitored on the IS pin it is not recommended to use both channels connected in parallel.



Figure 12. Overload Protection Diagram



### **Protection Electrical Characteristics**

(Unless otherwise specified:  $8V < V_S < 18V$ ,  $-40^{\circ}C < T_J < +150^{\circ}C$ ; typical values based on  $V_S = 13.5V$ ,  $T_J = +25^{\circ}C$ )

| Symbol              | Parameter                                              | Conditions                       | Min  | Тур  | Max  | Unit |  |  |  |
|---------------------|--------------------------------------------------------|----------------------------------|------|------|------|------|--|--|--|
| Loss of Gr          | Loss of Ground Protection                              |                                  |      |      |      |      |  |  |  |
| IOUT(GND)           | Output leakage current (Note 14)                       | Vs = 28V<br>GND disconnected     | —    | 0.1  | _    | mA   |  |  |  |
| Reverse Ba          | attery Protection                                      |                                  |      |      |      |      |  |  |  |
| VDS(REV)            | Reverse output voltage (Note 15)                       | $I_L = -1A, T_J = +150^{\circ}C$ | 0.2  | 0.65 | 0.7  | V    |  |  |  |
| Overvoltag          | e Protection                                           |                                  |      |      |      |      |  |  |  |
| V <sub>S(AZ)</sub>  | Vs to GND clamping                                     | I <sub>S</sub> = 5mA             | 41   | 47   | 53   | V    |  |  |  |
| Overload P          | rotection                                              |                                  | •    |      | •    |      |  |  |  |
| IL5(SC)             | Load current limit                                     | V <sub>DS</sub> = 5V             | 10   | 13.5 | 17   | Α    |  |  |  |
| IL28(SC)            | Load current limit (Note 14)                           | V <sub>DS</sub> = 28V            | —    | 7    | _    | А    |  |  |  |
| I <sub>L(RMS)</sub> | Load current during over-temperature cycling (Note 14) | Rshort = 0.1Ω<br>Lshort = 5μH    | _    | 2    | _    | А    |  |  |  |
| $\Delta T_{J(SW)}$  | Dynamic temperature rise during cycling (Note 16)      | _                                |      | 80   | —    | К    |  |  |  |
| TJ(SC)              | Thermal shutdown temperature (Note 17)                 | —                                | +150 | +170 | +200 | °C   |  |  |  |
| $\Delta T_{J(SC)}$  | Thermal hysteresis (Note 17)                           | —                                | _    | 20   | _    | К    |  |  |  |

Notes:

14. Not subject to production test, guaranteed by design. 15. During reverse battery the body diode will conduct with a voltage drop  $V_{\text{DS(REV)}}$ .

16. Functional test only. 17. Functional test only at  $T_J = +150$  °C.

### **Diagnostic Functionality – Detailed Description**

In normal operation the IS pin outputs a small analog sense current proportional to the main OUT current flowing in the power MOSFET depending upon which channel is selected by the DSEL pin. In the case where it is disabled by the DEN pin it becomes high impedance.

| VDEN | VDSEL | IS Output             |  |
|------|-------|-----------------------|--|
| L    | Х     | Z                     |  |
| Н    | L     | Channel 0 diagnostics |  |
| Н    | Н     | Channel 1 diagnostics |  |

Table 2. Diagnostic Truth Table

During overload/current limit operation/overtemperature/high temperature gradient or open load in the OFF-state, the IS pin outputs a defined current IIS(FAULT) greater than normal sense currents for normal loads.

During ON-state operation with open load, normal OFF-state, or OFF-state with inductive load ring-off current still flowing, the IS current is approximately zero.



# Diagnostic Functionality – Detailed Description (continued)

| Operating Condition      | VINx        | VDEN        | Voutx                         | IS Output Current, IIs (Note 18)       |
|--------------------------|-------------|-------------|-------------------------------|----------------------------------------|
| Normal operation         | L<br>H      | H<br>H      | Z<br>H                        | Z<br>= IL / KILIS                      |
| Current limiting         | н           | Н           | Н                             | lis(fault)                             |
| Short circuit OUT to GND | L           | H<br>H      | L                             | Z<br>IIS(FAULT)                        |
| Overtemperature          | L           | H<br>H      | Z<br>Z                        | Z<br>IIS(FAULT)                        |
| Short circuit OUT to Vs  | L<br>H      | H<br>H      | H<br>H                        | IIS(FAULT)<br>< IL / KILIS (Note 19)   |
| Open load                | L<br>L<br>H | H<br>H<br>H | < VOL(OFF)<br>> VOL(OFF)<br>H | Z<br>IIS(FAULT) (Note 20)<br>< IIS(OL) |
| Inverse load current     | L<br>H      | H<br>H      | H<br>H                        | IIS(FAULT)<br>IIS(OL)                  |
| All                      | Х           | L           | Х                             | Z                                      |

Table 3. Operational Truth Table (Note 21)

18. The appropriate channel is selected by the DSEL pin. Notes:

19. A low resistance short between OUT and V<sub>S</sub> will reduce the output current, I<sub>L</sub> and therefore reduce the analog sense current, I<sub>IS</sub>.

20. With external pullup resistor. 21. H = high level; L = low level; Z = high impedance, voltage depends on external circuit; X = don't care.



# **Diagnostic Diagrams**



Figure 13. IS Signal Timing Diagram



# Diagnostic Diagrams (continued)



Figure 14. Open-Load Timing Diagram



**Diagnostic Electrical Characteristics** (Unless otherwise specified:  $8V < V_S < 18V$ ,  $-40^{\circ}C < T_J < +150^{\circ}C$ ; typical values based on  $V_S = 13.5V$ ,  $T_J = +25^{\circ}C$ )

| Symbol                        | Parameter                                                                                                                               | Conditions                                                                                                                                                      | Min  | Тур | Max  | Unit |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| Open-Load                     | d Detection                                                                                                                             |                                                                                                                                                                 | •    | I   |      | 1    |
| V <sub>DS(OL)</sub>           | Open load OFF state detection voltage                                                                                                   | $V_{IN}=0V,V_{DEN}=4.5V$                                                                                                                                        | 4    | 4.9 | 6    | V    |
| IL(OL)                        | Open load ON state detection current                                                                                                    | $\label{eq:VIN} \begin{split} V_{IN} &= V_{DEN} = 4.5 V \\ I_{IS(OL)} &= 22 \mu A \end{split}$                                                                  | 5    | _   | 30   | mA   |
| Current Sei                   | nse Pin                                                                                                                                 |                                                                                                                                                                 |      |     |      |      |
| IIS(DIS)                      | Current sense leakage current                                                                                                           | $V_{IN} = 4.5V, V_{DEN} = 0V$<br>$I_L = 2A$                                                                                                                     | _    | _   | 1    | μA   |
| VIS(SAT)                      | VS to IS saturation voltage                                                                                                             | $\label{eq:VIN} \begin{array}{l} V_{IN}=0V, \ V_{DEN}=4.5V\\ I_{IS}=6mA, \ V_{OUT}=V_S>10V \end{array}$                                                         | —    | _   | 3    | V    |
| $I_{\text{IS}(\text{FAULT})}$ | Current sense under fault conditions                                                                                                    | $\label{eq:VIN} \begin{array}{l} V_{IN} = V_{IS} = 0V, \ V_{DEN} = 4.5V \\ V_{OUT} = V_S > 10V \end{array}$                                                     | 6    | 15  | 35   | mA   |
| VIS(AZ)                       | VS to IS clamp voltage                                                                                                                  | I <sub>IS</sub> = 5mA                                                                                                                                           | 41   | 47  | 53   | V    |
| Load Curre                    | nt Sense                                                                                                                                |                                                                                                                                                                 |      |     |      |      |
| K <sub>ILIS0</sub>            | Sense current ratio $I_L = 50mA$                                                                                                        |                                                                                                                                                                 | -30% | 610 | +30% |      |
| KILIS1                        | Sense current ratio I∟ = 0.25A                                                                                                          | VIN = VDEN = 4.5V                                                                                                                                               | -21% | 590 | +21% | _    |
| KILIS2                        | Sense current ratio I∟ = 0.5A                                                                                                           |                                                                                                                                                                 | -9%  | 570 | +9%  | _    |
| KILIS3                        | Sense current ratio I <sub>L</sub> = 1A                                                                                                 |                                                                                                                                                                 | -6%  | 560 | +6%  | _    |
| KILIS4                        | Sense current ratio I <sub>L</sub> = 2A                                                                                                 |                                                                                                                                                                 | -5%  | 550 | +5%  | —    |
| $\Delta K_{\text{ILIS}}$      | Sense current ratio variation $I_L = 1A$ versus $I_L = 0.5A$                                                                            |                                                                                                                                                                 | -6%  | 0   | +6%  | _    |
| Diagnostic                    | Timings                                                                                                                                 |                                                                                                                                                                 |      |     |      |      |
| t <sub>sIS(ON)</sub>          | Current sense settling time to 90% $I_{\rm IS}$ after IN and DEN high                                                                   | $V_S = 13.5V \\ I_L = 1A, R_{IS} = 1.2k\Omega$                                                                                                                  |      | _   | 250  | μs   |
| $t_{\text{SIS}(\text{DEN})}$  | Current sense settling time to 90% IIs after DEN high                                                                                   | $\label{eq:VS} \begin{array}{l} V_S = 13.5V, \ V_{IN} = 4.5V \\ I_L = 1A, \ R_{IS} = 1.2k\Omega \end{array}$                                                    | _    | _   | 20   | μs   |
| tsIS(LC)                      | Current sense settling time to 90% lis after load current change                                                                        | $\label{eq:VS} \begin{array}{l} V_{S}{=}13.5V,V_{IN}{=}V_{DEN}{=}4.5V\\ I_{L}{=}0.5A \text{ to }1A,R_{IS}{=}1.2k\Omega \end{array}$                             | —    | _   | 20   | μs   |
| tsiS(OL_<br>FAULT)            | Diagnostic fault current settling time to 90%<br>IIS(FAULT) after DEN high with OFF state open-<br>load condition                       | $\label{eq:VIN} \begin{split} V_{IN} &= 0V,  V_{OUT} = V_S = 13.5V \\ R_{IS} &= 1.2k\Omega \end{split}$                                                         | _    | _   | 150  | μs   |
| tsis(fault)                   | Diagnostic fault current settling time to 90%<br>IIS(FAULT) after IN and DEN high with overload<br>condition                            | $V_{DS} = 5V, R_{IS} = 1.2k\Omega$                                                                                                                              | _    | _   | 250  | μs   |
| tsIS(OT_<br>blank)            | Diagnostic fault current off delay time to 90%<br>IIS(FAULT) after overtemperature condition<br>returning to normal operation (Note 22) | $V_{IN} = V_{DEN} = 4.5V$<br>$R_{IS} = 1.2k\Omega$                                                                                                              | _    | 150 | _    | μs   |
| tsIS(OFF)                     | Current sense fall time to < 50% Is after DEN low                                                                                       | $\label{eq:VIN} \begin{split} V_{IN} &= 4.5 V, \ I_L = 1 A \\ R_{IS} &= 1.2 k \Omega \end{split}$                                                               | _    |     | 30   | μs   |
| tsIS(CHC)                     | Current sense settling time to 90% IIs after DSEL high                                                                                  | $\label{eq:VS} \begin{array}{l} V_{S} = 13.5V, \ V_{IN0} = V_{IN1} = 4.5V \\ V_{DEN} = 4.5V \\ I_{L0} = 1A, \ I_{L1} = 0.5A \\ R_{IS} = 1.2k\Omega \end{array}$ | _    | _   | 20   | μs   |

Note: 22. Not subject to production test, guaranteed by design.



### **Input Pins**

The input circuit is compatible with 3.3V and 5V logic levels. The input diode provides ESD protection. If the pin is left open the internal tie down resistor will keep the output off. A Schmitt trigger provides switching hysteresis to avoid an undefined state if there is a slowly rising or falling voltage on the IN pin. Figure 15 shows the electrical equivalent circuit.



Figure 15. Input Pin Circuitry

The DEN and DSEL pins have the same circuitry as the IN pin.

### **Input Electrical Characteristics**

(Unless otherwise specified:  $8V < V_S < 18V$ ,  $-40^{\circ}C < T_J < +150^{\circ}C$ ; typical values based on  $V_S = 13.5V$ ,  $T_J = +25^{\circ}C$ )

| Symbol               | Parameter                | Conditions               | Min  | Тур  | Max | Unit |
|----------------------|--------------------------|--------------------------|------|------|-----|------|
| INx Pin              |                          |                          |      |      |     | J    |
| VIN(L)               | Low level input voltage  | —                        | -0.3 | _    | 0.8 | V    |
| VIN(H)               | High level input voltage | —                        | 2    | _    | 6   | V    |
| VIN(HYS)             | Input voltage hysteresis | —                        | _    | 0.25 | —   | V    |
| IIN(L)               | Low level input current  | $V_{IN} = 0.8V$          | 1    | 3    | 25  | μΑ   |
| lin(h)               | High level input current | V <sub>IN</sub> = 5.5V   | 2    | 8    | 25  | μΑ   |
| DEN Pin              |                          |                          | ·    |      |     |      |
| V <sub>DEN(L)</sub>  | Low level input voltage  | —                        | -0.3 | _    | 0.8 | V    |
| VDEN(H)              | High level input voltage | —                        | 2    | _    | 6   | V    |
| VDEN(HYS)            | Input voltage hysteresis | —                        | -    | 0.25 | —   | V    |
| IDEN(L)              | Low level input current  | V <sub>DEN</sub> = 0.8V  | 1    | 3    | 25  | μA   |
| I <sub>DEN(H)</sub>  | High level input current | $V_{\text{DEN}} = 5.5 V$ | 2    | 8    | 25  | μA   |
| DSEL Pin             |                          |                          |      |      |     |      |
| VDSEL(L)             | Low level input voltage  | —                        | -0.3 | —    | 0.8 | V    |
| V <sub>DSEL(H)</sub> | High level input voltage | —                        | 2    | _    | 6   | V    |
| VDSEL(HYS)           | Input voltage hysteresis | _                        | _    | 0.25 | _   | V    |
| IDSEL(L)             | Low level input current  | VDSEL = 0.8V             | 1    | 3    | 25  | μA   |
| IDSEL(H)             | High level input current | VDSEL = 5.5V             | 2    | 8    | 25  | μΑ   |



### **Characterisation – General Product**

### Minimum Functional Supply Voltage



Figure 16. Minimum Functional Supply Voltage  $V_{S(OP\_MIN)} = f(T_J)$ 



Undervoltage Shutdown

Figure 17. Undervoltage Shutdown  $V_{S(UV)} = f(T_J)$ 



# Characterisation – General Product (continued)

#### **Current Consumption One Channel Active**



Figure 18. Current Consumption for Whole Device with Load, IGND = f(TJ;VS)

#### **Current Consumption Two Channels Active**



Figure 19. Current Consumption for Whole Device with Load,  $I_{GND} = f(T_J; V_S)$ 



# Characterisation – General Product (continued)

#### Standby Current for Whole Device with Load



Figure 20. Standby Current for Whole Device with Load,  $I_{S(OFF)} = f(T_J;V_S)$ 



# **Characterisation – Power Stage**

Output Voltage Drop Limitation at Low Load Current



Figure 21. Output Voltage Drop Limitation at Low Load Current  $V_{DS(NL)} = f(T_J;V_S)$ 



Drain to Source Clamp Voltage

Figure 22. Drain to Source Clamp Voltage  $V_{DS(AZ)} = f(T_J)$ 



# Characterisation – Power Stage (continued)

#### Slew Rate at Turn ON





#### Slew Rate at Turn OFF



Figure 24. Slew Rate at Turn OFF  $dV/dt_{OFF} = f(T_J;V_S)$ 



# Characterisation – Power Stage (continued)

#### Turn ON Time



Figure 25. Turn ON  $t_{ON} = f(T_J; V_S), R_L = 12\Omega$ 

#### Turn OFF Time



Figure 26. Turn OFF to FF =  $f(T_J; V_S)$ ,  $R_L = 12\Omega$ 



# Characterisation – Power Stage (continued)

#### Switch ON Energy



Figure 27. Switch ON Energy Eon = f(T\_J;V\_S), RL = 12  $\Omega$ 

#### Switch OFF Energy



Figure 28. Switch OFF Energy  $E_{OFF} = f(T_J; V_S), R_L = 12\Omega$ 



### **Characterisation – Protection**

#### **Overload Condition with Low Output Voltage Drop**



Figure 29. Overload Condition with Low Output Voltage Drop  $I_{L5(SC)} = f(T_J)$ 

#### **Overload Condition with High Output Voltage Drop**



Figure 30. Overload Condition with High Output Voltage Drop  $I_{L28(SC)} = f(T_J)$ 



# Characterisation – Diagnostic Mechanism

#### Current Sense at No Load



Figure 31. Current Sense at No Load  $I_{IS} = f(T_J)$ 

#### **Open-Load Detection Threshold in ON State**



Figure 32. Open-Load Detection ON State Threshold  $I_{L(OL)} = f(T_J)$ 



### Characterisation – Diagnostic Mechanism (continued)

#### Sense Signal Maximum Voltage



Figure 33. Sense Signal Maximum Voltage  $V_{IS(SAT)} = f(T_J;V_S)$ 



Sense Signal Maximum Current

Figure 34. Sense Signal Maximum Current in Fault Condition  $I_{IS(FAULT)} = f(T_J;V_S)$ 



# **Characterisation – Input Pins**

### Input Voltage Threshold ON to OFF

Input Voltage Threshold OFF to ON



Figure 35. Input Voltage Threshold  $V_{IN(L)} = f(T_J; V_S)$ 





Figure 36. Input Voltage Threshold  $V_{IN(H)} = f(T_J; V_S)$ 



# Characterisation – Input Pins (continued)

### Input Voltage Hysteresis



Figure 37. Input Voltage Hysteresis  $V_{IN(HYS)} = f(T_J;V_S)$ 



Figure 38. Input Current High Level  $I_{IN(H)} = f(T_J; V_S)$ 

#### Input Current High Level



### Application Information (Note 23)

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.



Figure 39. Application Circuit Diagram

Note: 23. This is a simplified example of an application circuit. The function must be verified in the real application.

| Reference        | Value           | Purpose                                                                                              |
|------------------|-----------------|------------------------------------------------------------------------------------------------------|
| RINx             | 4.7kΩ           | Connect to the micro controller for overvoltage, reverse polarity protections                        |
| Rden             | 4.7kΩ           | Connect to the micro controller for overvoltage, reverse polarity protections                        |
| Rpdx             | 47kΩ            | Improve immunity to electromagnetic noise                                                            |
| R <sub>IS</sub>  | 1.2kΩ           | Sense resistor                                                                                       |
| Rsense           | 4.7kΩ           | Overvoltage, reverse polarity, loss of ground. Value to be tuned with micro controller specification |
| Rolx             | 1.5kΩ           | For open load in OFF diagnostic                                                                      |
| R <sub>A/D</sub> | 4.7kΩ           | Protection for the micro controller during overvoltage, reverse polarity                             |
| Rgnd             | 1kΩ             | To keep the device GND at a stable potential during clamping                                         |
| D1               | BAS21           | Protection of the device during reverse polarity                                                     |
| Z1               | 7V Zener diode  | Protection of the micro controller during overvoltage                                                |
| Z2               | 36V Zener diode | Protection of the device during overvoltage                                                          |
| T1               | BC 807          | Switch the battery voltage for open load in OFF diagnostic                                           |
| CSENSE           | 100pF           | Sense signal filtering                                                                               |
| Cvs              | 100nF           | Filtering of the voltage spikes on the battery line                                                  |
| COUTx            | 4.7nF           | Protection of the device during ESD and BCI                                                          |

Table 4. Bill of Materials



### Ordering Information (Note 24)

| Part Number       | Package | Marking   | Reel Size (inches) | Tape Width (mm) | Packing |         |
|-------------------|---------|-----------|--------------------|-----------------|---------|---------|
| Fait Number       |         |           |                    |                 | Qty.    | Carrier |
| ZXMS82120S14PQ-13 | SO-14EP | ZXMS82120 | 13                 | 16              | 2500    | Reel    |

Note: 24. For packaging details, go to our website at https://www.diodes.com/design/support/packaging/diodes-packaging/.

# Marking Information



Code Marking
 Code Marking
 CAMS82120: Product Type Marking Code
 YY or YY: Year (ex: 23 = 2023)
 WW or WW: Week 01 to 52;
 52 represents week 52 and 53



### **Package Outline Dimensions**

Please see http://www.diodes.com/package-outlines.html for the latest version.



SO-14EP

#### SO-14EP Dim Max Min Α 1.75 0.00 0.10 **A1** A2 1.25 1.55 b 0.31 0.51 С 0.10 0.25 8.55 8.75 D D2 7.40 7.60 Ε 5.80 6.20 E1 3.80 4.00 E2 2.50 2.70 1.27 BSC е 0.25 0.50 h L 0.40 1.27 L1 1.04 REF L2 0.25 BSC θ 0° 8° θ1 5° 15° θ2 0° --aaa 0.10 bbb 0.20 CCC 0.10 ddd 0.25 eee 0.10 All Dimensions in mm

### **Suggested Pad Layout**

Please see http://www.diodes.com/package-outlines.html for the latest version.



| Dimensions | Value<br>(in mm) |  |  |  |
|------------|------------------|--|--|--|
| С          | 1.270            |  |  |  |
| C1         | 5.400            |  |  |  |
| G          | 0.550            |  |  |  |
| Х          | 0.600            |  |  |  |
| X1         | 7.750            |  |  |  |
| Y          | 1.500            |  |  |  |
| Y1         | 2,800            |  |  |  |

### **Mechanical Data**

- Moisture Sensitivity: Level 1 per J-STD-020
- Terminals: Finish Matte Tin Plated Leads, Solderable per MIL-STD-202, Method 208 (3)
- Weight: 0.15 grams (Approximate)



#### **IMPORTANT NOTICE**

1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.

3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.

4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.

5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (<u>https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/</u>) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.

7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.

8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.

9. This Notice may be periodically updated with the most recent version available at <a href="https://www.diodes.com/about/company/terms-and-conditions/important-notice">https://www.diodes.com/about/company/terms-and-conditions/important-notice</a>

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners. © 2023 Diodes Incorporated. All Rights Reserved.

#### www.diodes.com