

# N-channel 40 V, 5.8 mΩ typ., 80 A STripFET™ VI DeepGATE™ Power MOSFET in a IPAK package

Datasheet - production data



Figure 1. Internal schematic diagram



#### **Features**

| Order code | $V_{DS}$ | R <sub>DS(on)</sub> max | Ι <sub>D</sub> |
|------------|----------|-------------------------|----------------|
| STU80N4F6  | 40 V     | $6.3~\mathrm{m}\Omega$  | 80 A           |

- · Low gate charge
- Very low on-resistance
- · High avalanche ruggedness

#### **Applications**

· Switching applications

#### **Description**

This device is an N-channel Power MOSFET developed using the  $6^{th}$  generation of STripFET<sup>TM</sup> DeepGATE<sup>TM</sup> technology, with a new gate structure. The resulting Power MOSFET exhibits the lowest  $R_{DS(on)}$  in all packages.

**Table 1. Device summary** 

| Order code | Marking | Package | Packaging |
|------------|---------|---------|-----------|
| STU80N4F6  | 80N4F6  | IPAK    | Tube      |

Contents STU80N4F6

### **Contents**

| 1 | Electrical ratings                      | 3  |
|---|-----------------------------------------|----|
| 2 | Electrical characteristics              | 4  |
|   | 2.1 Electrical characteristics (curves) | 6  |
| 3 | Test circuits                           | 8  |
| 4 | Package mechanical data                 | 9  |
| 5 | Revision history                        | 12 |

STU80N4F6 Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                         | Parameter                                                                                   | Value      | Unit |
|--------------------------------|---------------------------------------------------------------------------------------------|------------|------|
| V <sub>DS</sub>                | Drain-source voltage                                                                        | 40         | V    |
| V <sub>GS</sub>                | Gate-source voltage                                                                         | ± 20       | V    |
| I <sub>D</sub> <sup>(1)</sup>  | Drain current (continuous) at T <sub>C</sub> = 25 °C                                        | 80         | Α    |
| I <sub>D</sub> <sup>(1)</sup>  | Drain current (continuous) at T <sub>C</sub> = 100 °C                                       | 56         | Α    |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed) 320                                                                  |            | Α    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C 70                                              |            | W    |
| I <sub>AV</sub>                | Avalanche current, repetitive or not-repetitive (pulse width limited by T <sub>Jmax</sub> ) | e 40       |      |
| E <sub>AS</sub>                | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AV}$ , $V_{DD} = 25$ V)    | 149        |      |
|                                | Derating factor 0.47                                                                        |            | W/°C |
| T <sub>stg</sub>               | Storage temperature                                                                         | -55 to 175 | °C   |
| T <sub>j</sub>                 | Max. operating junction temperature                                                         | -55 to 175 |      |

<sup>1.</sup> Current limited by package.

Table 3. Thermal data

|   | Symbol                | Parameter                               | Value | Unit |
|---|-----------------------|-----------------------------------------|-------|------|
| Ī | R <sub>thj-case</sub> | Thermal resistance junction-case max    | 2.14  | °C/W |
| Ī | R <sub>thj-amb</sub>  | Thermal resistance junction-ambient max | 100   | °C/W |

<sup>2.</sup> Pulse width limited by safe operating area

Electrical characteristics STU80N4F6

### 2 Electrical characteristics

(T<sub>C</sub> = 25 °C unless otherwise specified)

Table 4. On /off states

| Symbol               | Parameter                                                | Test conditions                                                          | Min. | Тур. | Max.     | Unit     |
|----------------------|----------------------------------------------------------|--------------------------------------------------------------------------|------|------|----------|----------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                        | $I_D = 250 \mu\text{A},  V_{GS} = 0$                                     | 40   |      |          | V        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 40 V<br>V <sub>DS</sub> = 40 V, T <sub>C</sub> =125 °C |      |      | 1<br>100 | μA<br>μA |
| I <sub>GSS</sub>     | Gate-body leakage current (V <sub>DS</sub> = 0)          | V <sub>GS</sub> = ± 20 V                                                 |      |      | ± 100    | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}, I_{D} = 250 \mu\text{A}$                               | 2    |      | 4        | ٧        |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 40 A                            |      | 5.8  | 6.3      | mΩ       |

#### Table 5. Dynamic

| Symbol           | Parameter                    | Test conditions                                | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance            |                                                | -    | 2150 | -    | pF   |
| C <sub>oss</sub> | Output capacitance           | V <sub>DS</sub> = 25 V, f = 1 MHz,             | -    | 335  | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance | V <sub>GS</sub> = 0                            | -    | 160  | -    | pF   |
| Qg               | Total gate charge            | V <sub>DD</sub> = 20 V, I <sub>D</sub> = 80 A, | -    | 36   | -    | nC   |
| Q <sub>gs</sub>  | Gate-source charge           | V <sub>GS</sub> = 10 V                         | -    | 11   | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge            | (see Figure 14)                                | -    | 9    | -    | nC   |

#### Table 6. Switching times

| Symbol               | Parameter           | Test conditions                                                                                            | Min. | Тур. | Max | Unit |
|----------------------|---------------------|------------------------------------------------------------------------------------------------------------|------|------|-----|------|
| t <sub>d(on)</sub>   | Turn-on delay time  | $V_{DD} = 20 \text{ V}, I_{D} = 40 \text{ A},$ $R_{G} = 4.7 \Omega, V_{GS} = 10 \text{ V}$ (see Figure 15) | -    | 10.5 | -   | ns   |
| t <sub>r</sub>       | Rise time           |                                                                                                            | -    | 7.6  | -   | ns   |
| t <sub>d</sub> (off) | Turn-off delay time |                                                                                                            | -    | 46.1 | -   | ns   |
| t <sub>f</sub>       | Fall time           |                                                                                                            | -    | 11.9 | -   | ns   |

Table 7. Source drain diode

| Symbol                          | Parameter                     | Test conditions                                                                                       | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                                       | -    |      | 80   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                                       | -    |      | 320  | Α    |
| V <sub>SD</sub> (2)             | Forward on voltage            | I <sub>SD</sub> = 40 A, V <sub>GS</sub> = 0                                                           | -    |      | 1.3  | ٧    |
| t <sub>rr</sub>                 | Reverse recovery time         |                                                                                                       | -    | 41.1 |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | $I_{SD} = 80 \text{ A, di/dt} = 100 \text{ A/}\mu\text{s}$<br>$V_{DD} = 32 \text{ V (see Figure 17)}$ | -    | 43.6 |      | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | TOD = SE T (SSS Figure 77)                                                                            | -    | 2.1  |      | Α    |

<sup>1.</sup> Pulse width limited by safe operating area.

<sup>2.</sup> Pulsed: pulse duration = 300  $\mu$ s, duty cycle 1.5%

Electrical characteristics STU80N4F6

#### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance





Figure 4. Output characteristics

Figure 5. Transfer characteristics





Figure 6. Gate charge vs gate-source voltage

Figure 7. Static drain-source on-resistance





STU80N4F6 Electrical characteristics

Figure 8. Capacitance variations

Figure 9. Drain-source diode forward characteristics





Figure 10. Normalized gate threshold voltage vs temperature

Figure 11. Normalized on-resistance vs temperature





Figure 12. Normalized V<sub>(BR)DSS</sub> vs temperature



Test circuits STU80N4F6

### 3 Test circuits

Figure 13. Switching times test circuit for resistive load

Figure 14. Gate charge test circuit



Figure 15. Test circuit for inductive load switching and diode recovery times

Figure 16. Unclamped inductive load test circuit



Figure 17. Unclamped inductive waveform

Figure 18. Switching time waveform



## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

Eb4 L2 D L1 *b2 (3x)* Н b (3x) V1 -*B5* -e1— 0068771\_K

Figure 19. IPAK (TO-251) drawing

Table 8. IPAK (TO-251) mechanical data

| DIM |      | mm.   |      |
|-----|------|-------|------|
| DIW | min. | typ.  | max. |
| А   | 2.20 |       | 2.40 |
| A1  | 0.90 |       | 1.10 |
| b   | 0.64 |       | 0.90 |
| b2  |      |       | 0.95 |
| b4  | 5.20 |       | 5.40 |
| B5  |      | 0.30  |      |
| С   | 0.45 |       | 0.60 |
| c2  | 0.48 |       | 0.60 |
| D   | 6.00 |       | 6.20 |
| Е   | 6.40 |       | 6.60 |
| е   |      | 2.28  |      |
| e1  | 4.40 |       | 4.60 |
| Н   |      | 16.10 |      |
| L   | 9.00 |       | 9.40 |
| L1  | 0.80 |       | 1.20 |
| L2  |      | 0.80  | 1.00 |
| V1  |      | 10°   |      |

Revision history STU80N4F6

# 5 Revision history

**Table 9. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                         |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26-Oct-2012 | 1        | Initial release.                                                                                                                                                |
| 01-Mar-2013 | 2        | <ul> <li>Added: IPAK package</li> <li>The part number STI80N4F6 has been moved to a separate datasheet</li> <li>Added: Figure 2, 3, 4, 5, 6, 7 and 9</li> </ul> |
| 05-Mar-2013 | 3        | <ul><li>Minor text changes</li><li>Modified: Table 3</li></ul>                                                                                                  |
| 28-Feb-2014 | 4        | - The part number STD80N4F6 has been moved to a separate datasheet - Minor text changes                                                                         |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

 ${\bf STMicroelectronics}\ group\ of\ companies$ 

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

