

# AOZ1382DI-01

ECPower<sup>™</sup> Type-C PD Ideal Diode Sink/ Source Combo 2-in-1 Protection Switch

## **General Description**

AOZ1382DI-01 integrates two back-to-back power switches and control circuitry into one single package to provide all the functionality and protection needed for sourcing and sinking current through a USB Type-C port with PD capability.

The sink function features Ideal Diode True Reverse Current Blocking (IDTRCB). It supports power ORing configurations and can sink current from the Type-C port through a back-to-back MOSFET with only  $20 \,\mathrm{m}\Omega$  ON resistance from VBUS to VCHG pin. The VBUS operating range is from 3.4 V to 23 V under sink mode with absolute maximum rating of 28V on both VBUS and VCHG pins. There is Under-Voltage Lock Out (UVLO) and Over-Voltage Lock Out (OVLO) on VBUS. The sink switch has an active low enable input to support dead battery operation and its soft-start is adjustable through an external capacitor through the SS pin.

The source function provides power to the VBUS from V5V through a separate back-to-back MOSFET with  $39 \text{ m}\Omega$  ON resistance. The input operating range at V5V pin is from 3.4V to 5.5V. The sourcing switch is also protected by UVLO and OVLO. There is internal soft-start to control inrush current. The current limit can be adjusted from 500 mA to 3.5A with an external resistor. The source function has short circuit protection that shuts off the switch quickly to prevent input droop and system brown out. The sourcing switch also features a FON pin for fast turn-on capability to support the Fast Role Swap (FRS) function

AOZ1382DI-01 has True Reverse Current Blocking (TRCB) function in the source modes and Ideal Diode True Reverse Current Blocking (IDTRCB) in the sink mode. The back-to-back MOSFET automatically prevents reverse current when the output voltage exceeds the input voltage. The device is also protected by thermal shutdown. There are two FLTB flags, FLTB\_SNK for sink mode and FLTB\_SRC for source mode, which are open drain outputs and each will be pulled low independently for fault condition. AOZ1382DI is available in a 3mm x 5.2mm DFN-20L package and can operate from -40°C to +85°C temperature range.

### Features

- Support Type-C PD sink and source mode
- 10 A Sink Continuous Current
- 20 A Sink Pulsed Current (10 ms @ 2% Duty Cycle)
- Thermal shutdown protection
- IEC 62368-1: 2014 Certification No US-36226-M2-UL
- ± 2.5 kV HBM rating
- ± 1 kV CDM rating
- IEC 61000-4-2 ± 8 kV on VBUS
- IEC 61000-4-5 40 V on VBUS (no cap)
- Sink Switch Features:
  - Ideal Diode True Reverse Current Blocking (IDTRCB)
  - 20 mΩ ON resistance
  - 3.4 V to 23 V operating voltage
  - VBUS and VCHG rated 28V
  - Under Voltage Lock Out (UVLO)
  - Programmable soft-start
  - Enable active low for dead battery operation
- Source Switch Features:
  - 39mΩ ON resistance
  - FRS (Fast Role Swap) support
  - 3.4 V to 5.5 V operating voltage
  - True Reverse Current Blocking (TRCB)
  - Programmable current limit (OCP)
  - Internal soft-start
  - Enable active high
- 3mm x 5.2mm DFN-20L package

#### **Applications**

- Thunderbolt/USB Type-C PD ports
- Portable devices
- Notebooks
- Ultrabooks
- Docking Stations/Dongles
- Power ORing Applications





## **Typical Application**





## **Ordering Information**

| Part Number  | Fault Recovery | Junction Temperature Range | Package      | Environmental |
|--------------|----------------|----------------------------|--------------|---------------|
| AOZ1382DI-01 | Auto-Recovery  | -40 °C to +125 °C          | DFN3x5.2-20L | RoHS          |



AOS Green Products use reduced levels of Halogens, and are also RoHS compliant.

Please visit www.aosmd.com/media/AOSGreenPolicy.pdf for additional information.

Pin Configuration



Figure 1. DFN3x5.2-20L (Top Transparent View)



## **Pin Description**

| Pin Number     | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                                                     |
|----------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 10          | GND      | Ground connection.                                                                                                                                                                                                                                                                                                                                                               |
| 2              | ILIM     | Current limit setting for Source mode. Connect a resistor to this pin to set the threshold of current limit.                                                                                                                                                                                                                                                                     |
| 3, 4           | V5V      | Source mode power input from 5V power bus.                                                                                                                                                                                                                                                                                                                                       |
| 5,6            | VCHG     | Sink mode power output to battery charger.                                                                                                                                                                                                                                                                                                                                       |
| 7              | CD       | Common drain sense pin. This pin must be connected to the EXP and electrically isolated. No external load is allowed on this pin.                                                                                                                                                                                                                                                |
| 8              | CAP      | Connect a 1 nF Capacitor to GND. No external load is allowed on this pin.                                                                                                                                                                                                                                                                                                        |
| 9              | ENB_SNK  | Enable for Sink mode. Active low.                                                                                                                                                                                                                                                                                                                                                |
| 11             | SS_SNK   | Soft start slew rate control for Sink mode.                                                                                                                                                                                                                                                                                                                                      |
| 12             | FLTB_SNK | Open drain fault indicator for Sink mode. Connect a pull up resistor from this pin to 5V supply                                                                                                                                                                                                                                                                                  |
| 13             | NC       | No connect.                                                                                                                                                                                                                                                                                                                                                                      |
| 14, 15, 16, 17 | VBUS     | Common power bus for VCHG and V5V. It is connected to VCHG for Sink mode or V5V for Source mode.                                                                                                                                                                                                                                                                                 |
| 18             | EN_SRC   | Enable for Source function. Active high.                                                                                                                                                                                                                                                                                                                                         |
| 19             | FLTB_SRC | Open drain fault indicator for Source mode. Connect a pull up resistor from this pin to 5V supply.                                                                                                                                                                                                                                                                               |
| 20             | FON      | Fast Role Swap (FRS) function control for Source mode.                                                                                                                                                                                                                                                                                                                           |
| EXP            | EXP      | Exposed Thermal Pad. It is the common drain node of the internal back-back sink switches and it must be electrically isolated. Solder to a metal surface directly underneath EXP and connect to floating Cu thermal pads on multiple PCB layers through VIAs. For best thermal performance make the floating Cu pads as large as possible and connect to EXP with multiple VIAs. |



## Absolute Maximum Ratings

Exceeding the Absolute Maximum ratings may damage the device.

| Parameter                                                      | Rating            |
|----------------------------------------------------------------|-------------------|
| VBUS, VCHG, CD to GND                                          | -0.3V to 28V      |
| V5V to GND                                                     | -0.3 V to 6 V     |
| Control Inputs<br>ENB_SNK, EN_SRC, SS_SNK, ILIM,<br>FON to GND | -0.3V to 6V       |
| Outputs<br>FLTB_SNK, FLTB_SRC to GND                           | -0.3 V to 6 V     |
| CAP to VIN                                                     | -0.3 V to 6 V     |
| Junction Temperature (T <sub>J</sub> )                         | +150 °C           |
| Storage Temperature (T <sub>S</sub> )                          | -65 °C to +150 °C |
| ESD Rating HBM/CDM All Pins                                    | ±2.5 kV / ±1 kV   |
| IEC 61000-4-2 on VBUS (Air and Contact)                        | ±8 kV             |

#### **Recommended Operating Conditions**

The device is not guaranteed to operate beyond the Maximum Recommended Operating Conditions.

| Parameter                                                                         | Rating            |
|-----------------------------------------------------------------------------------|-------------------|
| VBUS, VCHG, CD to GND                                                             | 3.4 V to 23 V     |
| V5V to GND                                                                        | 0 V to 5.5 V      |
| Control Inputs<br>ENB_SNK, EN_SRC, SS_SNK, ILIM,<br>FON to GND                    | 0 V to 5.5 V      |
| Outputs<br>FLTB_SNK, FLTB_SRC to GND                                              | 0 V to 5.5 V      |
| CAP to VIN                                                                        | -3.0 V to 5.5 V   |
| Sink Switch DC Current (I <sub>SW_SNK</sub> )                                     | 0A to 10A         |
| Peak Sink Switch Current (I <sub>SW_PK</sub> ) for 10 ms @ 2% Duty Cycle          | 20A               |
| Source Switch DC Current (I <sub>SW_SRC</sub> )                                   | 0A to 3.5A        |
| Junction Temperature (T <sub>J</sub> )                                            | -40 °C to +125 °C |
| Package Thermal Resistance<br>Evaluation Board<br>DFN3x5.5-17L (Θ <sub>JA</sub> ) | 36°C/W            |

## **Electrical Characteristics for Sink Mode Switch**

T<sub>A</sub> = 25 °C, VBUS = 20 V, FON = 0 V, ENB\_SNK = 0 V, EN\_SRC = 0 V, unless otherwise specified.

| Symbol                    | Parameter Conditions             |                                                                  | Min | Тур  | Мах  | Units |
|---------------------------|----------------------------------|------------------------------------------------------------------|-----|------|------|-------|
| Sink Mode Ge              | eneral Characteristics           |                                                                  |     | 1    | I    | 1     |
| V <sub>BUS</sub>          | Input Supply Voltage             |                                                                  | 3.4 |      | 23   | V     |
| V <sub>UVLO_SNK</sub>     | Under-voltage Lockout Threshold  | VBUS rising                                                      | 3.0 |      | 3.35 | V     |
| V <sub>UVLO_SNK_HYS</sub> | Under-voltage Lockout Hysteresis | VBUS rising                                                      |     | 0.25 |      | V     |
| I <sub>VBUS_ON_SNK</sub>  | Input Quiescent Current          | $V_{BUS} = 20 V$ , $I_{VCHG} = 0 A$                              |     | 550  |      | μA    |
| IVBUS_OFF_SNK             | Input Quiescent Current          | $V_{BUS} = 20 V, I_{VCHG} = 0A,$<br>ENB_SNK = 5V                 |     | 32   |      | μA    |
| I <sub>VCHG_OFF</sub>     | Input Shutdown Current           | V <sub>CHG</sub> = 20 V, V <sub>BUS</sub> = 0 V,<br>ENB_SNK = 5V |     | 32   |      | μA    |
| R <sub>ON_SNK</sub>       | Output Leakage Current           | $I_{VBUS} = 1A^{(1)}$                                            |     | 20   |      | mΩ    |
|                           | able and Fault Logic             |                                                                  |     |      |      |       |
| V <sub>ENB_SNK_H</sub>    | Enable Input High Voltage        | ENB_SNK rising                                                   | 1.4 |      |      | V     |
| V <sub>ENB_SNK_L</sub>    | Enable Input Low Voltage         | ENB_SNK falling                                                  |     |      | 0.6  | V     |
| I <sub>ENB_SNK</sub>      | Enable Input Bias Current        | ENB_SNK = 1.8 V                                                  |     |      | 10   | μA    |
| V <sub>FLTB_SNK</sub>     | Fault Pull-down Voltage          | I <sub>SINK</sub> = 3mA                                          |     |      | 0.3  | V     |



## Electrical Characteristics for Sink Mode Switch (Continued)

T<sub>A</sub> = 25 °C, VBUS = 20 V, FON = 0 V, ENB\_SNK = 0 V, EN\_SRC = 0 V, unless otherwise specified.

| Symbol                    | Parameter                                | Conditions                                                               | Min  | Тур | Max | Units |
|---------------------------|------------------------------------------|--------------------------------------------------------------------------|------|-----|-----|-------|
| Sink Mode Ov              | er-Voltage Protection                    |                                                                          |      |     |     |       |
| V <sub>OVLO_SNK</sub>     | Overvoltage Lockout Threshold            | VBUS rising                                                              | 23.1 | 24  | 25  | V     |
| V <sub>OVLO_SNK_HYS</sub> | Overvoltage Lockout Hysteresis           | VBUS falling                                                             |      | 300 |     | mV    |
| t <sub>ovlo_deb_snk</sub> | Over-Voltage Protection<br>Debounce Time | From VBUS $\ge$ V <sub>OVLO_SNK</sub> to switch turns off                |      | 512 |     | μs    |
| Sink Mode Ide             | al Diode True Reverse Current            | Blocking (IDTRCB)                                                        |      |     |     |       |
| V <sub>IDTRCB_SNK</sub>   | IDTRCB Regulation Voltage                | VBUS – VCHG                                                              |      | 35  |     | mV    |
| V <sub>TRCB_SNK</sub>     | Fast TRCB Threshold                      | VCHG – VBUS                                                              |      | 100 |     | mV    |
| Dynamic Char              | acteristics                              |                                                                          |      |     |     |       |
| t <sub>DLY_ON_SNK</sub>   | Turn-On Delay Time                       | ENB_SNK to VCHG at 10% of VBUS $C_{CHG}$ = 10 µF, $C_{SS}$ = 5.6 nF      |      | 8   |     | ms    |
| t <sub>ON_SNK</sub>       | Turn-On Rise Time                        | VCHG rising from 10% to 90% of VBUS $C_{CHG}$ = 10 µF, $C_{SS}$ = 5.6 nF |      | 1.9 |     | ms    |
| t <sub>OFF_SNK</sub>      | Turn-Off Fall Time                       | From ENB_SNK falling edge to<br>I <sub>VBUS</sub> = 0A                   |      | 32  |     | μs    |
| t <sub>REC_SNK</sub>      | Auto Restart Time after Fault            |                                                                          |      | 64  |     | ms    |
| Thermal Shute             | lown for Sink Mode                       |                                                                          |      |     |     |       |
| T <sub>TSD_SNK</sub>      | Thermal shutdown Threshold               | Temperature rising                                                       |      | 140 |     | °C    |
| T <sub>TSD_SNK_HYS</sub>  | Thermal Shutdown Hysteresis              | Temperature falling                                                      |      | 30  |     | °C    |



## **Electrical Characteristics for Source Mode Switch**

 $T_A = 25 \degree$ C, VBUS = 20 V, FON = 0 V, ENB\_SNK = 5 V, EN\_SRC = 5 V, unless otherwise specified.

| Symbol                    | Parameter                             | Conditions                                         | Min  | Тур  | Max  | Units |
|---------------------------|---------------------------------------|----------------------------------------------------|------|------|------|-------|
| Source Mode               | General Characteristics               |                                                    |      |      |      |       |
| V <sub>V5V</sub>          | Input Supply Voltage                  |                                                    | 3.4  |      | 5.5  | V     |
| V <sub>UVLO_SRC</sub>     | Under-Voltage Lockout Threshold       | V5V rising                                         | 3    | 3.25 | 3.35 | V     |
| V <sub>UVLO_SRC_HYS</sub> | Under-Voltage Lockout<br>Hysteresis   | V5V falling                                        |      | 200  |      | mV    |
| I <sub>V5V_ON_SRC</sub>   | Input Quiescent Current               | V5V = 5 V, I <sub>VBUS</sub> = 0A                  |      | 125  |      | μA    |
| I <sub>V5V_OFF_SRC</sub>  | Input Shutdown Current                | V5V = 5V, EN_SRC = 0V                              |      | 6    |      | μA    |
| R <sub>ON_SRC</sub>       | Switch On Resistance                  | V5V = 5 V, I <sub>VBUS</sub> = 0A                  |      | 39   |      | mΩ    |
| Source Mode I             | Enable, Fast On, and Fault Log        | ic                                                 |      | 1    |      |       |
| V <sub>EN_SRC_H</sub>     | Enable Input Logic High<br>Threshold  | EN_SRC rising                                      | 1.4  |      |      | V     |
| V <sub>EN_SRC_L</sub>     | Enable Input Logic Low<br>Threshold   | EN_SRC falling                                     |      |      | 0.4  | V     |
| I <sub>EN_SRC</sub>       | Enable Input Bias Current             | EN_SRC = 1.8V                                      |      | 1    | 1.5  | μA    |
| V <sub>FON_H</sub>        | Fast-On Input Logic High<br>Threshold | FON rising                                         | 1.4  |      |      | V     |
| V <sub>FON_L</sub>        | Fast-On Input Logic Low<br>Threshold  | FON falling                                        |      |      | 0.4  | V     |
| I <sub>FON</sub>          | Fast-On Input Bias Current            | FON = 1.8 V                                        |      | 1.5  | 4    | μA    |
| V <sub>FLTB_SRC</sub>     | Fault Pull-down Voltage               | I <sub>SINK</sub> = 3 mA                           |      |      | 0.3  | V     |
| Source Mode (             | Over-Voltage Protection               |                                                    |      |      |      |       |
| V <sub>OVLO_SRC</sub>     | Over-voltage Lockout Threshold        | V5V rising                                         | 5.7  | 5.9  | 6    | V     |
| V <sub>OVLO_SRC_HYS</sub> | Over-voltage Lockout Hysteresis       | V5V falling                                        |      | 250  |      | mV    |
| t <sub>DELAY_OVLO_</sub>  | OVP Turn-Off Delay                    |                                                    |      | 3.5  |      | μs    |
| Source Mode               | Over-Current Protection               |                                                    |      |      |      |       |
|                           |                                       | VBUS = 5 V, $R_{LIM}$ = 4.02 k $\Omega$            | 3.15 | 3.5  | 3.85 |       |
| I <sub>LIM</sub>          | Current Limit Threshold               | VBUS = 5 V, $R_{LIM}$ = 7.1 k $\Omega$             | 1.78 | 2    | 2.22 | A     |
|                           |                                       | VBUS = 5V, R <sub>LIM</sub> = 14.3 kΩ              | 0.9  | 1    | 1.1  |       |
| t <sub>OCP_FLTB_SRC</sub> | Over-Current Flag Delay               | From $I_{VBUS} \ge I_{LIM}$ to FLTB_SRC pulled low |      | 10   |      | ms    |
| Source Mode 1             | True Reverse-Current Blocking         | (TRCB)                                             |      |      |      |       |
| V <sub>T_TRCB_SRC</sub>   | TRCB Protection Trip Point            | VBUS - V5V, VBUS rising                            |      | 25   |      | mV    |
| V <sub>R_TRCB_SRC</sub>   | TRCB Protection Release Trip<br>Point | V5V - VBUS, VBUS falling                           |      | 40   |      | mV    |
| V <sub>TRCB_SRC_HYS</sub> | TRCB Hysteresis                       | V <sub>T_TRCB_SRC</sub> + V <sub>R_TRCB_SRC</sub>  |      | 65   |      | mV    |
| t <sub>TRCB_SRC</sub>     | TRCB Response Time                    | VBUS - V5V > $V_{T_{TRCB}SRC}$ + 500 mV            |      | 600  |      | ns    |



## **Electrical Characteristics for Source Mode Switch** (Continued)

 $T_A = 25 \degree$ C, VBUS = 20 V, FON = 0 V, ENB\_SNK = 5 V, EN\_SRC = 5 V, unless otherwise specified.

| Symbol                   | Parameter                                                           | Conditions                                                 | Min | Тур | Max | Units |
|--------------------------|---------------------------------------------------------------------|------------------------------------------------------------|-----|-----|-----|-------|
| Source Mode              | Dynamic Characteristics                                             |                                                            |     |     |     |       |
| t <sub>DLY_ON_SRC</sub>  | Turn-On Delay Time (From EN_<br>SRC = VEN_SRC_H to VBUS =<br>0.5 V) | $R_{VBUS}$ = 100 $\Omega$ , $C_{VBUS}$ = 1 $\mu$ F         |     | 2.1 |     | ms    |
| t <sub>ON_SRC</sub>      | Turn-On Time (VBUS from 0.5 V to 4.5 V)                             | $R_{VBUS}$ = 100 $\Omega$ , $C_{VBUS}$ = 1 $\mu$ F         |     | 2.7 |     | ms    |
| t <sub>FON</sub>         | Fast Turn-On Time (From EN_<br>SRC = VEN_SRC_H to VBUS =<br>4.75 V) | FON=5V, $R_{VBUS}$ = 100 $\Omega$ , $C_{VBUS}$ = 1 $\mu$ F |     | 50  | 100 | μs    |
| t <sub>S_FON</sub>       | Fast Turn-On Setup Time                                             | FON=5V before EN_SRC, = $V_{EN_{SRC_{H}}}$                 | 100 |     |     | μs    |
| t <sub>H_FON</sub>       | Fast Turn-On Hold Time                                              | FON=5V after EN_SRC, = V <sub>EN_SRC_H</sub>               | 40  |     |     | μs    |
| t <sub>REC_SRC</sub>     | Auto Restart Time after Fault                                       |                                                            |     | 24  |     | ms    |
| Thermal Shute            | down for Source Mode                                                |                                                            |     |     |     |       |
| T <sub>TSD_SRC</sub>     | Thermal Shutdown Threshold                                          | Temperature rising                                         |     | 140 |     | °C.   |
| T <sub>TSD_SRC_HYS</sub> | Thermal Shutdown Hysteresis                                         | Temperature falling                                        |     | 30  |     | C     |

Note:

1. RON is tested at 1A in test mode to bypass ideal diode regulation



## Functional Block Diagram





## **Timing Diagrams**







Figure 3. Over-Voltage Protection (OVP) Operation in Sink Mode



Figure 4. Turn-on Delay and Turn-on Time in Source Mode



## Timing Diagrams (Continued)



Figure 5. Turn-on Time with Fast Role Swap (FRS) in Source Mode



Figure 6. True Reverse Current Blocking (RCB) Operation in Source Mode



Figure 7. Over-Voltage Protection (OVP) Operation in Source Mode



## **Typical Characteristics for Sink Mode**

 $T_A = 25$  °C, VBUS = 20V, ENB\_SNK = EN\_SRC = 0V,  $C_{VBUS} = 10 \,\mu$ F,  $C_{VCHG} = 10 \,\mu$ F,  $C_{SS} = 5.6 \,n$ F,  $C_{CAP} = 1 \,n$ F, unless otherwise specified.



## **Typical Characteristics for Source Mode**

ALPHA & OMEGA SEMICONDUCTOR

 $T_A = 25 \degree C$ , ENB\_SNK = EN\_SRC = 5 V, FON = 0V,  $C_{VBUS} = 10 \ \mu$ F,  $C_{V5V} = 80 \ \mu$ F,  $R_{LIM} = 4.75 \ k\Omega$ ,  $C_{CAP} = 1 \ n$ F, Load = 1.9 $\Omega$ , unless otherwise specified.













20µs/div





Source Mode Short Circuit Protection, Thermal Shutdown and Auto Restart



## Typical Characteristics for Source Mode (Continued)

 $T_A = 25 \degree C$ , ENB\_SNK = EN\_SRC = 5 V, FON = 0V,  $C_{VBUS} = 10 \ \mu$ F,  $C_{V5V} = 80 \ \mu$ F,  $R_{LIM} = 4.75 \ k\Omega$ ,  $C_{CAP} = 1 \ n$ F, Load = 1.9 $\Omega$ , unless otherwise specified.





#### **Functional Description**

AOZ1382DI-01 can operate in both sink and source mode as selected by ENB\_SNK and EN\_SRC. Only one mode can be active at any time. The sinking mode acts as a load for the USB Type-C connector. It passes current from the connector (VBUS) to the output supply (VCHG). The sourcing mode acts as a power supply for the connector. It passes current from (V5V) to the connector (VBUS).

#### Sink Mode

The sinking mode power switch consists of a back-to-back connected N-channel MOSFET. It is capable of operating from 3.4V to 23V and rated up to 10A of DC current and 20A of pulsed current (10 ms @ 2% duty cycle). It features adjustable soft-start, over-voltage, under-voltage, and over temperature protections.

When the switch is enabled, the overall resistance between VBUS (input voltage) and VCHG (output voltage) is  $20 \text{ m}\Omega$ , minimizing power lose and thermal dissipation. The back-to-back configuration of MOSFET completely isolates VBUS from VCHG when turned off or when VCHG > VBUS, preventing leakage current back to VBUS pin of the connector.

The AOZ1382DI-01 is a high-side protection switch with programmable soft-start, over-voltage, and over-temperature protections. The Ideal diode TRCB allows multi-port solution for system power flexibility.

#### **Power Delivery Capability**

During start-up, the voltage at VCHG linearly ramps up to the VBUS voltage over a period of time set by the soft-start time. This ramp time is referred to as the soft-start time and is typically in milliseconds. Figure 8 illustrates the soft-start condition and power dissipation.



Figure 8. Soft-Start Power Dissipation

During this soft-start time, there will be a large voltage across the power switch. Also, there will be current I\_SW through the switch to charge the output capacitance. In addition, there may be load current to the downstream system as well. This total current is calculated as:

$$I_{SW} = C_{VCHG} \left( \frac{dVCHG}{dt} \right) + I_{SYS}$$

In the soft-start condition, the switch is operating in the linear mode, and power dissipation is high. The ability to handle this power is largely a function of the power MOSFET linear mode SOA and good package thermal performance  $\theta_{JC}$  (Junction-to-Case) as the soft-start ramp time is in milliseconds.  $\theta_{JA}$  (Junction-to-Ambient), which is more a function of PCB thermal performance, doesn't play a role.

With a high-reliability MOSFET as the power switch and superior packaging technology, the AOZ1382DI-01 is capable of dissipating this power. The power dissipated is:

Power Dissipation = 
$$I_SW \times (VBUS - VCHG)$$

To calculate the average power dissipation during the softstart period:  $\frac{1}{2}$  of the input voltage should be used as the output voltage will ramp towards the input voltage, as shown in Figure 8.

For example, if the output capacitance COUT is  $10\mu$ F, the input voltage VBUS is 20 V, the soft-start time is 2ms, and there is an additional 1A of system current (I\_SYS), then the average power being dissipated by the part is:

$$I_{SW} = 10 \ \mu F\left(\frac{20 \ V}{2 \ ms}\right) + 1 \ A = 1.1 \ A$$
  
Average Power Dissipation =  $1.1 \ A \times \frac{20 \ V}{2}$   
=  $11 \ W$ 

Referring to the SOA curve in Figure 9, the maximum power allowed for 2 ms is 120 W (6A x 20V or  $12 \text{ A} \times 10 \text{ V}$ ). The AOZ1382DI-01 power switch is robust enough to drive a large output capacitance with load in reasonable soft-start time.



Figure 9. Safe Operating Area (SOA) Curves for Power Switch

After soft-start is completed, the power switch is fully on, and it is at its lowest resistance. The power switch acts as a resistor. Under this condition, the power dissipation is much lower than the soft-start period. However, as this is a continuous current, a low on-resistance is required to minimize power dissipation. Attention must be paid to board layout so that losses dissipated in the sinking switch are dissipated to the PCB and hence the ambient.

With a low on-resistance of  $20\,m\Omega$ , the AOZ1382DI-01 provides the most efficient power delivery without much resistive power dissipation.

While Type C power delivery is limited to 20V @ 5A or a 100 W, many high-end laptops require peak currents far in excess of the 5A. While the thermal design current (TDC) for a CPU may be low, peak current (ICCmax in the case of Intel and EDP in the case of AMD) of many systems is often 2 x thermal design current. These events are typical of short duration (< 2ms) and low duty cycle, but they are important for system performance as a CPU/GPU capable of operating at several GHz can boost its compute power in those 2ms peak current events. The AOZ1382DI-01 can handle such short, high current, transient pulses without any reliability degradation, thus enhancing the performance of high-end systems when plugged into the Type C adaptor. The shorter the pulse and the lower the duty cycle, the higher the pulse current that the part can sustain. The part has enough time to dissipate the heat generated from the pulse current with longer off-time, as shown in Figure 10. For example, AOZ1382DI-01 can maintain 20A for 10 ms with a duty cycle of 2%.



Figure 10. AOZ1382DI-01 Sinking Switch Pulsed Current vs. Duration for a Given Duty Cycle

#### Enable (ENB\_SNK)

The active low ENB\_SNK pin is the ON/OFF control for the power switch. The device is enabled when the EN pin is low and not in UVLO state. The EN pin must be driven to a logic high (OFF) ( $V_{ENB_{SNK_H}}$ ) or logic low (ON) ( $V_{ENB_{SNK_L}}$ ) state to guarantee operation. AOZ1382DI-01 draws about 32 µA supply current when it is disabled.

#### Input Under-Voltage Lockout (UVLO)

The internal control circuit is powered from VBUS. The under-voltage lockout (UVLO) circuit monitors the voltage at the input pin (VBUS) and only allows the power switches to turn on when it is higher than 3.35 V (V<sub>UVLO SNK</sub>).

#### **Over-Voltage Protection (OVP)**

The voltages at VBUS pin are constantly monitored once the device is enabled. In case the voltage exceeds the OVLO threshold, over-voltage protection is activated:

- If the power switch is on, it will be turned off after OVP debounce time (t<sub>OVLO\_DEB\_SNK</sub>) to isolate VCHG from VBUS;
- 2. OVP will prevent power switch to be turned on if it is in off state;

In either case FLTB\_SNK pin is pulled low to report the fault condition. The device will restart once the OVP condition no longer exists.

#### Ideal Diode True Reverse Current Blocking (IDTRCB)

When the device is ON with no load or under light load conditions, it regulates VCHG to be 35mV below VBUS. As the load current is increasing or decreasing, the device adjusts the gate drive to maintain the 35mV drop from VBUS to VCHG. As the load current continues to increase the device increases the gate drive until the gate is fully turned on

and VBUS to VCHG drop is determined by IR drop through the MOSFET. If for any reason VCHG increases such that VBUS to VCHG drop to less than 0 V, the gate driver forces the switch to turn off. The 35mV VBUS to VCHG regulation ensures no reverse current flow under any conditions.

When the AOZ1382DI-01 is first enabled or during each auto-restart, power switch will be kept off if VCHG > VBUS.

#### Thermal Shutdown Protection (TSD)

When the die temperature reaches  $140^{\circ}C$  (T<sub>TSD\_SNK</sub>), the power switch is turned off. The device will be re-enabled once the temperature drop by the hysteresis threshold (T<sub>TSD\_SNK\_HYS</sub>).

#### Soft-Start Slew-Rate Control

When ENB\_SNK pin is asserted low, the slew rate control applies voltage on the gate of the power switch in a manner such that the output voltage is ramped up linearly until VCHG reaches VBUS voltage level. The output ramps up time  $(t_{ON\_SNK})$  is programmable by an external soft-start capacitor  $(C_{SS})$ . The following formula provides the estimated 10% to 90% ramp up time.

$$t_{ON\_SNK} = \left(\frac{VBUS}{24}\right) \times \left[\left(\frac{C_{SS}}{0.0023}\right) - 100\right]$$

where  $C_{SS}$  is in nF and  $t_{ON SNK}$  is in  $\mu$ s.

#### System Startup

The device is enabled when ENB\_SNK is low and VBUS is higher than UVLO threshold ( $V_{UVLO_SNK}$ ). The device will check if any fault condition exists. If no fault exists, the power switch is turned on and VCHG is then ramped up after enable delay ( $t_{DLY_ON_SNK}$ ), controlled by the soft-start time ( $t_{ON_SNK}$ ) until VCHG reaches VBUS voltage level. Soft start time can be programmed externally through SS input with a capacitor  $C_{SS}$  to control in-rush current.

#### **Fault Protection**

The AOZ1382DI-01 offers multiple protection against the following fault conditions: VBUS over-voltage (OVLO), True Reverse Current Blocking (TRCB) when VCHG>VBUS, and over temperature.

When the device is first enabled, the power switch is off and fault conditions are checked if any of these conditions exist:

- 1. VBUS is higher than the OVP threshold ( $V_{OVLO_SNK}$ );
- 2. TRCB when VCHG > VBUS
- Die temperature is higher than thermal shutdown threshold (T<sub>TSD\_SNK</sub>);

The power switch will not be turned on and FLTB\_SNK pin will be pulled low to indicate fault status of the device when OVP and/or TSD occur.

After the power switch turns on, the device will continuously monitor these fault conditions.

#### Auto-restart after TRCB, OVP, TSD Faults

AOZ1382DI-01 power switch is turned off under fault protection. If it is TRCB fault condition and VCHG is out of RCB condition, the device will restart when VBUS>VCHG.

The AOZ1382DI-01 will auto restart after  $t_{REC_SNK}$  when Over-Voltage Protection (OVP) and Thermal Shut Down Protection (TSD) fault conditions are removed.

#### **VBUS Capacitor Selection**

The input capacitor prevents large voltage transients from appearing at the input, and provides the instantaneous current needed each time the switch turns on to charge output capacitors and to limit input voltage drop. It is also to prevent high-frequency noise on the power line from passing through to the output. The input capacitor should be located as close to the pin as possible. A  $10\,\mu\text{F}$  ceramic capacitor is recommended. The USB specification limits the capacitance on VBUS to a maximum of  $10\,\mu\text{F}$ . Use this maximum value for noise immunity due to the system and cable plug/unplug transients.

#### **VCHG Capacitor Selection**

The VCHG capacitor for sinking path has to supply enough current for a large load that it may encounter during system transient. This bulk capacitor must be large enough to supply fast transient load in order to prevent the output from dropping.

If VCHG capacitor is too large and the output voltage is lower than approximately 300 mV of the input voltage at the end of soft-start-time, short-circuit protection will be triggered to turn-off the power switch.

#### **Power Dissipation Calculation**

The following equation can be used to estimate the power dissipation for normal load condition:

Power Dissipated = 
$$R_{ON SNK} \times (I_{VBUS})^2$$



#### Source Mode

The sourcing mode power switch consists of a back-to-back connected N-channel MOSFET. It is capable of operating from 3.4V to 5.5V and rated up to 3.5A. It features adjustable current limit, over-voltage, under-voltage, and over temperature protections.

When the switch is enabled, the overall resistance between V5V and VBUS is  $39 \text{ m}\Omega$ , minimizing power lose and thermal dissipation. The back-to-back configuration of MOSFET completely isolates VBUS from V5V when turned off or when VBUS > V5V, preventing leakage current back to VBUS pin of the connector.

#### Enable (EN\_SRC)

The active high EN\_SRC is the enable control for the sourcing power path. The device is enabled when EN\_SRC input is high and device is not in the UVLO state. The EN\_SRC must be driven to a logic low ( $V_{EN\_SRC\_L}$ ) or logic high ( $V_{EN\_SRC\_H}$ ) to guarantee operation. While disabled, the AOZ1382DI-01 only draws about 6µA supply current.

#### Input Under-Voltage LockOut (UVLO)

The internal circuitry of sourcing path is powered from V5V. The Under-Voltage Lockout (UVLO) circuit monitors the voltage at the V5V pin and only allows the power switch to turn on when V5V is higher than  $V_{UVLO\_SRC}$ .

#### **Over-Voltage Protection (OVP)**

The voltage at the V5V is constantly monitored once the device is enabled. In case the input voltage exceeds the over-voltage lockout threshold ( $V_{OVLO\_SRC}$ ), the power switch is either turned off immediately or kept off, depending on its initial state. The AOZ1382DI-01 can restart when V5V drops  $V_{OVLO\_SRC}$  HYS below.

#### **Over-Current Protection (OCP)**

The sourcing path features adjustable current limit to prevent over-current condition. An external resistor  $R_{ILIM}$  connected between ILIM and GND pins sets the over-current protection threshold.

The current limit threshold can be estimated using the equation below:

$$I_{LIM} = \frac{14300}{R_{LIM}} \ (A)$$

For example, for 1A current limit threshold, a  $14.3\,k\Omega$  RLIM resistor should be selected. 1% resistor is recommended for  $R_{\text{LIM}}.$ 

Under current-limiting, FLTB\_SRC is pulled low after delay (t<sub>OCP\_FLTB\_SRC</sub>). Severe overload causes excessive power dissipation and die temperature might increase and may trigger thermal shutdown.

#### **Short Circuit Protection (SCP)**

A short circuit condition will cause the chip to clamp the current to the programmed limit value. The short circuit condition will cause large power dissipation in the switches which will cause an over temperature condition.

#### **True Reverse Current Blocking (TRCB)**

True Reverse Current Blocking (TRCB) prevents undesired current flow from output to input when the power switch is in either on or off state. When the device is enabled, the power switch is quickly turned off if VBUS voltage is higher than V5V voltage. The power switch is turned on again when the VBUS voltage falls below V5V by 40 mV.

#### Soft Start

The AOZ1382DI-01 has internal soft-start circuitry for sourcing mode to limit in-rush current due to a large capacitive load. By default, the turn-on time is 2.7 ms.

In case of fast turn-on (FON is logic high) or fast recovery from TRCB, soft-start is disabled to ensure the output rises quickly.

#### Fast Role Swap (FRS)

The FON input control allows the power switch to turn on quickly. FON should be asserted before the device is enabled. If V5V > VBUS, the power switch turns on quickly by minimizing the turn on delay and disabling the internal soft-start. Over-current protection is disabled during fast turn-on. If VBUS > V5V (VBUS pre-biased), the device is enabled but true reverse blocking protection (TRCB) keeps the power switch off to prevent the V5V from being pulled to the higher VBUS voltage. The power switch is kept off until the TRCB event is removed.

#### Fast Recovery from TRCB

Once the TRCB event is removed, the power switch turns on again quickly. The recovery time is less than  $80 \,\mu s$  soft-start is not active during fast recovery.

#### Thermal Shutdown (TSD)

In the event of over temperature, FLTB\_SRC pin will pull low and the switches will open. Once the device temperature drops below the hysteresis and the short circuit still exists, it will try to turn on the switch again but FLTB\_SRC will keep low to indicate fault conditions. FLTB\_SRC will only be released if both TSD and OCP conditions are not active.



#### **V5V Capacitor Selection**

The V5V capacitor for sourcing path prevents large voltage transients from appearing at the input, and provides the instantaneous current needed each time the switch turns on to charge output capacitors and to limit input voltage drop. It is also to prevent high-frequency noise on the power line from passing through to the output. The V5V capacitor should be located as close to the pin as possible. A  $20\,\mu\text{F}$  ceramic capacitor is recommended. However, higher capacitor values further reduce the transient voltage drop at the input.

#### **Layout Guidelines**

AOZ1382DI-01 is a protection switch designed deliver high current. Layout is critical to remove the heat generated by this current. For the most efficient heat sinking, connect as much copper as possible to the exposed pad. The exposed pad is the common drain of the power switch which must be electrically isolated.

On the top layer expand the exposed pad island as much as possible for optimal thermal performance. The exposed pad copper plane must be electrically isolated. See example in Figure 11.



Figure 11. Top layer layout. Maximum number of VIAs from top layer exposed pad to inner layer.

There are two ways to create thermal islands on the inner layers. If the layer is flooded with a plane an isolated pad may be etched out as showed in Figure 12. If there are no flooded planes then an isolated island may be created as showed in Figure 13. The more layers that have these electrically isolated thermal heat sink islands the better the thermal performance will be. Connect all isolated thermal island (top, inner layers and bottom) together with as many VIAs as possible.







## Figure 13. Inner layer layout. Create an isolated island with no flooded plane.

On the bottom layer, similar to the inner layers, create an isolated thermal island. Typically, there is more area available on the bottom area for a larger thermal pad. The top and bottom layers have better thermal performance than the inner layers because they are exposed to the atmosphere. See example in Figure 14.



Figure 14. Bottom layer layout. Create a large electrically isolated thermal pad.



## Package Dimensions, DFN3x5.2-20L



SIDE VIEW

#### RECOMMENDED LAND PATTERN



| SYMBOLS | DIM   | ENSION IN | MM    | DIME  | NSION IN IN | ICHES |
|---------|-------|-----------|-------|-------|-------------|-------|
| STNBOLS | MIN   | NOM       | MAX   | MIN   | NOM         | MAX   |
| Α       | 0.850 | 0.900     | 0.950 | 0.033 | 0.035       | 0.037 |
| A1      | 0.000 | -         | 0.050 | 0.000 | -           | 0.002 |
| A2      |       | 0.2REF    |       |       | 0.008REF    |       |
| D       | 2.900 | 3.000     | 3.100 | 0.114 | 0.118       | 0.122 |
| E       | 5.100 | 5.200     | 5.300 | 0.201 | 0.205       | 0.209 |
| D1      | 1.450 | 1.500     | 1.550 | 0.057 | 0.059       | 0.061 |
| E1      | 4.710 | 4.760     | 4.810 | 0.185 | 0.187       | 0.189 |
| E2      | 1.700 | 1.750     | 1.800 | 0.067 | 0.069       | 0.071 |
| E3      | 0.700 | 0.750     | 0.800 | 0.028 | 0.030       | 0.031 |
| L       | 0.350 | 0.400     | 0.450 | 0.014 | 0.016       | 0.018 |
| L1      | 0.170 | 0.220     | 0.270 | 0.007 | 0.009       | 0.011 |
| L2      | 0.174 | 0.224     | 0.274 | 0.007 | 0.009       | 0.011 |
| b       | 0.200 | 0.250     | 0.300 | 0.008 | 0.010       | 0.012 |
| b1      | 0.140 | 0.190     | 0.240 | 0.006 | 0.007       | 0.009 |
| е       |       | 0.50BSC   |       |       | 0.02BSC     |       |

#### NOTE CONTROLLING DIMENSION IS MILLIMETER. CONVERTED INCH DIMENSIONS ARE NOT NECESSARILY EXACT.



## Tape and Reel Dimensions, DFN3x5.2-20L





| UNIT: MM | -            |              |              |                       |                       |                       |              |               |              |              |               |               |
|----------|--------------|--------------|--------------|-----------------------|-----------------------|-----------------------|--------------|---------------|--------------|--------------|---------------|---------------|
| PACKAGE  | A0           | BO           | К0           | DO                    | D1                    | V                     | E            | F             | P0           | P1           | P2            | Т             |
| DFN3×5.2 | 3.30<br>±0.1 | 5.50<br>±0.1 | 1.20<br>±0.1 | Ø1.50<br>+0.1<br>-0.0 | Ø1.50<br>+0.2<br>-0.0 | 12.00<br>+0.3<br>-0.1 | 1.75<br>±0.1 | 5.50<br>±0.05 | 4.00<br>±0.1 | 8.00<br>±0.1 | 2.00<br>±0.05 | 0.30<br>±0.03 |



#### DFN3x5.2\_20L\_EP1\_S Package Tape





## **Part Marking**



#### LEGAL DISCLAIMER

Applications or uses as critical components in life support devices or systems are not authorized. Alpha and Omega Semiconductor does not assume any liability arising out of such applications or uses of its products. AOS reserves the right to make changes to product specifications without notice. It is the responsibility of the customer to evaluate suitability of the product for their intended application. Customer shall comply with applicable legal requirements, including all applicable export control rules, regulations and limitations.

AOS's products are provided subject to AOS's terms and conditions of sale which are set forth at: http://www.aosmd.com/terms\_and\_conditions\_of\_sale

#### LIFE SUPPORT POLICY

ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.

As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.

2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.