

## **Rochester Electronics Manufactured Components**

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM.

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceed the OCM data sheet.

# **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-35835
  - Class Q Military
  - Class V Space Level
- Qualified Suppliers List of Distributors (QSLD)

• Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.

# Dual D-Type Positive Edge-Triggered Flip-Flop

The SN74LS74A dual edge-triggered flip-flop utilizes Schottky TTL circuitry to produce high speed D-type flip-flops. Each flip-flop has individual clear and set inputs, and also complementary Q and  $\overline{Q}$  outputs.

Information at input D is transferred to the Q output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level of the clock pulse and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the HIGH or the LOW level, the D input signal has no effect.

#### MODE SELECT – TRUTH TABLE

| OPERATING MODE   | INPUTS OUTPUTS |    |   |   |   |  |
|------------------|----------------|----|---|---|---|--|
| OF ERATING MODE  | SD             | CD | D | q | Ø |  |
| Set              | L              | Н  | Х | Н | L |  |
| Reset (Clear)    | Н              | L  | Х | L | Н |  |
| *Undetermined    | L              | L  | Х | Н | н |  |
| Load "1" (Set)   | Н              | Н  | h | Н | L |  |
| Load "0" (Reset) | Н              | Н  | Ι | L | Н |  |

Both outputs will be HIGH while both  $\overline{S}_D$  and  $\overline{C}_D$  are LOW, but the output states are unpredictable if  $\overline{S}_D$  and  $\overline{C}_D$  go HIGH simultaneously. If the levels at the set and clear are near V<sub>IL</sub> maximum then we cannot guarantee to meet the minimum level for V<sub>OH</sub>.

H, h = HIGH Voltage Level

L, I = LOW Voltage Level

X = Don't Care

I, h (q) = Lower case letters indicate the state of the referenced input

(or output) one set-up time prior to the HIGH to LOW clock transition.



## **ON Semiconductor®**

http://onsemi.com

LOW POWER SCHOTTKY



CASE 965

#### **GUARANTEED OPERATING RANGES**

| Symbol          | Parameter                              | Min  | Тур | Max  | Unit |
|-----------------|----------------------------------------|------|-----|------|------|
| V <sub>CC</sub> | Supply Voltage                         | 4.75 | 5.0 | 5.25 | V    |
| T <sub>A</sub>  | Operating Ambient<br>Temperature Range | 0    | 25  | 70   | °C   |
| I <sub>OH</sub> | Output Current – High                  |      |     | -0.4 | mA   |
| I <sub>OL</sub> | Output Current – Low                   |      |     | 8.0  | mA   |

#### **ORDERING INFORMATION**

| Device       | Package    | Shipping         |
|--------------|------------|------------------|
| SN74LS74AN   | 14 Pin DIP | 2000 Units/Box   |
| SN74LS74AD   | SOIC-14    | 55 Units/Rail    |
| SN74LS74ADR2 | SOIC-14    | 2500/Tape & Reel |
| SN74LS74AM   | SOEIAJ-14  | See Note 1       |
| SN74LS74AMEL | SOEIAJ-14  | See Note 1       |

 For ordering information on the EIAJ version of the SOIC package, please contact your local ON Semiconductor representative.

## LOGIC DIAGRAM (Each Flip-Flop)



LOGIC SYMBOL



V<sub>CC</sub> = PIN 14 GND = PIN 7

|                 |                                                 |     | Limits |              |      |                                                                              |                                                                         |
|-----------------|-------------------------------------------------|-----|--------|--------------|------|------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Symbol          | Parameter                                       | Min | Тур    | Max          | Unit | Test Co                                                                      | onditions                                                               |
| V <sub>IH</sub> | Input HIGH Voltage                              | 2.0 |        |              | V    | Guaranteed Input HIGH Voltage for<br>All Inputs                              |                                                                         |
| V <sub>IL</sub> | Input LOW Voltage                               |     |        | 0.8          | V    | Guaranteed Input LOW Voltage for<br>All Inputs                               |                                                                         |
| V <sub>IK</sub> | Input Clamp Diode Voltage                       |     | -0.65  | -1.5         | V    | $V_{CC} = MIN, I_{IN} = 1$                                                   | –18 mA                                                                  |
| V <sub>OH</sub> | Output HIGH Voltage                             | 2.7 | 3.5    |              | V    | $V_{CC} = MIN, I_{OH} = MAX, V_{IN} = V_{IH}$<br>or $V_{IL}$ per Truth Table |                                                                         |
|                 |                                                 |     | 0.25   | 0.4          | V    | I <sub>OL</sub> = 4.0 mA                                                     | $V_{CC} = V_{CC} MIN,$                                                  |
| V <sub>OL</sub> | Output LOW Voltage                              |     | 0.35   | 0.5          | V    | I <sub>OL</sub> = 8.0 mA                                                     | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>per Truth Table |
| цн              | Input High Current<br>Data, Clock<br>Set, Clear |     |        | 20<br>40     | μΑ   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2.7 V                               |                                                                         |
|                 | Data, Clock<br>Set, Clear                       |     |        | 0.1<br>0.2   | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V                               |                                                                         |
| IIL             | Input LOW Current<br>Data, Clock<br>Set, Clear  |     |        | -0.4<br>-0.8 | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> =                                     | = 0.4 V                                                                 |
| I <sub>OS</sub> | Output Short Circuit Current (Note 2)           | -20 |        | -100         | mA   | $V_{CC} = MAX$                                                               |                                                                         |
| I <sub>CC</sub> | Power Supply Current                            |     |        | 8.0          | mA   | V <sub>CC</sub> = MAX                                                        |                                                                         |

#### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

2. Not more than one output should be shorted at a time, nor for more than 1 second.

## AC CHARACTERISTICS (T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5.0 V)

|                  |                             | Limits |     |     |      |          |                                                   |  |
|------------------|-----------------------------|--------|-----|-----|------|----------|---------------------------------------------------|--|
| Symbol           | Parameter                   | Min    | Тур | Max | Unit | Test Co  | onditions                                         |  |
| f <sub>MAX</sub> | Maximum Clock Frequency     | 25     | 33  |     | MHz  | Figure 1 |                                                   |  |
| t <sub>PLH</sub> |                             |        | 13  | 25  | ns   | Einen 4  | V <sub>CC</sub> = 5.0 V<br>C <sub>L</sub> = 15 pF |  |
| t <sub>PHL</sub> | Clock, Clear, Set to Output |        | 25  | 40  | ns   | Figure 1 | $C_L = 15 \text{ pr}$                             |  |

## AC SETUP REQUIREMENTS (T<sub>A</sub> = $25^{\circ}$ C)

|                    |                        | Limits |     |     |      |          |                         |
|--------------------|------------------------|--------|-----|-----|------|----------|-------------------------|
| Symbol             | Parameter              | Min    | Тур | Max | Unit | Test Co  | onditions               |
| t <sub>W(H)</sub>  | Clock                  | 25     |     |     | ns   | Figure 1 |                         |
| t <sub>W(L)</sub>  | Clear, Set             | 25     |     |     | ns   | Figure 2 |                         |
|                    | Data Setup Time — HIGH | 20     |     |     | ns   | Figure 4 | V <sub>CC</sub> = 5.0 V |
| t <sub>s</sub> LOW |                        | 20     |     |     | ns   | Figure 1 |                         |
| t <sub>h</sub>     | Hold Time              | 5.0    |     |     | ns   | Figure 1 |                         |

#### AC WAVEFORMS



\*The shaded areas indicate when the input is permitted to change for predictable output performance.





Figure 2. Set and Clear to Output Delays, Set and Clear Pulse Widths

#### PACKAGE DIMENSIONS

MILLIMETERS

2.54 BSC 1.32 0.20 2.41 0.38

10° 1.01



#### PACKAGE DIMENSIONS



NOTES:

NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 8.55   | 8.75   | 0.337     | 0.344 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| Μ   | 0 °    | 7°     | 0 °       | 7°    |  |
| Ρ   | 5.80   | 6.20   | 0.228     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

#### PACKAGE DIMENSIONS



A<sub>1</sub>

0.10 (0.004)

 $\Box$ 

b

-⊕ 0.13 (0.005) M

- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018).

|                       | MILLIN | IETERS | INC   | HES   |  |
|-----------------------|--------|--------|-------|-------|--|
| DIM                   | MIN    | MAX    | MIN   | MAX   |  |
| Α                     |        | 2.05   |       | 0.081 |  |
| A <sub>1</sub>        | 0.05   | 0.20   | 0.002 | 0.008 |  |
| b                     | 0.35   | 0.50   | 0.014 | 0.020 |  |
| C                     | 0.18   | 0.27   | 0.007 | 0.011 |  |
| D                     | 9.90   | 10.50  | 0.390 | 0.413 |  |
| Е                     | 5.10   | 5.45   | 0.201 | 0.215 |  |
| е                     | 1.27   | BSC    | 0.050 | BSC   |  |
| HE                    | 7.40   | 8.20   | 0.291 | 0.323 |  |
| 0.50                  | 0.50   | 0.85   | 0.020 | 0.033 |  |
| LE                    | 1.10   | 1.50   | 0.043 | 0.059 |  |
| Μ                     | 0 °    | 10 °   | 0 °   | 10 °  |  |
| <b>Q</b> <sub>1</sub> | 0.70   | 0.90   | 0.028 | 0.035 |  |
| Ζ                     |        | 1.42   |       | 0.056 |  |

**ON Semiconductor** is a trademark and is a registered trademark of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

#### Literature Fulfillment:

Literature Distribution Center for ON Semiconductor

P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.