# RENESAS FemtoClock™ Crystal-to-LVDS Clock Generator

# ICS8442511-14

#### PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES MAY 6, 2017

#### DATA SHEET

## **General Description**



The ICS844251I-14 is an Ethernet Clock Generator. The ICS844251I-14 uses an 18pF parallel resonant crystal over the range of 23.2MHz – 30MHz. For Ethernet applications, a 25MHz crystal is used. The device has excellent <1ps phase jitter performance,

over the 1.875MHz – 20MHz integration range. The ICS844251I-14 is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space.

#### **Features**

- One differential LVDS output pair
- Crystal oscillator interface designed for an 18pF, parallel resonant crystal (23.2MHz – 30MHz)
- Output frequency ranges: 145MHz 187.5MHz and 580MHz – 750MHz
- VCO range: 580MHz 750MHz
- RMS phase jitter at 156.25MHz, using a 25MHz crystal (1.875MHz 20MHz): 0.53ps (typical)
- Full 2.5V output supply mode
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package
- For functional replacement part use 8T49N242

#### **Common Configuration Table**

|                         | Output Frequency Range |    |   |                          |        |
|-------------------------|------------------------|----|---|--------------------------|--------|
| Crystal Frequency (MHz) | FREQ_SEL               | м  | Ν | Multiplication Value M/N | (MHz)  |
| 25                      | 1                      | 25 | 1 | 25                       | 625    |
| 26.67                   | 1                      | 25 | 1 | 25                       | 666.67 |
| 25 (default)            | 0                      | 25 | 4 | 6.25                     | 156.25 |

## **Block Diagram**



## **Pin Assignment**



# Table 1. Pin Descriptions

| Number  | Name                | Туре   |          | Description                                                                 |
|---------|---------------------|--------|----------|-----------------------------------------------------------------------------|
| 1       | V <sub>DDA</sub>    | Output |          | Analog supply pin.                                                          |
| 2       | GND                 | Power  |          | Power supply ground.                                                        |
| 3,<br>4 | XTAL_OUT<br>XTAL_IN | Input  |          | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output. |
| 5       | FREQ_SEL            | Input  | Pulldown | Frequency select pin. LVCMOS/LVTTL interface levels.                        |
| 6, 7    | nQ, Q               | Output |          | Differential output pair. LVDS interface levels.                            |
| 8       | V <sub>DD</sub>     | Power  |          | Core supply pin.                                                            |

NOTE: Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

# **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                          | Rating                                                   |  |
|---------------------------------------------------------------|----------------------------------------------------------|--|
| Supply Voltage, V <sub>DD</sub>                               | 4.6V                                                     |  |
| Inputs, V <sub>I</sub><br>XTAL_IN<br>Other Inputts            | 0V to V <sub>DD</sub><br>-0.5V to V <sub>DD</sub> + 0.5V |  |
| Outputs, I <sub>O</sub><br>Continuos Current<br>Surge Current | 10mA<br>15mA                                             |  |
| Package Thermal Impedance, $\theta_{JA}$                      | 129.5°C/W (0 mps)                                        |  |
| Storage Temperature, T <sub>STG</sub>                         | -65°C to 150°C                                           |  |

# **DC Electrical Characteristics**

Table 3A. Power Supply DC Characteristics,  $V_{DD}$  = 2.5V ± 5%,  $T_A$  = -40°C to 85°C

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 2.375                  | 2.5     | 2.625           | V     |
| V <sub>DDA</sub> | Analog Supply Voltage |                 | V <sub>DD</sub> – 0.10 | 2.5     | V <sub>DD</sub> | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |                        |         | 95              | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                        |         | 10              | mA    |

#### Table 3B. LVCMOS/LVTTL DC Characteristics, $V_{DD}$ = 2.5V ± 5%, $T_A$ = -40°C to 85°C

| Symbol          | Parameter          | Test Conditions                  | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|----------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage |                                  | 1.7     |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  |                                  | -0.3    |         | 0.7                   | V     |
| I <sub>IH</sub> | Input High Current | $V_{DD} = V_{IN} = 2.625V$       |         |         | 150                   | μA    |
| I <sub>IL</sub> | Input Low Current  | $V_{DD} = 2.625 V, V_{IN} = 0 V$ | -5      |         |                       | μA    |

#### Table 3C. LVDS DC Characteristics, $V_{DD}$ = 2.5V $\pm$ 5%, $T_{A}$ = -40°C to 85°C

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                 | 247     |         | 454     | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub> | Offset Voltage                   |                 | 1.0     |         | 1.4     | V     |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

#### Table 4. Crystal Characteristics

| Parameter                          | Test Conditions                 | Minimum | Typical | Maximum | Units |
|------------------------------------|---------------------------------|---------|---------|---------|-------|
| Mode of Oscillation                | lode of Oscillation Fundamental |         |         |         |       |
| Frequency                          |                                 | 23.2    |         | 30      | MHz   |
| Equivalent Series Resistance (ESR) |                                 |         |         | 50      | Ω     |
| Shunt Capacitance                  |                                 |         |         | 7       | pF    |

## **AC Electrical Characteristics**

Table 5. AC Characteristics,  $V_{DD} = 2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol                          | Parameter                                           | Test Conditions                                   | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------|---------------------------------------------------|---------|---------|---------|-------|
| f                               | Output Frequency                                    | FREQ_SEL = 0                                      | 145     |         | 187.5   | MHz   |
| fout                            | Output Frequency                                    | FREQ_SEL = 1                                      | 580     |         | 750     | MHz   |
| fiit(Q)                         | <i>t</i> jit(Ø) RMS Phase Jitter, Random;<br>NOTE 1 | 156.25MHz,<br>Integration Range: 1.875MHz – 20MHz |         | 0.54    |         | ps    |
| ijit(©)                         |                                                     | 625MHz,<br>Integration Range: 1.875MHz – 20MHz    |         | 0.45    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                               | 20% to 80%                                        | 70      |         | 550     | ps    |
| odc                             | Output Duty Cycle                                   | FREQ_SEL = 0                                      | 48      |         | 52      | %     |
|                                 |                                                     | FREQ_SEL = 1                                      | 46      |         | 54      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Refer to Phase Noise Plots.



## Typical Phase Noise at 156.25MHz





ICS844251BGI-14 REVISION A June 6, 2016

# **Parameter Measurement Information**



LVDS Output Load AC Test Circuit



**Output Rise/Fall Time** 



DIFFERENTIAL OUTPUT VOLTAGE SETUP



**RMS Phase Jitter** 



Output Duty Cycle/Pulse Width/Period





# **Application Information**

## **Crystal Input Interface**

The ICS844251I-14 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 1* below were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts.



Figure 1. Crystal Input Interface

### **Overdriving the XTAL Interface**

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 3A*. The XTAL\_OUT pin can be left floating. The maximum amplitude of the input signal should not exceed 2V and the input edge rate can be as slow as 10ns. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition,

matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and making R2  $50\Omega$ . By overdriving the crystal oscillator, the device will be functional, but note, the device performance is guaranteed by using a quartz crystal.



Figure 3A. General Diagram for LVCMOS Driver to XTAL Input Interface



Figure 3B. General Diagram for LVPECL Driver to XTAL Input Interface

## **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS844251I-14 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. V<sub>DD</sub> and V<sub>DDA</sub> should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. *Figure 3* illustrates this for a generic V<sub>DD</sub> pin and also shows that V<sub>DDA</sub> requires that an additional 10 $\Omega$  resistor along with a 10µF bypass capacitor be connected to the V<sub>DDA</sub> pin.



Figure 3. Power Supply Filtering

#### 2.5V LVDS Driver Termination

Figure 4 shows a typical termination for LVDS driver in characteristic impedance of  $100\Omega$  differential ( $50\Omega$  single) transmission line

environment. For buffer with multiple LVDS driver, it is recommended to terminate the unused outputs.



Figure 4. Typical LVDS Driver Termination

# Schematic Example

Figure 5 shows an example of ICS844251I-14 application schematic. In this example, the device is operated at  $V_{DD}$  = 2.5V. The decoupling capacitor should be located as close as possible to the power pin. The 18pF parallel resonant 25MHz crystal is used. The C1 = 27pF

and C2 = 27pF are recommended for frequency accuracy. For different board layouts, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy. For the LVDS output drivers, place a  $100\Omega$  resistor as close to the receiver as possible.



Figure 5. ICS844251I-14 Schematic Example



## **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS844251I-14. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS844251I-14 is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 2.5V + 5\% = 2.625V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* (I<sub>DD MAX</sub> + I<sub>DDA MAX</sub>) = 2.625V \* (95mA + 10mA) = 275.625mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 129.5.°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 0.276W \*129.5°C/W = 120.7°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 6. Thermal Resistance $\theta_{JA}$ for 8 Lead TSSOP, Forced Convection

| θ <sub>JA</sub> by Velocity                 |           |           |           |  |
|---------------------------------------------|-----------|-----------|-----------|--|
| Meters per Second                           | 0         | 1         | 2.5       |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 129.5°C/W | 125.5°C/W | 123.5°C/W |  |



## **Reliability Information**

Table 7.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 8 Lead TSSOP

| $\theta_{JA}$ vs. Air Flow                  |           |           |           |  |
|---------------------------------------------|-----------|-----------|-----------|--|
| Meters per Second                           | 0         | 1         | 2.5       |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 129.5°C/W | 125.5°C/W | 123.5°C/W |  |

#### **Transistor Count**

The transistor count for ICS844251I-14 is: 2401

## **Package Outline and Package Dimensions**

#### **Table 8. Package Dimensions**



#### Package Outline - G Suffix for 8 Lead TSSOP

| All Din | All Dimensions in Millimeters |         |  |  |  |  |  |
|---------|-------------------------------|---------|--|--|--|--|--|
| Symbol  | Minimum                       | Maximum |  |  |  |  |  |
| N       |                               | 8       |  |  |  |  |  |
| A       |                               | 1.20    |  |  |  |  |  |
| A1      | 0.5                           | 0.15    |  |  |  |  |  |
| A2      | 0.80                          | 1.05    |  |  |  |  |  |
| b       | 0.19                          | 0.30    |  |  |  |  |  |
| С       | 0.09                          | 0.20    |  |  |  |  |  |
| D       | 2.90                          | 3.10    |  |  |  |  |  |
| E       | 6.40                          | Basic   |  |  |  |  |  |
| E1      | 4.30                          | 4.50    |  |  |  |  |  |
| е       | 0.65                          | Basic   |  |  |  |  |  |
| L       | 0.45                          | 0.75    |  |  |  |  |  |
| α       | 0°                            | 8°      |  |  |  |  |  |
| aaa     |                               | 0.10    |  |  |  |  |  |

Reference Document: JEDEC Publication 95, MO-153



# **Ordering Information**

#### Table 9. Ordering Information

| Part/Order Number | Marking | Package                  | Shipping Packaging | Temperature   |
|-------------------|---------|--------------------------|--------------------|---------------|
| 844251BGI-14LF    | BI14L   | "Lead-Free" 8 Lead TSSOP | Tube               | -40°C to 85°C |
| 844251BGI-14LFT   | BI14L   | "Lead-Free" 8 Lead TSSOP | 2500 Tape & Reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

# **Revision History Sheet**

| Rev | Table | Page        | Description of Change                                                                                                                               | Date    |
|-----|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| A   |       | 1<br>3<br>7 | Front page corrected Genneraator typo to Generator.<br>Absolute Maximum Ratings, updated Inputs.<br>Updated Overdriving the XTAL Interface section. | 2/24/10 |
| A   |       |             | Product Discontinuation Notice - Last time buy expires May 6, 2017.<br>PDN CQ-16-01                                                                 | 6/3/16  |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. **Contact Information** 

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <u>www.renesas.com/contact/</u>