Data Sheet: Technical Data

Document Number: P1023

Rev. 1, 05/2013

## P1023

# P1023 QorlQ Integrated Processor Data Sheet



The following list provides an overview of the chip's feature set:

- High-performance 32-bit Book E-enhanced cores that implement the Power Architecture® technology:
  - Two cores
  - 36-bit physical addressing
  - Double-precision floating-point support
  - 32 KB L1 instruction cache and 32 KB L1 data cache for each core
  - 800 MHz maximum clock frequency in single-core mode and 500 MHz dual-core mode
- 256 KB L2 cache with ECC. Also configurable as SRAM and stashing memory.
- Two 10/100/1000 Mbps three-speed Ethernet controllers (TSECs)
  - IEEE® 1588 support
  - RGMII on TSEC2 and RGMII/RMII @ 2.5 V on TSEC1
  - MACSEC only on TSEC1
  - SGMII on both TSEC
- High-speed interfaces supporting various multiplexing options:
  - Three SerDes to 2.5 GHz
  - Three PCI Express interfaces
- High-Speed USB controller (USB 2.0)
  - Host and device support
  - ULPI interface to PHY
- Enhanced Serial peripheral interface (eSPI)
- Integrated security engine
  - Protocol support includes 3DES, AES, RSA/ECC, RNG, single-pass SSL/TLS
- 32-bit DDR3 and DDR3L SDRAM memory controller
- Programmable interrupt controller (PIC) compliant with OpenPIC standard
- Two four-channel DMA controller
- Two I<sup>2</sup>C controllers, DUART, timers
- Enhanced local bus controller (eLBC)

- 16 general-purpose I/O signals
- 19 × 19 mm 457-pin WB-TePBGA I

Freescale reserves the right to change the detail specifications as may be required to permit improvements in the design of its products.

Freescale™

## **Table of Contents**

| 1 | Block | CDiagram3                             |
|---|-------|---------------------------------------|
| 2 | Pin A | ssignments and Reset States4          |
|   | 2.1   | Ball Layout Diagram                   |
|   | 2.2   | Pinout Assignments                    |
| 3 | Elect | rical Characteristics25               |
|   | 3.1   | Overall DC Electrical Characteristics |
|   | 3.2   | Power Sequencing                      |
|   | 3.3   | Power Characteristics                 |
|   | 3.4   | Input Clocks                          |
|   | 3.5   | RESET Initialization35                |
|   | 3.6   | Power-on Ramp Rate                    |
|   | 3.7   | DDR3 and DDR3L SDRAM Controller       |
|   | 3.8   | eSPI                                  |
|   | 3.9   | DUART                                 |
|   | 3.10  | Ethernet: Three-Speed Ethernet (TSEC) |
|   | 3 11  | LISB 58                               |

|   | 3.12  | Enhanced Local Bus 60                      |
|---|-------|--------------------------------------------|
|   | 3.13  | Programmable Interrupt Controller (PIC) 63 |
|   | 3.14  | JTAG 64                                    |
|   | 3.15  | I <sup>2</sup> C                           |
|   | 3.16  | GPIO                                       |
|   | 3.17  | High-Speed Serial Interfaces (HSSI)        |
|   | 3.18  | PCI Express                                |
| 4 | Ther  | mal                                        |
|   | 4.1   | Thermal Characteristics                    |
| 5 | Pack  | age Information                            |
|   | 5.1   | Package Parameters for the WB-TePBGA       |
|   | 5.2   | Mechanical Dimensions of the WB-TePBGA 81  |
|   | 5.3   | Ordering Information 82                    |
| 6 | Revis | sion History                               |
|   |       |                                            |

## Block Diagram

The following figure shows the major functional units within the chip.



Figure 1. Block Diagram

## 2.1 Ball Layout Diagram

The following figures show the chip's 457-pin BGA ball map.



Figure 2. Top View Ballmap

### **DETAIL A**



Figure 3. Ball Map—Detail A

### **DETAIL B**



Figure 4. Ball Map—Detail B

### **DETAIL C**



Figure 5. Ball Map—Detail C



Figure 6. Ball Map—Detail D

## 2.2 Pinout Assignments

The following table provides the pinout listing for the chip.

**Table 1. Pinout Listing** 

| Signal | Signal Name | Package Pin<br>Number | Pin Type | Power Supply     | Notes |
|--------|-------------|-----------------------|----------|------------------|-------|
|        | DDR SDRAM M | emory Interface       | l        |                  |       |
| MDQ00  | Data        | Y5                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ01  | Data        | AC4                   | I/O      | GV <sub>DD</sub> | _     |
| MDQ02  | Data        | AA4                   | I/O      | GV <sub>DD</sub> | _     |
| MDQ03  | Data        | AC1                   | I/O      | GV <sub>DD</sub> | _     |
| MDQ04  | Data        | AA5                   | I/O      | GV <sub>DD</sub> | _     |
| MDQ05  | Data        | AC5                   | I/O      | GV <sub>DD</sub> | _     |
| MDQ06  | Data        | AC2                   | I/O      | GV <sub>DD</sub> | _     |
| MDQ07  | Data        | AA3                   | I/O      | GV <sub>DD</sub> | _     |
| MDQ08  | Data        | Y3                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ09  | Data        | AA1                   | I/O      | GV <sub>DD</sub> | _     |
| MDQ10  | Data        | W4                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ11  | Data        | V3                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ12  | Data        | AA2                   | I/O      | GV <sub>DD</sub> | _     |
| MDQ13  | Data        | AB1                   | I/O      | GV <sub>DD</sub> | _     |
| MDQ14  | Data        | V4                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ15  | Data        | W1                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ16  | Data        | V1                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ17  | Data        | U3                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ18  | Data        | R1                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ19  | Data        | T5                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ20  | Data        | V2                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ21  | Data        | U5                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ22  | Data        | T1                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ23  | Data        | T4                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ24  | Data        | R2                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ25  | Data        | P1                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ26  | Data        | N1                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ27  | Data        | N5                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ28  | Data        | P2                    | I/O      | GV <sub>DD</sub> | _     |

Table 1. Pinout Listing (continued)

| Signal  | Signal Name | Package Pin<br>Number | Pin Type | Power Supply     | Notes |
|---------|-------------|-----------------------|----------|------------------|-------|
| MDQ29   | Data        | R3                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ30   | Data        | R4                    | I/O      | GV <sub>DD</sub> | _     |
| MDQ31   | Data        | P5                    | I/O      | GV <sub>DD</sub> | _     |
| MDM0    | Data Mask   | AB4                   | 0        | GV <sub>DD</sub> | _     |
| MDM1    | Data Mask   | W3                    | 0        | GV <sub>DD</sub> | _     |
| MDM2    | Data Mask   | Т3                    | 0        | GV <sub>DD</sub> | _     |
| MDM3    | Data Mask   | N4                    | 0        | GV <sub>DD</sub> | _     |
| MDQS0   | Data Strobe | AB3                   | I/O      | GV <sub>DD</sub> | _     |
| MDQS1   | Data Strobe | Y1                    | I/O      | GV <sub>DD</sub> | _     |
| MDQS2   | Data Strobe | U2                    | I/O      | GV <sub>DD</sub> | _     |
| MDQS3   | Data Strobe | N3                    | I/O      | GV <sub>DD</sub> | _     |
| MDQS0_B | Data Strobe | AC3                   | I/O      | GV <sub>DD</sub> | _     |
| MDQS1_B | Data Strobe | Y2                    | I/O      | GV <sub>DD</sub> | _     |
| MDQS2_B | Data Strobe | U1                    | I/O      | GV <sub>DD</sub> | _     |
| MDQS3_B | Data Strobe | P3                    | I/O      | GV <sub>DD</sub> | _     |
| MBA0    | Bank Select | G4                    | 0        | GV <sub>DD</sub> | _     |
| MBA1    | Bank Select | G1                    | 0        | GV <sub>DD</sub> | _     |
| MBA2    | Bank Select | L1                    | 0        | GV <sub>DD</sub> | _     |
| MA00    | Address     | F2                    | 0        | GV <sub>DD</sub> | _     |
| MA01    | Address     | G5                    | 0        | GV <sub>DD</sub> | _     |
| MA02    | Address     | G3                    | 0        | GV <sub>DD</sub> | _     |
| MA03    | Address     | J3                    | 0        | GV <sub>DD</sub> | _     |
| MA04    | Address     | H1                    | 0        | GV <sub>DD</sub> | _     |
| MA05    | Address     | Н3                    | 0        | GV <sub>DD</sub> | _     |
| MA06    | Address     | H2                    | 0        | GV <sub>DD</sub> | _     |
| MA07    | Address     | K1                    | 0        | GV <sub>DD</sub> | _     |
| MA08    | Address     | H5                    | 0        | GV <sub>DD</sub> | _     |
| MA09    | Address     | J4                    | 0        | GV <sub>DD</sub> | _     |
| MA10    | Address     | F4                    | 0        | GV <sub>DD</sub> | _     |
| MA11    | Address     | L2                    | 0        | GV <sub>DD</sub> | _     |
| MA12    | Address     | К3                    | 0        | GV <sub>DD</sub> | _     |
| MA13    | Address     | E3                    | 0        | GV <sub>DD</sub> | _     |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

**Table 1. Pinout Listing (continued)** 

| Signal   | Signal Name                  | Package Pin<br>Number | Pin Type | Power Supply        | Notes |
|----------|------------------------------|-----------------------|----------|---------------------|-------|
| MA14     | Address                      | L3                    | 0        | GV <sub>DD</sub>    | _     |
| MA15     | Address                      | M2                    | 0        | GV <sub>DD</sub>    | _     |
| MWE_B    | Write Enable                 | F1                    | 0        | GV <sub>DD</sub>    | _     |
| MRAS_B   | Row Address Strobe           | F3                    | 0        | GV <sub>DD</sub>    | _     |
| MCAS_B   | Column Address Strobe        | E1                    | 0        | GV <sub>DD</sub>    | _     |
| MCS0_B   | Chip Select                  | D1                    | 0        | GV <sub>DD</sub>    | _     |
| MCS1_B   | Chip Select                  | C1                    | 0        | GV <sub>DD</sub>    | _     |
| MCS2_B   | Chip Select                  | M4                    | 0        | GV <sub>DD</sub>    | _     |
| MCS3_B   | Chip Select                  | K4                    | 0        | GV <sub>DD</sub>    | _     |
| MCKE0    | Clock Enable                 | M3                    | 0        | GV <sub>DD</sub>    | _     |
| MCKE1    | Clock Enable                 | M1                    | 0        | GV <sub>DD</sub>    | _     |
| MCK      | Clock                        | J1                    | 0        | GV <sub>DD</sub>    | _     |
| MCK_B    | Clock Complement             | J2                    | 0        | GV <sub>DD</sub>    | _     |
| MODT0    | On Die Termination           | E2                    | 0        | GV <sub>DD</sub>    | _     |
| MODT1    | On Die Termination           | D3                    | 0        | GV <sub>DD</sub>    | _     |
| MDIC0    | Driver Impedance Calibration | C2                    | I/O      | GV <sub>DD</sub>    | _     |
| MDIC1    | Driver Impedance Calibration | B1                    | I/O      | GV <sub>DD</sub>    | _     |
| MVREF    | DDR Reference Voltage        | L5                    | I        | GV <sub>DD</sub> /2 | _     |
|          | SerDes                       | ;                     |          |                     |       |
| SD_TX_3  | Tx Data (pos)                | AB15                  | 0        | XVDD                | _     |
| SD_TX_2  | Tx Data (pos)                | Y14                   | 0        | XVDD                | _     |
| SD_TX_1  | Tx Data (pos)                | Y10                   | 0        | XVDD                | _     |
| SD_TX_0  | Tx Data (pos)                | AB9                   | 0        | XVDD                | _     |
| SD_TX_B3 | Tx Data (neg)                | AC15                  | 0        | XVDD                | _     |
| SD_TX_B2 | Tx Data (neg)                | AA14                  | 0        | XVDD                | _     |
| SD_TX_B1 | Tx Data (neg)                | AA10                  | 0        | XVDD                | _     |
| SD_TX_B0 | Tx Data (neg)                | AC9                   | 0        | XVDD                | _     |
| SD_RX_3  | Rx Data (pos)                | Y16                   | I        | XVDD                | _     |
| SD_RX_2  | Rx Data (pos)                | AB13                  | I        | XVDD                | _     |
| SD_RX_1  | Rx Data (pos)                | AB11                  | I        | XVDD                | _     |
| SD_RX_0  | Rx Data (pos)                | Y8                    | I        | XVDD                | _     |
| SD_RX_B3 | Rx Data (neg)                | AA16                  | I        | XVDD                | _     |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pinout Listing (continued)

| Signal        | Signal Name                     | Package Pin<br>Number | Pin Type | Power Supply     | Notes |
|---------------|---------------------------------|-----------------------|----------|------------------|-------|
| SD_RX_B2      | Rx Data (neg)                   | AC13                  | I        | XVDD             | _     |
| SD_RX_B1      | Rx Data (neg)                   | AC11                  | I        | XVDD             | _     |
| SD_RX_B0      | Rx Data (neg)                   | AA8                   | I        | XVDD             | _     |
| SD_REF_CLK    | PLL Reference Clock             | Y12                   | I        | XVDD             | _     |
| SD_REF_CLK_B  | PLL Reference Clock Complement  | AA12                  | I        | XVDD             | _     |
| SD_PLL_TPD    | PLL Test Point Digital          | W11                   | 0        | XVDD             | _     |
| SD_IMP_CAL_RX | SerDes Rx Impedance Calibration | U10                   | I        | XVDD             | _     |
| SD_IMP_CAL_TX | SerDes Tx Impedance Calibration | U13                   | I        | XVDD             | _     |
| SD_PLL_TPA    | SerDes PLL Test Point Analog    | W13                   | 0        | XVDD             | _     |
|               | Enhanced Local Bus Cor          | ntroller Interfac     | е        |                  |       |
| LAD00         | Muxed Data/Address              | B8                    | I/O      | BV <sub>DD</sub> | 2     |
| LAD01         | Muxed Data/Address              | C12                   | I/O      | BV <sub>DD</sub> | 2     |
| LAD02         | Muxed Data/Address              | В9                    | I/O      | BV <sub>DD</sub> | 2     |
| LAD03         | Muxed Data/Address              | B11                   | I/O      | BV <sub>DD</sub> | 2     |
| LAD04         | Muxed Data/Address              | A9                    | I/O      | BV <sub>DD</sub> | 2     |
| LAD05         | Muxed Data/Address              | A8                    | I/O      | BV <sub>DD</sub> | 2     |
| LAD06         | Muxed Data/Address              | A6                    | I/O      | BV <sub>DD</sub> | 2     |
| LAD07         | Muxed Data/Address              | A10                   | I/O      | BV <sub>DD</sub> | 2     |
| LAD08         | Muxed Data/Address              | E14                   | I/O      | BV <sub>DD</sub> | 2     |
| LAD09         | Muxed Data/Address              | D4                    | I/O      | BV <sub>DD</sub> | 2     |
| LAD10         | Muxed Data/Address              | A7                    | I/O      | BV <sub>DD</sub> | 2     |
| LAD11         | Muxed Data/Address              | B5                    | I/O      | BV <sub>DD</sub> | 2     |
| LAD12         | Muxed Data/Address              | C9                    | I/O      | BV <sub>DD</sub> | 2     |
| LAD13         | Muxed Data/Address              | A2                    | I/O      | BV <sub>DD</sub> | 2     |
| LAD14         | Muxed Data/Address              | C7                    | I/O      | BV <sub>DD</sub> | 2     |
| LAD15         | Muxed Data/Address              | B6                    | I/O      | BV <sub>DD</sub> | 2     |
| LA16          | Address                         | D12                   | 0        | BV <sub>DD</sub> | 2     |
| LA17          | Address                         | A13                   | 0        | BV <sub>DD</sub> | 5     |
| LA18          | Address                         | B12                   | 0        | BV <sub>DD</sub> | 2     |
| LA19          | Address                         | D15                   | 0        | BV <sub>DD</sub> | 2     |
| LA20          | Address                         | A4                    | 0        | BV <sub>DD</sub> | 2     |
| LA21          | Address                         | A12                   | 0        | BV <sub>DD</sub> | 2     |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pinout Listing (continued)

| Signal                      | Signal Name                     | Package Pin<br>Number | Pin Type | Power Supply     | Notes |
|-----------------------------|---------------------------------|-----------------------|----------|------------------|-------|
| LA22                        | Address                         | В3                    | 0        | BV <sub>DD</sub> | 5     |
| LA23                        | Address                         | C15                   | 0        | BV <sub>DD</sub> | 2     |
| LA24                        | Address                         | C14                   | 0        | BV <sub>DD</sub> | 2     |
| LA25                        | Address                         | D13                   | 0        | BV <sub>DD</sub> | 2     |
| LA26                        | Address                         | A14                   | 0        | BV <sub>DD</sub> | 2     |
| LA27                        | Address                         | C13                   | 0        | BV <sub>DD</sub> | 2     |
| LA28                        | Address                         | B14                   | 0        | BV <sub>DD</sub> | 2     |
| LA29                        | Address                         | A15                   | 0        | BV <sub>DD</sub> | 2     |
| LA30                        | Address                         | B15                   | 0        | BV <sub>DD</sub> | 2     |
| LA31                        | Address                         | A16                   | 0        | BV <sub>DD</sub> | 2     |
| LCS0_B                      | Chip Select                     | A11                   | 0        | BV <sub>DD</sub> | _     |
| LCS1_B                      | Chip Select                     | D7                    | 0        | BV <sub>DD</sub> | _     |
| LWE0_B                      | Write Enable                    | C5                    | 0        | BV <sub>DD</sub> | 2     |
| LWE1_B                      | Write Enable                    | C4                    | 0        | BV <sub>DD</sub> | 2     |
| LBCTL                       | Buffer Control                  | C10                   | 0        | BV <sub>DD</sub> | 2     |
| LALE                        | Address Latch Enable            | C8                    | 0        | BV <sub>DD</sub> | 2     |
| LGPL0                       | UPM General Purpose Line 0      | A3                    | 0        | BV <sub>DD</sub> | 2     |
| LGPL1                       | UPM General Purpose Line 1      | D6                    | 0        | BV <sub>DD</sub> | 5     |
| LGPL2                       | UPM General Purpose Line 2      | C11                   | 0        | BV <sub>DD</sub> | 2     |
| LGPL3                       | UPM General Purpose Line 3      | C3                    | I/O      | BV <sub>DD</sub> | 2     |
| LGPL4                       | UPM General Purpose Line 4      | C6                    | I/O      | BV <sub>DD</sub> | _     |
| LGPL5                       | UPM General Purpose Line 5      | D10                   | 0        | BV <sub>DD</sub> | 2     |
| LCLK                        | Local Bus Clock                 | A5                    | 0        | BV <sub>DD</sub> | _     |
|                             | Programmable Interru            | upt Controller        |          |                  |       |
| IRQ00                       | External Interrupt              | E23                   | I        | $OV_{DD}$        | _     |
| IRQ01/SRESET_B              | External Interrupt/Soft Reset   | H21                   | I        | OV <sub>DD</sub> | _     |
| IRQ02/CKSTP_IN0_B           | External Interrupt/Checkstop In | D23                   | I        | OV <sub>DD</sub> | _     |
| IRQ03/CKSTP_IN1_B           | External Interrupt/Checkstop In | F22                   | I        | OV <sub>DD</sub> | _     |
| IRQ_OUT_B/CKSTOP_OUT<br>0_B | Interrupt Output/Checkstop Out  | J21                   | 0        | OV <sub>DD</sub> | _     |
|                             | 1588                            |                       |          |                  |       |
| TSEC_1588_CLK_IN            | Clock In                        | AC20                  | I        | LV <sub>DD</sub> | _     |

## P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pinout Listing (continued)

| Signal                               | Signal Name                  | Package Pin<br>Number | Pin Type | Power Supply     | Notes |
|--------------------------------------|------------------------------|-----------------------|----------|------------------|-------|
| TSEC_1588_TRIG_IN1                   | Trigger In                   | AC18                  | ļ        | LV <sub>DD</sub> | _     |
| TSEC_1588_TRIG_IN2/DM<br>A2_DREQ_B   | Trigger In/DMA2 Request      | Y19                   | I        | LV <sub>DD</sub> | _     |
| TSEC_1588_ALARM_OUT1                 | Trigger Out                  | Y18                   | 0        | LV <sub>DD</sub> | 2     |
| TSEC_1588_ALARM_OUT2<br>/DMA2_DACK_B | Trigger Out/DMA2 Acknowledge | AC17                  | 0        | LV <sub>DD</sub> | 2     |
| TSEC_1588_CLK_OUT/DM<br>A2_DDONE_B   | Clock Out/DMA2 Done          | AB20                  | 0        | LV <sub>DD</sub> | 2     |
| TSEC_1588_PULSE_OUT1                 | Pulse Out                    | AA19                  | 0        | LV <sub>DD</sub> | 2     |
| TSEC_1588_PULSE_OUT2                 | Pulse Out                    | AC19                  | 0        | LV <sub>DD</sub> | 2     |
|                                      | Ethernet Manageme            | nt Interface          |          |                  |       |
| EC_MDC                               | Management Data Clock        | AA18                  | 0        | LV <sub>DD</sub> | _     |
| EC_MDIO                              | Management Data In/Out       | AB18                  | I/O      | LV <sub>DD</sub> | _     |
|                                      | Gigabit Ethernet Refe        | erence Clock          | I        |                  |       |
| EC_GTX_CLK125                        | Reference Clock              | Y22                   | I        | LV <sub>DD</sub> | _     |
|                                      | Three Speed Etherne          | t Controller 1        |          |                  |       |
| TSEC1_TXD03                          | Tx Data                      | V22                   | 0        | LV <sub>DD</sub> | 2     |
| TSEC1_TXD02                          | Tx Data                      | T21                   | 0        | LV <sub>DD</sub> | 2     |
| TSEC1_TXD01                          | Tx Data                      | U21                   | 0        | LV <sub>DD</sub> | 2     |
| TSEC1_TXD00                          | Tx Data                      | U22                   | 0        | LV <sub>DD</sub> | 2     |
| TSEC1_TX_EN                          | Tx Enable                    | W20                   | 0        | LV <sub>DD</sub> | _     |
| TSEC1_TX_CLK/TSEC1_G<br>TX_CLK125    | Tx Clock/Reference Clock     | AB23                  | I        | LV <sub>DD</sub> | _     |
| TSEC1_GTX_CLK                        | Tx Clock Out                 | V21                   | 0        | LV <sub>DD</sub> | _     |
| TSEC1_RXD03                          | Rx Data                      | U23                   | I        | LV <sub>DD</sub> | _     |
| TSEC1_RXD02                          | Rx Data                      | AA22                  | I        | LV <sub>DD</sub> | _     |
| TSEC1_RXD01                          | Rx Data                      | AA20                  | I        | LV <sub>DD</sub> | _     |
| TSEC1_RXD00                          | Rx Data                      | W21                   | I        | LV <sub>DD</sub> | _     |
| TSEC1_RX_DV                          | Rx Data Valid                | W23                   | I        | LV <sub>DD</sub> | _     |
| TSEC1_RX_ER                          | Rx Error                     | AC23                  | I        | LV <sub>DD</sub> | _     |
| TSEC1_RX_CLK                         | Rx Clock                     | T23                   | I        | LV <sub>DD</sub> | _     |
|                                      | Three Speed Etherne          | t Controller 2        |          |                  |       |
| TSEC2_TXD03                          | Tx Data                      | Y21                   | 0        | LV <sub>DD</sub> | 6     |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pinout Listing (continued)

| Signal                             | Signal Name                              | Package Pin<br>Number | Pin Type | Power Supply     | Notes |
|------------------------------------|------------------------------------------|-----------------------|----------|------------------|-------|
| TSEC2_TXD02                        | Tx Data                                  | AA23                  | 0        | LV <sub>DD</sub> | 2, 6  |
| TSEC2_TXD01                        | Tx Data                                  | Y23                   | 0        | LV <sub>DD</sub> | 2, 6  |
| TSEC2_TXD00                        | Tx Data                                  | AC21                  | 0        | LV <sub>DD</sub> | 2, 6  |
| TSEC2_TX_EN                        | Tx Enable                                | T20                   | 0        | LV <sub>DD</sub> | _     |
| TSEC2_GTX_CLK                      | Tx Clock                                 | T19                   | 0        | LV <sub>DD</sub> | _     |
| TSEC2_RXD03                        | Rx Data                                  | AA21                  | I        | LV <sub>DD</sub> | 6     |
| TSEC2_RXD02                        | Rx Data                                  | AB21                  | I        | LV <sub>DD</sub> | 6     |
| TSEC2_RXD01                        | Rx Data                                  | AC22                  | I        | LV <sub>DD</sub> | 6     |
| TSEC2_RXD00                        | Rx Data                                  | U19                   | I        | LV <sub>DD</sub> | 6     |
| TSEC2_RX_DV                        | Rx Data Valid                            | V23                   | I        | LV <sub>DD</sub> | 6     |
| TSEC2_RX_CLK                       | Rx Clock                                 | V20                   | I        | LV <sub>DD</sub> | 6     |
|                                    | DUART                                    |                       |          |                  |       |
| UART_SOUT0/MSRCID4/LB<br>_MSRCID4  | Tx Data/Memory Debug Source ID           | C23                   | 0        | $OV_DD$          | 2     |
| UART_SOUT1/MSRCID3/LB<br>_MSRCID3  | Tx Data/Memory Debug Source ID           | G21                   | 0        | $OV_{DD}$        | 2     |
| UART_SIN0/MSRCID2/LB_<br>MSRCID2   | Rx Data/Memory Debug Source ID           | A23                   | I/O      | OV <sub>DD</sub> | _     |
| UART_SIN1/MSRCID1/LB_<br>MSRCID1   | Rx Data/Memory Debug Source ID           | H20                   | I/O      | OV <sub>DD</sub> | _     |
| UART_CTS1_B/MSRCID0/L<br>B_MSRCID0 | Clear To Send/Memory Debug<br>Source ID  | B23                   | I/O      | OV <sub>DD</sub> | _     |
| UART_RTS1_B/MDVAL/<br>LB_MDVAL     | Ready to Send/Memory Debug Data<br>Valid | D22                   | 0        | $OV_DD$          |       |
|                                    | l <sup>2</sup> C                         |                       |          |                  |       |
| IIC1_SDA                           | Serial Data                              | C22                   | I/O      | $OV_DD$          | _     |
| IIC1_SCL                           | Serial Clock                             | E21                   | I/O      | OV <sub>DD</sub> | _     |
| IIC2_SDA                           | Serial Data                              | H19                   | I/O      | OV <sub>DD</sub> | _     |
| IIC2_SCL                           | Serial Clock                             | F21                   | I/O      | OV <sub>DD</sub> | _     |
|                                    | eSPI                                     |                       |          |                  |       |
| SPI_MISO                           | Master Input Slave Output Data           | D21                   | I        | OV <sub>DD</sub> | _     |
| SPI_MOSI                           | Master Output Slave Input Data           | G19                   | 0        | OV <sub>DD</sub> | _     |
| SPI_CS0_B                          | SPI Slave Select                         | F20                   | 0        | OV <sub>DD</sub> | 5     |
| SPI_CS1_B                          | SPI Slave Select                         | A22                   | 0        | OV <sub>DD</sub> | 5     |
| t                                  | •                                        |                       |          | •                |       |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pinout Listing (continued)

| Signal                         | Signal Name                                                         | Package Pin<br>Number | Pin Type | Power Supply     | Notes |
|--------------------------------|---------------------------------------------------------------------|-----------------------|----------|------------------|-------|
| SPI_CLK                        | Serial clock                                                        | E20                   | 0        | OV <sub>DD</sub> | _     |
|                                | USB                                                                 |                       |          |                  |       |
| USB_NXT                        | Next Data Throttle Control                                          | D18                   | I        | OV <sub>DD</sub> | _     |
| USB_DIR                        | Databus Direction                                                   | C19                   | I        | OV <sub>DD</sub> | _     |
| USB_STP/MDVAL/LB_MDVA<br>L     | Stop/Memory Debug Data Valid                                        | C21                   | 0        | OV <sub>DD</sub> | 5     |
| USB_CLK                        | PHY Clock                                                           | D19                   | I        | OV <sub>DD</sub> | _     |
| USB_D07/MSRCID4/LB_MS<br>RCID4 | Bidirectional Databus/Memory<br>Debug Source ID                     | B21                   | I/O      | OV <sub>DD</sub> | _     |
| USB_D06/MSRCID3/LB_MS<br>RCID3 | Bidirectional Databus/Memory<br>Debug Source ID                     | A20                   | I/O      | OV <sub>DD</sub> | _     |
| USB_D05/MSRCID2/LB_MS<br>RCID2 | Bidirectional Databus/Memory<br>Debug Source ID                     | B20                   | I/O      | OV <sub>DD</sub> | _     |
| USB_D04/MSRCID1/LB_MS<br>RCID1 | Bidirectional Databus/Memory<br>Debug Source ID                     | B18                   | I/O      | OV <sub>DD</sub> | _     |
| USB_D03/MSRCID0/LB_MS<br>RCID0 | Bidirectional Databus/Memory<br>Debug Source ID                     | A21                   | I/O      | OV <sub>DD</sub> | _     |
| USB_D02                        | Bidirectional Databus                                               | A19                   | I/O      | OV <sub>DD</sub> | _     |
| USB_D01                        | Bidirectional Databus                                               | C18                   | I/O      | OV <sub>DD</sub> | _     |
| USB_D00                        | Bidirectional Databus                                               | C20                   | I/O      | $OV_DD$          | _     |
|                                | General-Purpose In                                                  | put/Output            |          |                  |       |
| GPIO00/IRQ7/ASLEEP             | General Purpose<br>Input/Output/External<br>Interrupt/Asleep        | H23                   | I/O      | OV <sub>DD</sub> | _     |
| GPIO01/IRQ8                    | General Purpose<br>Input/Output/External Interrupt                  | G22                   | I/O      | OV <sub>DD</sub> | _     |
| GPIO02/IRQ9/POWER_EN           | General Purpose<br>Input/Output/External<br>Interrupt/Power Enable  | L21                   | I/O      | OV <sub>DD</sub> | 7     |
| GPIO03/IRQ10/CKSTP_OU<br>T1_B  | General Purpose<br>Input/Output/External<br>Interrupt/Checkstop Out | L19                   | I/O      | OV <sub>DD</sub> | _     |
| GPIO04/UDE1_B                  | General Purpose<br>Input/Output/Unconditional Debug<br>Event        | J22                   | I/O      | OV <sub>DD</sub> | _     |
| GPIO05/MCP0_B                  | General Purpose<br>Input/Output/Machine Check<br>Processor          | L20                   | I/O      | OV <sub>DD</sub> | _     |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pinout Listing (continued)

| Signal                                     | Signal Name                                                                       | Package Pin<br>Number | Pin Type | Power Supply     | Notes |
|--------------------------------------------|-----------------------------------------------------------------------------------|-----------------------|----------|------------------|-------|
| GPIO06/MCP1_B                              | General Purpose<br>Input/Output/Machine Check<br>Processor                        | G23                   | I/O      | OV <sub>DD</sub> | _     |
| GPIO07/UDE0_B                              | General Purpose<br>Input/Output/Unconditional Debug<br>Event                      | F23                   | I/O      | OV <sub>DD</sub> | _     |
| GPIO08/DMA1_DDONE_B                        | General Purpose<br>Input/Output/DMA1 Done                                         | D16                   | I/O      | BV <sub>DD</sub> | _     |
| GPIO09/DMA1_DACK_B                         | General Purpose<br>Input/Output/DMA1 Acknowledge                                  | C16                   | I/O      | BV <sub>DD</sub> | _     |
| GPIO10/USB_PCTL0                           | General Purpose Input/Output/USB port Control                                     | A17                   | I/O      | BV <sub>DD</sub> | _     |
| GPIO11/USB_PCTL1                           | General Purpose Input/Output/USB port Control                                     | B17                   | I/O      | BV <sub>DD</sub> | _     |
| GPIO12/TSEC1_XTRNL_TX<br>_STMP             | General Purpose<br>Input/Output/TSEC1 External<br>Transmit Timestamp              | E16                   | I/O      | BV <sub>DD</sub> | _     |
| GPIO13/TSEC1_XTRNL_RX<br>_STMP             | General Purpose<br>Input/Output/TSEC1 External<br>ReceiveTimestamp                | C17                   | I/O      | BV <sub>DD</sub> | _     |
| GPIO14/TSEC2_XTRNL_TX<br>_STMP/DMA1_DREQ_B | General Purpose<br>Input/Output/TSEC2 External<br>Transmit Timestamp/DMA1 Request | E17                   | I/O      | BV <sub>DD</sub> | _     |
| GPIO15/TSEC2_XTRNL_RX<br>_STMP             | General Purpose<br>Input/Output/TSEC2 External<br>Receive Timestamp               | A18                   | I/O      | BV <sub>DD</sub> | _     |
|                                            | System Con                                                                        | trol                  |          |                  |       |
| HRESET_B                                   | Hard Reset                                                                        | R22                   | I        | OV <sub>DD</sub> | _     |
| HRESET_REQ_B                               | Hard Reset - Request                                                              | M20                   | 0        | $OV_{DD}$        | 5     |
|                                            | Debug                                                                             |                       |          |                  |       |
| TRIG_IN                                    | Trigger In                                                                        | R20                   | I        | OV <sub>DD</sub> | _     |
| TRIG_OUT                                   | Trigger Out                                                                       | J23                   | 0        | OV <sub>DD</sub> | 5     |
| READY_P1                                   | Ready Proc1                                                                       | R23                   | 0        | OV <sub>DD</sub> | 2     |
|                                            | Clocks                                                                            |                       |          |                  |       |
| CLK_OUT                                    | Clock Out                                                                         | N21                   | 0        | OV <sub>DD</sub> | _     |
| RTC                                        | Real Time Clock                                                                   | J20                   | I        | OV <sub>DD</sub> | _     |
| DDRCLK                                     | DDR Clock                                                                         | AB6                   | I        | OV <sub>DD</sub> |       |
| SYSCLK                                     | System Clock                                                                      | P23                   | I        | OV <sub>DD</sub> |       |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pinout Listing (continued)

| Signal      | Signal Name                 | Package Pin<br>Number | Pin Type | Power Supply     | Notes |
|-------------|-----------------------------|-----------------------|----------|------------------|-------|
|             | DFT                         |                       |          |                  |       |
| SCAN_MODE_B | Scan Mode                   | P19                   | I        | OV <sub>DD</sub> | _     |
| TEST_SEL_B  | Test Select                 | R21                   | I        | $OV_DD$          | 4     |
|             | JTAG                        | 1                     | l        |                  |       |
| TCK         | Test Clock                  | N22                   | I        | $OV_{DD}$        | _     |
| TDI         | Test Data In                | N23                   | I        | $OV_DD$          | _     |
| TDO         | Test Data Out               | M21                   | 0        | $OV_DD$          | _     |
| TMS         | Test Mode Select            | P21                   | I        | $OV_DD$          | _     |
| TRST_B      | Test Reset                  | P20                   | I        | OV <sub>DD</sub> | _     |
|             | Power and Groun             | d Signals             | l        |                  |       |
| BVDD_VSEL   | BVDD Voltage Selection      | K19                   | _        | _                | 1     |
| AVDD_CORE0  | CPU0 PLL supply             | E13                   | _        | _                | _     |
| AVDD_CORE1  | CPU1 PLL supply             | E10                   | _        | _                | _     |
| AVDD_DDR    | DDR PLL supply              | AC7                   | _        | _                | _     |
| AVDD_PLAT   | Platform PLL supply         | N19                   | _        | _                | _     |
| SVDD        | SerDes core logic supply    | Y7                    | _        | _                | _     |
| SVDD        | SerDes core logic supply    | AB7                   | _        | _                | _     |
| SVDD        | SerDes core logic supply    | AB10                  | _        | _                | _     |
| SVDD        | SerDes core logic supply    | T11                   | _        | _                | _     |
| SVDD        | SerDes core logic supply    | AA11                  | _        | _                | _     |
| SVDD        | SerDes core logic supply    | AB12                  | _        | _                | _     |
| SVDD        | SerDes core logic supply    | T13                   | _        | _                | _     |
| SVDD        | SerDes core logic supply    | Y13                   | _        | _                | _     |
| SVDD        | SerDes core logic supply    | AB14                  | _        | _                | _     |
| SVDD        | SerDes core logic supply    | AA17                  | _        | _                | _     |
| BVDD        | Local Bus & GPIO I/O supply | G8                    | _        | _                | _     |
| BVDD        | Local Bus & GPIO I/O supply | G9                    | _        | _                | _     |
| BVDD        | Local Bus & GPIO I/O supply | G10                   | _        | _                | _     |
| BVDD        | Local Bus & GPIO I/O supply | G11                   | _        | _                | _     |
| BVDD        | Local Bus & GPIO I/O supply | G12                   | _        | _                | _     |
| BVDD        | Local Bus & GPIO I/O supply | G13                   | _        | _                | _     |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pinout Listing (continued)

| Signal | Signal Name                 | Package Pin<br>Number | Pin Type | Power Supply | Notes |
|--------|-----------------------------|-----------------------|----------|--------------|-------|
| BVDD   | Local Bus & GPIO I/O supply | G14                   | _        | _            | _     |
| BVDD   | Local Bus & GPIO I/O supply | G15                   | _        | _            | _     |
| BVDD   | Local Bus & GPIO I/O supply | G16                   | _        | _            | _     |
| GVDD   | DDR I/O supply              | G7                    | _        | _            | _     |
| GVDD   | DDR I/O supply              | H7                    | _        | _            | _     |
| GVDD   | DDR I/O supply              | J7                    | _        | _            | _     |
| GVDD   | DDR I/O supply              | K7                    | _        | _            | _     |
| GVDD   | DDR I/O supply              | L7                    | _        | _            | _     |
| GVDD   | DDR I/O supply              | M7                    | _        | _            | _     |
| GVDD   | DDR I/O supply              | N7                    | _        | _            | _     |
| GVDD   | DDR I/O supply              | P7                    | _        | _            | _     |
| GVDD   | DDR I/O supply              | R7                    | _        | _            | _     |
| GVDD   | DDR I/O supply              | T7                    | _        | _            | _     |
| GVDD   | DDR I/O supply              | U7                    | _        | _            | _     |
| GVDD   | DDR I/O supply              | U8                    | _        | _            | _     |
| LVDD   | TSEC 1&3 I/O supply         | U15                   | _        | _            | _     |
| LVDD   | TSEC 1&3 I/O supply         | U16                   | _        | _            | _     |
| LVDD   | TSEC 1&3 I/O supply         | T17                   | _        | _            | _     |
| LVDD   | TSEC 1&3 I/O supply         | U17                   | _        | _            | _     |
| OVDD   | General I/O supply          | G17                   | _        | _            | _     |
| OVDD   | General I/O supply          | H17                   | _        | _            | _     |
| OVDD   | General I/O supply          | J17                   | _        | _            | _     |
| OVDD   | General I/O supply          | K17                   | _        | _            | _     |
| OVDD   | General I/O supply          | L17                   | _        | _            | _     |
| OVDD   | General I/O supply          | M17                   | _        | _            | _     |
| OVDD   | General I/O supply          | N17                   | _        | _            | _     |
| OVDD   | General I/O supply          | P17                   | _        | _            | _     |
| OVDD   | General I/O supply          | R17                   | _        | _            | _     |
| VDD    | CPU1 Supplies               | J8                    | _        | _            | _     |
| VDD    | CPU1 Supplies               | K8                    | _        | _            | _     |
| VDD    | CPU1 Supplies               | H9                    | _        | _            | _     |
| VDD    | CPU1 Supplies               | H10                   | _        | _            | _     |

**Table 1. Pinout Listing (continued)** 

| Signal | Signal Name                | Package Pin<br>Number | Pin Type | Power Supply | Notes |
|--------|----------------------------|-----------------------|----------|--------------|-------|
| VDD    | CPU1 Supplies              | H11                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | H8                    | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | L8                    | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | M8                    | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | N8                    | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | R8                    | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | P8                    | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | T8                    | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | Т9                    | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | T10                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | H12                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | H13                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | H14                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | T14                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | H15                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | T15                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | H16                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | J16                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | K16                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | L16                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | M16                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | N16                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | R16                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | P16                   | _        | _            | _     |
| VDDC   | Platform and CPU0 Supplies | T16                   | _        | _            | _     |
| XVDD   | SerDes Transceiver supply  | AB8                   | _        | _            | _     |
| XVDD   | SerDes Transceiver supply  | Y9                    | _        | _            | _     |
| XVDD   | SerDes Transceiver supply  | T12                   | _        | _            | _     |
| XVDD   | SerDes Transceiver supply  | Y15                   | _        | _            | _     |
| XVDD   | SerDes Transceiver supply  | AB16                  | _        | _            | _     |
| SDAVDD | SerDes PLL supply          | U11                   | _        | _            | _     |
| SDAGND | SerDes PLL GND             | U12                   | _        | _            | _     |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pinout Listing (continued)

| Signal | Signal Name                       | Package Pin<br>Number | Pin Type | Power Supply | Notes |
|--------|-----------------------------------|-----------------------|----------|--------------|-------|
| SGND   | Serdes Transceiver core logic GND | AA7                   | _        | _            | _     |
| SGND   | Serdes Transceiver core logic GND | W8                    | _        | _            | _     |
| SGND   | Serdes Transceiver core logic GND | AC10                  | _        | _            | _     |
| SGND   | Serdes Transceiver core logic GND | Y11                   | _        | _            | _     |
| SGND   | Serdes Transceiver core logic GND | AC12                  | _        | _            | _     |
| SGND   | Serdes Transceiver core logic GND | AA13                  | _        | _            | _     |
| SGND   | Serdes Transceiver core logic GND | AC14                  | _        | _            | _     |
| SGND   | Serdes Transceiver core logic GND | Y17                   | _        | _            | _     |
| SGND   | Serdes Transceiver core logic GND | AB17                  | _        | _            | _     |
| XGND   | Serdes Transceiver pad GND        | AC8                   | _        | _            | _     |
| XGND   | Serdes Transceiver pad GND        | AA9                   | _        | _            | _     |
| XGND   | Serdes Transceiver pad GND        | W10                   | _        | _            | _     |
| XGND   | Serdes Transceiver pad GND        | W14                   | _        | _            | _     |
| XGND   | Serdes Transceiver pad GND        | AA15                  | _        | _            | _     |
| XGND   | Serdes Transceiver pad GND        | AC16                  | _        | _            | _     |
| GND    | GND                               | A1                    | _        | _            | _     |
| GND    | GND                               | D2                    | _        | _            | _     |
| GND    | GND                               | G2                    | _        | _            | _     |
| GND    | GND                               | K2                    | _        | _            | _     |
| GND    | GND                               | N2                    | _        | _            | _     |
| GND    | GND                               | T2                    | _        | _            | _     |
| GND    | GND                               | W2                    | _        | _            | _     |
| GND    | GND                               | AB2                   | _        | _            | _     |
| GND    | GND                               | B4                    | _        | _            | _     |
| GND    | GND                               | E4                    | _        | _            | _     |
| GND    | GND                               | H4                    | _        | _            | _     |
| GND    | GND                               | L4                    | _        | _            | _     |
| GND    | GND                               | P4                    | _        | _            | _     |
| GND    | GND                               | U4                    | _        | _            | _     |
| GND    | GND                               | Y4                    | _        | _            | _     |
| GND    | GND                               | D5                    | _        | _            | _     |
| GND    | GND                               | AB5                   | _        | _            |       |

Table 1. Pinout Listing (continued)

| Signal | Signal Name | Package Pin<br>Number | Pin Type | Power Supply | Notes |
|--------|-------------|-----------------------|----------|--------------|-------|
| GND    | GND         | Y6                    | _        | _            | _     |
| GND    | GND         | AA6                   | _        | _            | _     |
| GND    | GND         | AC6                   | _        | _            | _     |
| GND    | GND         | B7                    | _        | _            | _     |
| GND    | GND         | D8                    | _        | _            | _     |
| GND    | GND         | J9                    | _        | _            | _     |
| GND    | GND         | К9                    | _        | _            | _     |
| GND    | GND         | L9                    | _        | _            | _     |
| GND    | GND         | M9                    | _        | _            | _     |
| GND    | GND         | N9                    | _        | _            | _     |
| GND    | GND         | P9                    | _        | _            | _     |
| GND    | GND         | R9                    | _        | _            | _     |
| GND    | GND         | B10                   | _        | _            | _     |
| GND    | GND         | J10                   | _        | _            | _     |
| GND    | GND         | K10                   | _        | _            | _     |
| GND    | GND         | L10                   | _        | _            | _     |
| GND    | GND         | M10                   | _        | _            | _     |
| GND    | GND         | N10                   | _        | _            | _     |
| GND    | GND         | P10                   | _        | _            | _     |
| GND    | GND         | R10                   | _        | _            | _     |
| GND    | GND         | D11                   | _        | _            | _     |
| GND    | GND         | J11                   | _        | _            | _     |
| GND    | GND         | K11                   | _        | _            | _     |
| GND    | GND         | L11                   | _        | _            | _     |
| GND    | GND         | M11                   | _        | _            | _     |
| GND    | GND         | N11                   | _        | _            | _     |
| GND    | GND         | P11                   | _        | _            | _     |
| GND    | GND         | R11                   | _        | _            | _     |
| GND    | GND         | J12                   | _        | _            | _     |
| GND    | GND         | K12                   | _        | _            | _     |
| GND    | GND         | L12                   | _        | _            | _     |
| GND    | GND         | M12                   | _        | _            | _     |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pinout Listing (continued)

| Signal | Signal Name | Package Pin<br>Number | Pin Type | Power Supply | Notes |
|--------|-------------|-----------------------|----------|--------------|-------|
| GND    | GND         | N12                   | _        | _            | _     |
| GND    | GND         | R12                   | _        | _            | _     |
| GND    | GND         | P12                   | _        | _            | _     |
| GND    | GND         | B13                   | _        | _            | _     |
| GND    | GND         | J13                   | _        | _            | _     |
| GND    | GND         | K13                   | _        | _            | _     |
| GND    | GND         | L13                   | _        | _            | _     |
| GND    | GND         | M13                   | _        | _            | _     |
| GND    | GND         | N13                   | _        | _            | _     |
| GND    | GND         | P13                   | _        | _            | _     |
| GND    | GND         | R13                   | _        | _            | _     |
| GND    | GND         | D14                   | _        | _            | _     |
| GND    | GND         | J14                   | _        | _            | _     |
| GND    | GND         | K14                   | _        | _            | _     |
| GND    | GND         | L14                   | _        | _            | _     |
| GND    | GND         | M14                   | _        | _            | _     |
| GND    | GND         | N14                   | _        | _            | _     |
| GND    | GND         | P14                   | _        | _            | _     |
| GND    | GND         | R14                   | _        | _            | _     |
| GND    | GND         | J15                   | _        | _            | _     |
| GND    | GND         | K15                   | _        | _            | _     |
| GND    | GND         | L15                   | _        | _            | _     |
| GND    | GND         | M15                   | _        | _            | _     |
| GND    | GND         | N15                   | _        | _            | _     |
| GND    | GND         | P15                   | _        | _            | _     |
| GND    | GND         | R15                   | _        | _            | _     |
| GND    | GND         | B16                   | _        | _            | _     |
| GND    | GND         | D17                   | _        | _            | _     |
| GND    | GND         | B19                   | _        | _            | _     |
| GND    | GND         | AB19                  | _        | _            | _     |
| GND    | GND         | D20                   | _        | _            | _     |
| GND    | GND         | G20                   | _        | _            | _     |

Table 1. Pinout Listing (continued)

| Signal | Signal Name     | Package Pin<br>Number | Pin Type | Power Supply | Notes |
|--------|-----------------|-----------------------|----------|--------------|-------|
| GND    | GND             | K20                   | _        | _            | _     |
| GND    | GND             | N20                   | _        | _            | _     |
| GND    | GND             | U20                   | _        | _            | _     |
| GND    | GND             | Y20                   | _        | _            | _     |
| GND    | GND             | B22                   | _        | _            | _     |
| GND    | GND             | E22                   | _        | _            | _     |
| GND    | GND             | H22                   | _        | _            | _     |
| GND    | GND             | L22                   | _        | _            | _     |
| GND    | GND             | P22,                  | _        | _            | _     |
| GND    | GND             | T22                   | _        | _            | _     |
| GND    | GND             | W22                   | _        | _            | _     |
| GND    | GND             | AB22                  | _        | _            | _     |
|        | Reserved and No | Connects              |          |              |       |
| RSVD   | Reserved        | K5                    | _        | _            | 3     |
| RSVD   | Reserved        | E7                    | _        | _            | 3     |
| RSVD   | Reserved        | E8                    | _        | _            | 3     |
| RSVD   | Reserved        | D9                    | _        | _            | 3     |
| RSVD   | Reserved        | E11                   | _        | _            | 3     |
| RSVD   | Reserved        | B2                    | _        | _            | 3     |
| RSVD   | Reserved        | U14                   | _        | _            | 3     |
| RSVD   | Reserved        | U9                    | _        | _            | 3     |
| RSVD   | Reserved        | W16                   | _        | _            | 3     |
| RSVD   | Reserved        | W17                   | _        | _            | 3     |
| RSVD   | Reserved        | W7                    | _        | _            | 3     |
| RSVD   | Reserved        | K22                   | _        | _            | 3     |
| RSVD   | Reserved        | K21                   | _        | _            | 3     |
| RSVD   | Reserved        | L23                   | _        | _            | 3     |
| RSVD   | Reserved        | K23                   | _        | _            | 3     |
| RSVD   | Reserved        | M23                   | _        | _            | 3     |

Table 1. Pinout Listing (continued)

| Signal | Signal Name | Package Pin<br>Number | Pin Type | Power Supply | Notes |
|--------|-------------|-----------------------|----------|--------------|-------|
| RSVD   | Reserved    | M22                   | _        |              | 3     |

#### Note:

- 1. Tie this pin to GND to select 1.8V BVDD; tie this pin to VDD to select 3.3V BVDD.
- 2. This pin is a reset configuration pin. It has a weak internal pull-up P-FET which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-kO pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, then a pullup or active driver is needed.
- 3. This pin should not be connected.
- 4. This pin should be pulled up.
- 5. This pin is a reserved reset configuration pin. It has a weak internal pull-up P-FET which is enabled only when the processor is in the reset state. This pin must NOT be pulled down during power-on reset.
- 6. This pin is reserved by default and must be enabled by pin multiplexing.
- 7. POWER\_EN is the default function for this pin.

## 3 Electrical Characteristics

This section provides the AC and DC electrical specifications for the chip. The chip is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

## 3.1 Overall DC Electrical Characteristics

This section covers the ratings, conditions, and other characteristics.

## 3.1.1 Absolute Maximum Ratings

The following table provides the absolute maximum ratings.

Table 2. Absolute Maximum Ratings<sup>1</sup>

| Characteristic                                               | Symbol                                                                                                                      | Max Value                                | Unit | Note |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------|------|
| Core 0 and Platform supply voltage                           | $V_{DDC}$                                                                                                                   | -0.3 to 1.1                              | ٧    | _    |
| Core 1 supply voltage                                        | V <sub>DD</sub>                                                                                                             | -0.3 to 1.1                              | V    | _    |
| PLL supply voltage                                           | AV <sub>DD</sub> _CORE0<br>AV <sub>DD</sub> _CORE1<br>AV <sub>DD</sub> _DDR<br>AV <sub>DD</sub> _PLAT<br>SDAV <sub>DD</sub> | -0.3 to 1.1                              | V    | 8    |
| Core power supply for SerDes transceivers                    | SV <sub>DD</sub>                                                                                                            | -0.3 to 1.1                              | V    | _    |
| Pad power supply for SerDes transceivers                     | XV <sub>DD</sub>                                                                                                            | -0.3 to 1.1                              | V    | _    |
| DDR3 DRAM I/O voltage                                        | GV <sub>DD</sub>                                                                                                            | -0.3 to 1.65 DDR3<br>-0.3 to 1.485 DDR3L | V    | _    |
| Three-speed Ethernet I/O, Ethernet management voltage (TSEC) | LV <sub>DD</sub>                                                                                                            | -0.3 to 2.75                             | V    | _    |

#### **Electrical Characteristics**

Table 2. Absolute Maximum Ratings<sup>1</sup> (continued)

|                                                                                            | Characteristic                                                                                                                   | Symbol            | Max Value                           | Unit | Note |
|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------|------|------|
| DUART, system control and power management, I <sup>2</sup> C, GPIO x8 and JTAG I/O voltage |                                                                                                                                  | $OV_DD$           | -0.3 to 3.63                        | V    | _    |
| USB, eSPI                                                                                  |                                                                                                                                  | OV <sub>DD</sub>  | -0.3 to 3.63                        | ٧    | _    |
| Enhanced local b                                                                           | us I/O voltage and GPIOx8 voltage                                                                                                | BV <sub>DD</sub>  | -0.3 to 3.63<br>-0.3 to 1.98        | ٧    | _    |
| Input voltage                                                                              | DDR3 DRAM signals                                                                                                                | $MV_{IN}$         | -0.3 to (GVDD + 0.3)                | ٧    | 2, 7 |
|                                                                                            | DDR3 DRAM reference                                                                                                              | MV <sub>REF</sub> | -0.3 to (GV <sub>DD</sub> /2 + 0.3) | V    | 7    |
|                                                                                            | Three-speed Ethernet signals                                                                                                     | LV <sub>IN</sub>  | -0.3 to (LVDD + 0.3)                | V    | 3, 7 |
|                                                                                            | Enhanced local bus signals                                                                                                       | BV <sub>IN</sub>  | -0.3 to (BV <sub>DD</sub> + 0.3)    | _    | 5, 7 |
|                                                                                            | DUART, DDRCLK, SYSCLK, system control and power management, I <sup>2</sup> C, clocking, I/O voltage select, and JTAG I/O voltage | OV <sub>IN</sub>  | -0.3 to (OV <sub>DD</sub> + 0.3)    | V    | 4, 7 |
|                                                                                            | USB, eSPI                                                                                                                        | OV <sub>IN</sub>  | $-0.3$ to $(OV_{DD} + 0.3)$         | ٧    | 4, 7 |
|                                                                                            | SerDes signals                                                                                                                   | XV <sub>IN</sub>  | -0.3 to (XV <sub>DD</sub> + 0.3)    | ٧    | 6, 7 |
| Storage temperat                                                                           | ure range                                                                                                                        | T <sub>STG</sub>  | -55 to 150                          | °C   | _    |

#### Note:

- 1. Functional operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- Caution: MVIN must not exceed GVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. Caution: LVIN must not exceed LVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. **Caution**: OVIN must not exceed OVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- Caution: BVIN must not exceed BVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- Caution: XVIN must not exceed XVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 7. (X,B,M,L,O)VIN and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 7.
- 8. AV<sub>DD</sub> is measured at the input to the filter and not at the pin of the device.

## 3.1.2 Recommended Operating Conditions

This table provides the recommended operating conditions for this device. Note that the values in the following table are the recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed.

**Table 3. Recommended Operating Conditions** 

| Characteristic                     | Symbol           | Recommended Value | Unit | Note |
|------------------------------------|------------------|-------------------|------|------|
| Core 0 and Platform supply voltage | V <sub>DDC</sub> | 1.0 ± 50 mV       | V    | 1    |
| Core 1 supply voltage              | V <sub>DD</sub>  | 1.0 ± 50 mV       | V    | 1    |

#### P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

**Table 3. Recommended Operating Conditions (continued)** 

|                                                                                             | Characteristic                                                                                 | Symbol                                                                                                                      | Recommended Value                               | Unit | Note |
|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------|------|
| PLL supply vol                                                                              | tage                                                                                           | AV <sub>DD</sub> _CORE0<br>AV <sub>DD</sub> _CORE1<br>AV <sub>DD</sub> _DDR<br>AV <sub>DD</sub> _PLAT<br>SDAV <sub>DD</sub> | 1.0 ± 50 mV                                     | V    |      |
| Core power su                                                                               | pply for SerDes transceivers                                                                   | SV <sub>DD</sub>                                                                                                            | 1.0 ± 50 mV                                     | V    | _    |
| Pad power sup                                                                               | ply for SerDes transceivers and PCI Express                                                    | $XV_{DD}$                                                                                                                   | 1.0 ± 50 mV                                     | ٧    | _    |
| DDR3 DRAM I/O voltage                                                                       |                                                                                                | GV <sub>DD</sub>                                                                                                            | 1.5 V ± 75 mV DDR3<br>1.35 V ± 67.5 mV<br>DDR3L |      | _    |
| Three-speed Ethernet I/O voltage (TSEC)                                                     |                                                                                                | LV <sub>DD</sub>                                                                                                            | 2.5 V ± 125 mV                                  | ٧    |      |
| DUART, system control and power management, I <sup>2</sup> C, GPIO x8, and JTAG I/O voltage |                                                                                                | OV <sub>DD</sub>                                                                                                            | 3.3 V ± 165 mV                                  | V    | _    |
| Enhanced loca                                                                               | Enhanced local bus I/O and GPIO x8 voltage                                                     |                                                                                                                             | 3.3 V ± 165 mV<br>1.8 V ± 90 mV                 | ٧    | _    |
| USB, eSPI                                                                                   |                                                                                                | OV <sub>DD</sub>                                                                                                            | 3.3 V ± 165 mV                                  | V    |      |
| Input voltage                                                                               | DDR3 DRAM signals                                                                              | MV <sub>IN</sub>                                                                                                            | GND to GV <sub>DD</sub>                         | V    | _    |
|                                                                                             | DDR3 DRAM reference                                                                            | MV <sub>REF</sub>                                                                                                           | GND to GV <sub>DD</sub> /2                      | V    |      |
|                                                                                             | Three-speed Ethernet signals                                                                   | LV <sub>IN</sub>                                                                                                            | GND to LV <sub>DD</sub>                         | ٧    |      |
|                                                                                             | Enhanced local bus signals                                                                     | BV <sub>IN</sub>                                                                                                            | GND to BV <sub>DD</sub>                         | ٧    |      |
|                                                                                             | DUART, DDRCLK, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub>                                                                                                            | GND to OV <sub>DD</sub>                         | V    | _    |
|                                                                                             | USB, eSPI                                                                                      | OV <sub>IN</sub>                                                                                                            | GND to OV <sub>DD</sub>                         | ٧    | _    |
| Operational Te                                                                              | mperature range                                                                                | Ta/TJ                                                                                                                       | 0 to 105 Commercial<br>-40 to 105 Industrial    | °C   | 2    |

#### Note:

<sup>1.</sup> **Caution:** Until  $V_{DD}$  reaches its recommended operating voltage,  $V_{DD}$  may exceed L/B/G/OV<sub>DD</sub> by up to 0.7 V. If 0.7 V is exceeded, extra current will be drawn by the device.

<sup>2.</sup> Minimum temperature is specified with  $T_A$ ; maximum temperature is specified with  $T_J$ .

#### **Electrical Characteristics**

The following figure shows the undershoot and overshoot voltages at the interfaces of the chip.



#### Note:

1.  $t_{\text{CLOCK}}$  refers to the clock period associated with the respective interface:

For I<sup>2</sup>C and JTAG, t<sub>CLOCK</sub> references SYSCLK. For DDR, t<sub>CLOCK</sub> references MCLK. For TSEC, t<sub>CLOCK</sub> references EC\_GTX\_CLK125.

For eLBC, t<sub>CLOCK</sub> references LCLK.

Figure 7. Overshoot/Undershoot Voltage for BV<sub>DD</sub>/GV<sub>DD</sub>/LV<sub>DD</sub>/OV<sub>DD</sub>

The core voltage must always be provided at nominal 1.0 V (See Table 3 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 3. The input voltage threshold scales with respect to the associated I/O supply voltage.  $OV_{DD}$  and  $LV_{DD}$  based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The SDRAM interface uses a differential receiver referenced the externally supplied MV<sub>REF</sub> signal (nominally set to GV<sub>DD</sub>/2). The DDR DQS receivers cannot be operated in single-ended fashion. The complement signal must be properly driven and cannot be grounded.

#### 3.1.3 **Output Driver Characteristics**

The following table provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

**Driver Type** Output Impedance ( $\Omega$ ) **Supply Voltage** Note Enhanced local bus interface, GPIO[0:7] 45  $BV_{DD} = 3.3 V$  $BV_{DD} = 1.8 V$ DDR3 signal (Programmable) 16  $GV_{DD} = 1.5 V DDR3$ 1 32 (half strength mode)  $GV_{DD} = 1.35 V$ DDR3L

**Table 4. Output Drive Capability** 

29

| Table 4. Out | put Drive | Capability | (continued) |
|--------------|-----------|------------|-------------|
|--------------|-----------|------------|-------------|

| Driver Type                 | Output Impedance (Ω) | Supply Voltage           | Note |
|-----------------------------|----------------------|--------------------------|------|
| TSEC signals                | 45                   | LV <sub>DD</sub> = 2.5 V | _    |
| DUART, system control, JTAG | 45                   | OV <sub>DD</sub> = 3.3 V | _    |
| I <sup>2</sup> C            | 45                   | OV <sub>DD</sub> = 3.3 V | _    |
| USB, eSPI                   | 45                   | OV <sub>DD</sub> = 3.3 V | _    |

#### Notes:

1. The drive strength of the DDR3 interface in half-strength mode is at  $T_i = 105^{\circ}C$  and at  $GV_{DD}$  (min).

## 3.2 Power Sequencing

The chip requires its power rails to be applied in a specific sequence in order to ensure proper device operation. These requirements are as follows for power up when POWER\_EN is not used to control switchable supplies:

- 1. VDD, VDDC, AVDD\_CORE0, AVDD\_CORE1, AVDD\_PLAT, AVDD\_DDR, BVDD, LVDD, OVDD, SDAVDD, SVDD and XVDD
- 2. GVDD

The requirements are as follows for power up when POWER\_EN is used to control switchable supplies:

- Always ON supply: VDDC, AVDD\_CORE0, AVDD\_PLAT, AVDD\_DDR, BVDD, LVDD, OVDD, SDAVDD, SVDD and XVDD
- Wait for POWER EN to assert
- 2. Switchable supply: VDD, AVDD\_CORE1
- 3. GVDD

The core 1 power supplies (VDD and AVDD\_CORE1) can be turned on as the result of POWER\_EN assertion.

There is no ordering requirement between steps 2 and 3 as there is no relationship between the core 1 power supplies and the DRAM controller or interface; they may occur in any order or simultaneously.

POWER\_EN pin is muxed with GPIO02 pin.

All supplies must be at their stable values within 50 ms.

Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90% of their value before the voltage rails on the current step reach 10% of theirs.

In order to guarantee MCKE low during power-up, the above sequencing for  $GV_{DD}$  is required. If there is no concern about any of the DDR signals being in an indeterminate state during power-up, then the sequencing for  $GV_{DD}$  is not required.

#### NOTE

From a system standpoint, if any of the I/O power supplies ramp prior to the  $V_{DD}$  core supply, the I/Os associated with that I/O supply may drive a logic one or zero during power-up, and extra current may be drawn by the device.

#### **Electrical Characteristics**

### 3.3 Power Characteristics

The following table shows the power dissipations of the VDD, VDDC, and SVDD supply for various operating platform clock frequencies versus the core and DDR clock frequencies.

**Table 5. Core Power Dissipation** 

|               |                            |                                |                           | V <sub>DD</sub> , lunction                   |                          | Power (W) |      | Total<br>Core |                                              |         |
|---------------|----------------------------|--------------------------------|---------------------------|----------------------------------------------|--------------------------|-----------|------|---------------|----------------------------------------------|---------|
| Power<br>Mode | Core<br>Frequency<br>(MHz) | Platform<br>Frequency<br>(MHz) | DDR Data<br>Rate<br>(MHz) | V <sub>DDC,</sub><br>S <sub>VDD</sub><br>(V) | Junction<br>Temp<br>(°C) | VDD       | VDDC | SVDD          | and<br>Platform<br>Power<br>(W) <sup>1</sup> | Notes   |
| Typical       | 2x500                      | 320                            | 640                       | 1.0                                          | 65                       | 0.16      | 1.83 | 0.2           | 2.19                                         | 2, 3    |
| Thermal       |                            |                                |                           |                                              | 105                      | 0.26      | 3.00 | 0.2           | 3.46                                         | 5, 7    |
| Maximum       |                            |                                |                           |                                              | 105                      | 0.28      | 3.07 | 0.2           | 3.55                                         | 4, 6, 7 |

#### Notes:

- 1) Combined power of VDDC, VDD and SVDDx with DDR Controller and all Serdes banks active. Does not include I/O power.
- 2) Typical power assumes Dhrystone running with activity factor of 80% (on all cores) and executing DMA on the platform with 90% activity factor
- 3) Typical power is based on nominal processed device.
- 4) Maximum power assumes Multicore Dhrystone activity factor at 100% and executing DMA on the platform at 100% activity factor.
- 5) Thermal power assumes Multicore Dhrystone activity factor of 80% and executing DMA on the platform with 90% activity factor.
- 6) Maximum power is provided for power supply design sizing.
- 7) Thermal and Maximum power are based on worst case processed device.

## 3.3.1 I/O DC Power Supply Recommendation

The following table provides estimated I/O power numbers for each block: DDR, PCIe, eLBC, TSEC, SGMII, USB, eSPI, DUART, I<sup>2</sup>C and GPIO.

Table 6. I/O Power Supply Estimated Values

| Interface   | Parameter         | Symbol                   | Typical | Maximum | Unit | Note    |
|-------------|-------------------|--------------------------|---------|---------|------|---------|
| DDR3        | 667 MHz data rate | GV <sub>DD</sub> (1.5V)  | 0.493   | 0.517   | W    | 1,2,3   |
|             | 800 MHz data rate | GV <sub>DD</sub> (1.5V)  | 0.509   | 0.532   | W    | 1,2,3   |
| DDR3L       | 667 MHz data rate | GV <sub>DD</sub> (1.35V) | 0.399   | 0.419   | W    | 1,2,3   |
|             | 800 MHz data rate | GV <sub>DD</sub> (1.35V) | 0.412   | 0.431   | W    | 1,2,3   |
| PCI Express | x2, 2.5 G-baud    | SV <sub>DD</sub> (1.0V)  | 0.167   | 0.18    | W    | 1,2,3   |
| SGMII       | x1, 1.25G-baud    | SV <sub>DD</sub> (1.0V)  | 0.134   | 0.146   | W    | 1,2,3   |
| eLBC        | 16-bit, 75 MHz    | BV <sub>DD</sub> (1.8V)  | 0.008   | 0.023   | W    | 1,2,3   |
|             |                   | BV <sub>DD</sub> (3.3V)  | 0.019   | 0.046   | W    | 1,2,3   |
| TSEC        | RMII, RGMII, 1588 | LV <sub>DD</sub> (2.5V)  | 0.059   | 0.072   | W    | 1,2,3,4 |
| USB         |                   | OV <sub>DD</sub> (3.3V)  | 0.125   | 0.135   | W    | 1,2,3   |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 6. I/O Power Supply Estimated Values (continued)

| Interface        | Parameter                                                              | Symbol                  | Typical | Maximum | Unit | Note    |
|------------------|------------------------------------------------------------------------|-------------------------|---------|---------|------|---------|
| eSPI             |                                                                        | OV <sub>DD</sub> (3.3V) | 0.002   | 0.005   | W    | 1,2,3   |
| I <sup>2</sup> C |                                                                        | OV <sub>DD</sub> (3.3V) | 0.001   | 0.004   | W    | 1,2,3   |
| DUART            |                                                                        | OV <sub>DD</sub> (3.3V) | 0.003   | 0.006   | W    | 1,2,3   |
| GPIO [0:7]       | x8                                                                     | OV <sub>DD</sub> (3.3V) | 0.002   | 0.004   | W    | 1,2,3,5 |
| GPIO [8:15]      | x8                                                                     | BV <sub>DD</sub> (1.8V) | 0.001   | 0.002   | W    | 1,2,3,5 |
|                  |                                                                        | BV <sub>DD</sub> (3.3V) | 0.002   | 0.004   | W    | 1,2,3,5 |
| Others           | Clocking, Debug, DFT,<br>EPIC, IOVSEL, JTAG,<br>Power Mgt, Sys Control | OV <sub>DD</sub> (3.3V) | 0.014   | 0.033   | W    | 1,2,3   |

#### Notes:

- 1. The maximum value is dependent on actual use case such as what application, external components used, environmental conditions such as temperature voltage and frequency. This is not intended to be the maximum guaranteed current. Depending on use case different result is expected.
- The typical value are estimates based on simulations at nominal recommended core voltage (V<sub>DD</sub>) and assuming 65 C junction temperature.
- The maximum value are estimates based on simulations at nominal recommended core voltage (V<sub>DD</sub>) and assuming 105 C junction temperature.
- 4. The current values are per each TSEC used.
- 5. GPIO x8 support on OVDD and x8 on BVDD rail supply.

## 3.4 Input Clocks

## 3.4.1 System Clock Timing

The following table provides the system clock (SYSCLK) DC specifications for the chip.

Table 7. SYSCLK DC Electrical Characteristics (OV<sub>DD</sub> = 3.3 V ± 165 mV)

| Parameter                                               | Symbol          | Min | Typical | Max | Unit | Note |
|---------------------------------------------------------|-----------------|-----|---------|-----|------|------|
| High-level input voltage                                | $V_{IH}$        | 2.0 | _       | _   | V    | 1    |
| Low-level input voltage                                 | $V_{IL}$        | _   | _       | 0.8 | V    | 2    |
| Input Capacitance                                       | C <sub>IN</sub> | _   | 7       | 15  | pf   | _    |
| Input current ( $V_{IN}$ = 0 V or $V_{IN}$ = $V_{DD}$ ) | I <sub>IN</sub> | _   | _       | ±50 | μΑ   | 2    |

### Note:

- 1. The max  $V_{IH}$ , and min  $V_{IL}$  values can be found in Table 3
- 2. The symbol  $V_{\text{IN}}$ , in this case, represents the  $OV_{\text{IN}}$  symbol referenced in Table 3

#### **Electrical Characteristics**

The following table provides the system clock (SYSCLK) AC timing specifications for the chip.

### **Table 8. SYSCLK AC Timing Specifications**

At recommended operating conditions (see Table 3) with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ .

| Parameter/Condition                             | Symbol                                | Min | Typical | Max   | Unit | Note |
|-------------------------------------------------|---------------------------------------|-----|---------|-------|------|------|
| SYSCLK frequency                                | f <sub>SYSCLK</sub>                   | 64  | _       | 100   | MHz  | 1    |
| SYSCLK cycle time                               | tsysclk                               | 10  | _       | 15.6  | ns   | _    |
| SYSCLK duty cycle                               | t <sub>KHK</sub> /t <sub>SYSCLK</sub> | 40  | _       | 60    | %    | 2    |
| SYSCLK slew rate                                | _                                     | 1   | _       | 4     | V/ns | 3    |
| SYSCLK peak period jitter                       | _                                     | _   | _       | ± 150 | ps   | _    |
| SYSCLK jitter phase noise at – 56dBc            | _                                     | _   | _       | 500   | KHz  | 4    |
| AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | $\Delta V_{AC}$                       | 1.9 | _       | _     | ٧    | _    |

#### Notes:

- Caution: The CCB\_clk to SYSCLK ratio and e500v2dp core to CCB\_clk ratio settings must be chosen such that the resulting SYSCLK frequency, e500v2dp core frequency, and CCB\_clk frequency do not exceed their respective maximum or minimum operating frequencies. Refer to the Design Checklist for ratio settings.
- 2. Measured at the rising edge and/or the falling edge at OV<sub>DD</sub>/2.
- 3. Slew rate as measured from +/-  $0.3 \Delta V_{AC}$  at center of peak to peak voltage at clock input.
- 4. Phase noise is calculated as FFT of TIE jitter.

## 3.4.2 SYSCLK and Spread Spectrum Sources

Spread spectrum clock sources are an increasingly popular way to control electromagnetic interference emissions (EMI) by spreading the emitted noise to a wider spectrum and reducing the peak noise magnitude in order to meet industry and government requirements. These clock sources intentionally add long-term jitter in order to diffuse the EMI spectral content. The jitter specification given in Table 9 considers short-term (cycle-to-cycle) jitter only and the clock generator's cycle-to-cycle output jitter should meet the chip's input cycle-to-cycle jitter requirement. Frequency modulation and spread are separate concerns, and the chip is compatible with spread spectrum sources if the recommendations listed in Table 9 are observed.

### **Table 9. Spread Spectrum Clock Source Recommendations**

At recommended operating conditions. See Table 3.

| Parameter            | Min | Max | Unit | Note |
|----------------------|-----|-----|------|------|
| Frequency modulation | _   | 60  | kHz  | _    |
| Frequency spread     | _   | 1.0 | %    | 1, 2 |

#### Note:

- 1. SYSCLK frequencies resulting from frequency spreading, and the resulting core and VCO frequencies, must meet the minimum and maximum specifications given in Table 8.
- 2. Maximum spread spectrum frequency may not result in exceeding any maximum operating frequency of the device

### CAUTION

The processor's minimum and maximum SYSCLK, core, and VCO frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated e500v2dp core frequency should avoid violating the stated limits by using down-spreading only.

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

## 3.4.3 Real Time Clock Timing

The RTC input is sampled by the platform clock (CCB clock). The output of the sampling latch is then used as an input to the counters of the PIC and the TimeBase unit of the e500v2dp. There is no jitter specification. The minimum pulse width of the RTC signal should be greater than 2x the period of the CCB clock. That is, minimum clock high time is  $2 \times t_{CCB}$ , and minimum clock low time is  $2 \times t_{CCB}$ . There is no minimum RTC frequency; RTC may be grounded if not needed.

## 3.4.4 TSEC Gigabit Reference Clock Timing

The following table lists the TSEC gigabit reference clock DC electrical characteristics for the chip.

**Table 10. TSEC Gigabit Reference Clock DC Electrical Characteristics** 

| Parameter                                           | Symbol          | Min | Max | Unit | Note |
|-----------------------------------------------------|-----------------|-----|-----|------|------|
| High-level input voltage                            | V <sub>IH</sub> | 1.7 | _   | V    | 1    |
| Low-level input voltage                             | V <sub>IL</sub> | _   | 0.7 | V    | 1    |
| Input current (V <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _   | 25  | μΑ   | 2    |
| Input current (V <sub>IN</sub> = GND)               | I <sub>IL</sub> | -15 | _   | μΑ   | 2    |

#### Note:

- 1. The max  $V_{IH}$ , and min  $V_{IL}$  values can be found in Table 3
- 2. The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 3

The following table provides the TSEC gigabit reference clocks (EC\_GTX\_CLK125) AC timing specifications for the chip.

Table 11. EC\_GTX\_CLK125 AC Timing Specifications

| Parameter/Condition                                   | Symbol                                 | Min | Typical | Max     | Unit | Note |
|-------------------------------------------------------|----------------------------------------|-----|---------|---------|------|------|
| EC_GTX_CLK125 frequency                               | f <sub>G125</sub>                      | _   | 125     | _       | MHz  | _    |
| EC_GTX_CLK125 cycle time                              | t <sub>G125</sub>                      | 1   | 8       | _       | ns   | _    |
| EC_GTX_CLK rise and fall time LV <sub>DD =</sub> 2.5V | t <sub>G125R</sub> /t <sub>G125F</sub> | _   | _       | 0.75    | ns   | 1    |
| EC_GTX_CLK125 duty cycle<br>1000Base-T for RGMII      | t <sub>G125H</sub> /t <sub>G125</sub>  | 47  | _       | 53      | %    | 2    |
| EC_GTX_CLK125 total jitter                            | _                                      | _   | _       | +/- 150 | ps   | 2    |

#### Notes:

- 1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5V and 2.0V for LV<sub>DD</sub>=2.5V.
- EC\_GTX\_CLK125 is used to generate the GTX clock for the TSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty
  cycle can be loosened from 47/53% as long as the PHY device can tolerate the duty cycle generated by the TSEC
  GTX\_CLK. See Section 3.10.1.2.3, "RGMII AC Timing Specifications" for duty cycle for 10Base-T and 100Base-T reference
  clock.

#### **Electrical Characteristics**

## 3.4.5 DDR Clock Timing

The following table provides the system clock (DDRCLK) DC specifications for the chip.

Table 12. DDRCLK DC Electrical Characteristics (OV<sub>DD</sub> = 3.3 V ± 165 mV)

| Parameter                                                    | Symbol          | Min  | Typical | Max                    | Unit | Note |
|--------------------------------------------------------------|-----------------|------|---------|------------------------|------|------|
| High-level input voltage                                     | V <sub>IH</sub> | 2.0  | _       | OV <sub>DD</sub> + 0.3 | V    | _    |
| Low-level input voltage                                      | V <sub>IL</sub> | -0.3 | _       | 0.8                    | V    | _    |
| Input Capacitance                                            | C <sub>IN</sub> | _    | 7       | 15                     | pf   | _    |
| Input current ( $V_{IN} = 0 \text{ V or } V_{IN} = V_{DD}$ ) | I <sub>IN</sub> | _    | _       | ±50                    | μΑ   | 1    |

#### Note:

The following table provides the DDR clock (DDRCLK) AC timing specifications for the chip.

#### **Table 13. DDRCLK AC Timing Specifications**

At recommended operating conditions with  $OV_{DD}$  of 3.3V  $\pm$  5%.

| Parameter/Condition                             | Symbol                                | Min | Typical | Max   | Unit | Note |
|-------------------------------------------------|---------------------------------------|-----|---------|-------|------|------|
| DDRCLK frequency                                | f <sub>DDRCLK</sub>                   | 64  | _       | 100   | MHz  | 1, 2 |
| DDRCLK cycle time                               | t <sub>DDRCLK</sub>                   | 10  | _       | 15.6  | ns   | 1, 2 |
| DDRCLK duty cycle                               | t <sub>KHK</sub> /t <sub>DDRCLK</sub> | 40  | _       | 60    | %    | 2    |
| DDRCLK slew rate                                | _                                     | 1   | _       | 4     | V/ns | 3    |
| DDRCLK peak period jitter                       | _                                     | _   | _       | ± 150 | ps   | _    |
| DDRCLK jitter phase noise at – 56dBc            | _                                     | _   | _       | 500   | KHz  | 4    |
| AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | $\Delta V_{AC}$                       | 1.9 | _       | _     | V    | _    |

#### Notes:

- 1. **Caution:** The DDR complex clock to DDRCLK ratio settings must be chosen such that the resulting DDR complex clock frequency does not exceed the maximum or minimum operating frequencies. Refer to the Design Checklist for ratio settings.
- 2. Measured at the rising edge and/or the falling edge at OV<sub>DD</sub>/2.
- 3. Slew rate as measured from +/-  $0.3 \Delta V_{AC}$  at center of peak to peak voltage at clock input.
- 4. Phase noise is calculated as FFT of TIE jitter.

## 3.4.6 Other Input Clocks

For information on the input clocks of other functional blocks of the platform such as SerDes and TSEC, see the specific section of this document.

<sup>1.</sup> The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 2 and Table 3.

## 3.5 RESET Initialization

This section describes the AC electrical specifications for the RESET initialization timing requirements of the chip. The following table provides the RESET initialization AC timing specifications for the DDR SDRAM component(s).

**Table 14. RESET Initialization Timing Specifications** 

| Parameter/Condition                                                                                                         | Min | Max | Unit    | Note |
|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|------|
| Required assertion time of HRESET                                                                                           | 25  | _   | μS      | _    |
| Minimum assertion time for SRESET                                                                                           | 3   | _   | SYSCLKs | 1    |
| PLL input setup time with stable SYSCLK before HRESET negation                                                              | 100 | _   | μS      | _    |
| Input setup time for POR configs (other than PLL config) with respect to negation of HRESET                                 | 4   | _   | SYSCLKs | 1    |
| Input hold time for all POR configs (including PLL config) with respect to negation of HRESET                               | 2   | _   | SYSCLKs | 1    |
| Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of $\overline{\text{HRESET}}$ | _   | 5   | SYSCLKs | 1, 2 |

#### Notes:

- 1. SYSCLK is the primary clock input for the chip.
- 2. HRESET should have a rise time of no more than one sysclk cycle.

The following table provides the PLL lock times.

**Table 15. PLL Lock Times** 

| Parameter/Condition | Min | Max | Unit | Note |
|---------------------|-----|-----|------|------|
| PLL lock times      | _   | 100 | μs   | _    |

## 3.6 Power-on Ramp Rate

This section describes the AC electrical specifications for the power-on ramp rate requirements. Controlling the maximum Power-On Ramp Rate is required to avoid falsely triggering the ESD circuitry. The following table provides the power supply ramp rate specifications.

**Table 16. Power Supply Ramp Rate** 

| Parameter                                                                                                                        | Min | Max   | Unit      | Note |
|----------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----------|------|
| Required ramp rate for all voltage supplies (including OVDD/XVDD/GVDD/SVDD/LVDD, All VDD supplies, MVREF and all AVDD supplies.) | I   | 36000 | Volts/Sec | 1,2  |

#### Note:

- 1. Ramp rate is specified as a linear ramp from 10 to 90%. If non-linear (e.g. exponential), the maximum rate of change from 200 to 500 mV is the most critical as this range might falsely trigger the ESD circuitry.
- 2. Over full recommended operating temperature range Table 3.

## 3.7 DDR3 and DDR3L SDRAM Controller

This section describes the DC and AC electrical specifications for the DDR3 and DDR3L SDRAM controller interface of the chip. Note that the required  $GV_{DD}(typ)$  voltage is 1.5 V or 1.35 V when interfacing to DDR3 or DDR3L SDRAM respectively.

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

#### **Electrical Characteristics**

### 3.7.1 DDR3 and DDR3L SDRAM Interface DC Electrical Characteristics

The following table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3 SDRAM.

#### **Table 17. DDR3 SDRAM Interface DC Electrical Characteristics**

At recommended operating condition with  $GV_{DD} = 1.5 \text{ V}^{1}$ .

| Parameter             | Symbol            | Min                                 | Мах                       | Unit | Note    |
|-----------------------|-------------------|-------------------------------------|---------------------------|------|---------|
| I/O reference voltage | MV <sub>REF</sub> | $0.49 \times \text{GV}_{\text{DD}}$ | 0.51 × GV <sub>DD</sub>   | V    | 2, 3, 4 |
| Input high voltage    | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.100           | GV <sub>DD</sub>          | V    | 5       |
| Input low voltage     | V <sub>IL</sub>   | GND                                 | MV <sub>REF</sub> - 0.100 | V    | 5       |
| I/O leakage current   | l <sub>OZ</sub>   | -50                                 | 50                        | μΑ   | 6       |

#### Notes:

- GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source.
- 2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$  and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed the  $MV_{REF}$  DC level by more than  $\pm 1\%$  of  $GV_{DD}$  (i.e.  $\pm 15$  mV).
- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to MV<sub>REF</sub> with a min value of MV<sub>REF</sub> 0.04 and a max value of MV<sub>REF</sub> + 0.04. V<sub>TT</sub> should track variations in the DC level of MV<sub>REF</sub>
- 4. The voltage regulator for MVREFn must meet the specifications stated in Table 20.
- 5. Input capacitance load for DQ, DQS, and DQS are available in the IBIS models.
- 6. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

The following table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3L SDRAM.

### Table 18. DDR3L SDRAM Interface DC Electrical Characteristics

At recommended operating condition with  $GV_{DD} = 1.35 \text{ V1}$ .

| Parameter             | Symbol          | Min                                 | Max                     | Unit | Note    |
|-----------------------|-----------------|-------------------------------------|-------------------------|------|---------|
| I/O reference voltage | MVREFn          | $0.49 \times \text{GV}_{\text{DD}}$ | 0.51 × GV <sub>DD</sub> | V    | 2, 3, 4 |
| Input high voltage    | V <sub>IH</sub> | MVREFn + 0.090                      | GV <sub>DD</sub>        | V    | 5       |
| Input low voltage     | $V_{IL}$        | GND                                 | MVREFn - 0.090          | ٧    | 5       |

37

### Table 18. DDR3L SDRAM Interface DC Electrical Characteristics (continued)

At recommended operating condition with GV<sub>DD</sub> = 1.35 V1.

| Parameter                                        | Symbol          | Min        | Max   | Unit | Note |
|--------------------------------------------------|-----------------|------------|-------|------|------|
| Output high current (V <sub>OUT</sub> = 0.963 V) | I <sub>OH</sub> | _          | -12.8 | mA   | 6, 7 |
| Output low current (V <sub>OUT</sub> = 0.320 V)  | l <sub>OL</sub> | 12.8       | _     | mA   | 6, 7 |
| I/O leakage current                              | l <sub>OZ</sub> | <b>-50</b> | 50    | μΑ   | 8    |

#### Notes:

- GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source.
- 2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$  and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed the  $MV_{REF}$  DC level by more than  $\pm 1\%$  of  $GV_{DD}$  (i.e.  $\pm 13.5$  mV).
- V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be
  equal to MV<sub>REF</sub> with a min value of MV<sub>REF</sub> 0.04 and a max value of MV<sub>REF</sub> + 0.04. V<sub>TT</sub> should track variations in the DC
  level of MV<sub>REF</sub>
- 4. The voltage regulator for MV<sub>RFF</sub> must meet the specifications stated in Table 20.
- 5. Input capacitance load for DQ, DQS, and DQS are available in the IBIS models.
- 6.  $I_{OH}$  and  $I_{OI}$  are measured at  $GV_{DD} = 1.283$  V.
- 7. Refer to the IBIS model for the complete output IV curve characteristics.
- 8. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

The following table provides the DDR controller interface capacitance for DDR3 and DDR3L.

### Table 19. DDR3 and DDR3L SDRAM Capacitance

At recommended operating conditions with  $GV_{DD}$  of 1.5 V  $\pm$  5%.for DDR3 or 1.35 V  $\pm$  5%.for DDR3L

| Parameter                                    | Symbol           | Min | Max | Unit | Note |
|----------------------------------------------|------------------|-----|-----|------|------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   |      |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | 1   | 0.5 | pF   |      |

The following table provides the current draw characteristics for MV<sub>REF</sub>.

### Table 20. Current Draw Characteristics for MV<sub>REF</sub>

For recommended operating conditions, see Table 3.

| Parameter                                          | Symbol            | Min | Max  | Max Unit |   |
|----------------------------------------------------|-------------------|-----|------|----------|---|
| Current draw for DDR3 SDRAM for MV <sub>REF</sub>  | MV <sub>REF</sub> | _   | 1250 | μΑ       | _ |
| Current draw for DDR3L SDRAM for MV <sub>REF</sub> | MV <sub>REF</sub> | _   | 1150 | μΑ       | _ |

# 3.7.2 DDR3 and DDR3L SDRAM Interface AC Timing Specifications

This section provides the AC timing specifications for the DDR SDRAM controller interface. The DDR controller supports both DDR3 and DDR3L memories. Note that the required GV<sub>DD</sub>(typ) voltage is 1.5 V or 1.35 V when interfacing to DDR3 or DDR3L SDRAM respectively.

## 3.7.2.1 DDR3 and DDR3L SDRAM Interface Input AC Timing Specifications

The following table provides the input AC timing specifications for the DDR controller when interfacing to DDR3 SDRAM.

### Table 21. DDR3 SDRAM Interface Input AC Timing Specifications

At recommended operating conditions with GVDD of 1.5 V  $\pm$  5%.

| Parameter             | Symbol            | Min                       | Max                       |   | Note |
|-----------------------|-------------------|---------------------------|---------------------------|---|------|
| AC input low voltage  | V <sub>ILAC</sub> | _                         | MV <sub>REF</sub> – 0.175 |   | _    |
| AC input high voltage | V <sub>IHAC</sub> | MV <sub>REF</sub> + 0.175 | _                         | V | _    |

The following table provides the input AC timing specifications for the DDR controller when interfacing to DDR3L SDRAM.

### Table 22. DDR3L SDRAM Interface Input AC Timing Specifications

At recommended operating conditions with GVDD of 1.35 V  $\pm$  5%.

| Parameter             | Symbol            | Min                       | Max                         | Unit | Note |
|-----------------------|-------------------|---------------------------|-----------------------------|------|------|
| AC input low voltage  | V <sub>ILAC</sub> | _                         | — MV <sub>REF</sub> – 0.135 |      | _    |
| AC input high voltage | V <sub>IHAC</sub> | MV <sub>REF</sub> + 0.135 | _                           | V    | _    |

The following table provides the input AC timing specifications for the DDR controller when interfacing to DDR3 and DDR3L SDRAM.

### Table 23. DDR3 and DDR3L SDRAM Interface Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of 1.5 V  $\pm$  5%.for DDR3 or 1.35 V  $\pm$  5%.for DDR3L.

| Parameter                                                          | Symbol | Min          | Max        | Unit | Note |
|--------------------------------------------------------------------|--------|--------------|------------|------|------|
| Controller Skew for MDQS<br>800 MHz data rate<br>667 MHz data rate |        | -350<br>-390 | 350<br>390 | ps   | 1    |
| Tolerated Skew for MDQS<br>800 MHz data rate<br>667 MHz data rate  |        | -275<br>-360 | 275<br>360 | ps   | 2    |

### Note:

- 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This should be subtracted from the total timing budget.
- 2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> = ±(T ÷ 4 abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.

The following figure shows the DDR3 and DDR3L SDRAM interface input timing diagram.



Figure 8. DDR3 and DDR3L SDRAM Interface Input Timing Diagram

#### DDR3 and DDR3L SDRAM Interface Output AC Timing Specifications 3.7.2.2

The following table contains the output AC timing targets for the DDR3 and DDR3L SDRAM interface.

Table 24. DDR3 and DDR3L SDRAM Interface Output AC Timing Specifications

At recommended operating conditions with GV  $_{DD}$  of 1.5 V  $\pm$  5%.for DDR3 or 1.35 V  $\pm$  5%.for DDR3L

| Parameter                                                                           | Symbol <sup>1</sup> | Min              | Max            | Unit | Note |
|-------------------------------------------------------------------------------------|---------------------|------------------|----------------|------|------|
| MCK[n] cycle time                                                                   | t <sub>MCK</sub>    | 2.5              | 5              | ns   | 2    |
| ADDR/CMD output setup with respect to MCK<br>800 MHz data rate<br>667 MHz data rate | t <sub>DDKHAS</sub> | 0.767<br>0.950   |                | ns   | 3    |
| ADDR/CMD output hold with respect to MCK<br>800 MHz data rate<br>667 MHz data rate  | t <sub>DDKHAX</sub> | 0.767<br>0.950   |                | ns   | 3    |
| MCS[n] output setup with respect to MCK<br>800 MHz data rate<br>667 MHz data rate   | t <sub>DDKHCS</sub> | 0.767<br>0.950   |                | ns   | 3    |
| MCS[n] output hold with respect to MCK<br>800 MHz data rate<br>667 MHz data rate    | t <sub>DDKHCX</sub> | 0.767<br>0.950   |                | ns   | 3    |
| MCK to MDQS Skew  800 MHz data rate 667 MHz data rate                               | <sup>t</sup> DDKHMH | -0.525<br>-0.625 | 0.525<br>0.625 | ns   | 4    |

### Table 24. DDR3 and DDR3L SDRAM Interface Output AC Timing Specifications (continued)

At recommended operating conditions with  $GV_{DD}$  of 1.5 V  $\pm$  5%.for DDR3 or 1.35 V  $\pm$  5%.for DDR3L

| Parameter                                                                           | Symbol <sup>1</sup>                         | Min                    | Max                    | Unit | Note |
|-------------------------------------------------------------------------------------|---------------------------------------------|------------------------|------------------------|------|------|
| MDQ/MDM output setup with respect to MDQS<br>800 MHz data rate<br>667 MHz data rate | t <sub>DDKLDS</sub>                         | 225<br>300             |                        | ps   | 5    |
| MDQ/MDM output hold with respect to MDQS<br>800 MHz data rate<br>667 MHz data rate  | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> | 225<br>300             |                        | ps   | 5    |
| MDQS preamble                                                                       | t <sub>DDKHMP</sub>                         | 0.9 × t <sub>MCK</sub> | _                      | ns   | _    |
| MDQS postamble                                                                      | t <sub>DDKHME</sub>                         | $0.4 \times t_{MCK}$   | 0.6 × t <sub>MCK</sub> | ns   | _    |

#### Note:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
- 2. All MCK/MCK and MCDQS/MCDQS referenced measurements are made from the crossing of the two signals.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the MDQS override bits (called WR\_DATA\_DELAY) in the TIMING\_CFG\_2 register. This is typically set to the same delay as in DDR\_SDRAM\_CLK\_CNTL[CLK\_ADJUST]. The timing parameters listed in the table assume that these two parameters have been set to the same adjustment value. See the chip reference manual for a description and explanation of the timing modifications enabled by use of these bits.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ) or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.

### NOTE

For the ADDR/CMD setup and hold specifications in Table 24, it is assumed that the clock control register is set to adjust the memory clocks by ½ applied cycle.

The following figure shows the DDR3 and DDR3L SDRAM interface output timing for the MCK to MDQS skew measurement  $(t_{DDKHMH})$ .



Figure 9. t<sub>DDKHMH</sub> Timing Diagram

The following figure shows the DDR3 and DDR3L SDRAM output timing diagram.



Figure 10. DDR3 and DDR3L Output Timing Diagram

The following figure provides the AC test load for the DDR3 and DDR3L controller bus.



Figure 11. DDR3 and DDR3L Controller Bus AC Test Load

## 3.7.2.3 DDR3 and DDR3L SDRAM Differential Timing Specifications

This section describes the DC and AC differential timing specifications for the DDR3 and DDR3L SDRAM controller interface. The following figure shows the differential timing specification.



Figure 12. DDR3 and DDR3L SDRAM Differential Timing Specifications

### NOTE

VTR specifies the true input signal (such as MCK or MDQS) and VCP is the complementary input signal (such as  $\overline{MCK}$  or  $\overline{MDQS}$ ).

The following table provides the DDR3 differential specifications for the differential signals MDQS/MDQS and MCK/MCK.

| Parameter                                  | Symbol Min        |                    | Max                | Unit | Notes |
|--------------------------------------------|-------------------|--------------------|--------------------|------|-------|
| Input AC Differential Cross-Point Voltage  | V <sub>IXAC</sub> | 0.5 × GVDD – 0.150 | 0.5 × GVDD + 0.150 | V    | _     |
| Output AC Differential Cross-Point Voltage | V <sub>OXAC</sub> | 0.5 × GVDD – 0.115 | 0.5 × GVDD + 0.115 | V    | _     |

Table 25. DDR3 SDRAM Differential Electrical Characteristics

The following table provides the DDR3L differential specifications for the differential signals MDQS/ $\overline{\text{MDQS}}$  and MCK/ $\overline{\text{MCK}}$ .

Table 26. DDR3L SDRAM Differential Electrical Characteristics

| Parameter                                  | Symbol            | Min Max            |                    | Unit | Notes |
|--------------------------------------------|-------------------|--------------------|--------------------|------|-------|
| Input AC Differential Cross-Point Voltage  | V <sub>IXAC</sub> | 0.5 × GVDD – 0.135 | 0.5 × GVDD + 0.135 | V    | _     |
| Output AC Differential Cross-Point Voltage | V <sub>OXAC</sub> | 0.5 × GVDD – 0.105 | 0.5 × GVDD + 0.105 | V    | _     |

# 3.8 eSPI

This section describes the DC and AC electrical specifications for the eSPI of the chip.

### P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

### 3.8.1 eSPI DC Electrical Characteristics

The following table provides the DC electrical characteristics for the device eSPI.

#### **Table 27. eSPI DC Electrical Characteristics**

For recommended operating conditions, see Table 3.

| Parameter                                                           | Symbol          | Min | Max | Unit | Note |
|---------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                                  | V <sub>IH</sub> | 2.0 | _   | V    | 1    |
| Input low voltage                                                   | V <sub>IL</sub> | _   | 0.8 | V    | 1    |
| Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | +40 | μΑ   | 2    |
| Output high voltage (I <sub>OH</sub> = -6.0 mA)                     | V <sub>OH</sub> | 2.4 | _   | V    | _    |
| Output low voltage (I <sub>OL</sub> = 6.0mA)                        | V <sub>OL</sub> | _   | 0.5 | V    | _    |
| Output low voltage (IOL = 3.2mA)                                    | V <sub>OL</sub> | _   | 0.4 | V    | _    |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3.
- Note that the symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Section 3.1.2, "Recommended Operating Conditions".

# 3.8.2 eSPI AC Timing Specifications

The following table provides the eSPI input and output AC timing specifications.

### Table 28. eSPI AC Timing Specifications<sup>1</sup>

For recommended operating conditions, see Table 3.

| Characteristic                                           | Symbol               | Min                                                     | Max                                                     | Unit | Note |
|----------------------------------------------------------|----------------------|---------------------------------------------------------|---------------------------------------------------------|------|------|
| SPI outputs—Master data (internal clock) hold time       | tnikhox              | 0.5 +<br>(t <sub>plb_clk</sub> *<br>SPMODE[<br>HO_ADJ]) | _                                                       | ns   | 2, 3 |
| SPI outputs—Master data (internal clock) delay           | t <sub>NIKHOV</sub>  | _                                                       | 6.0 +<br>(t <sub>plb_clk</sub> *<br>SPMODE[<br>HO_ADJ]) | ns   | 2, 3 |
| SPI_CS outputs—Master data (internal clock) hold time    | t <sub>NIKHOX2</sub> | 0                                                       | _                                                       | ns   | 2    |
| SPI_CS outputs—Master data (internal clock) delay        | t <sub>NIKHOV2</sub> | _                                                       | 6.0                                                     | ns   | 2    |
| SPI inputs—Master data (internal clock) input setup time | t <sub>NIIVKH</sub>  | 5                                                       | _                                                       | ns   | 4    |
| SPI inputs—Master data (internal clock) input hold time  | t <sub>NIIXKH</sub>  | 0                                                       | _                                                       | ns   | 4    |

#### Note:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>SPI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V).
- Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 3. See the chip reference manual for details about SPMODE[HO\_ADJ] setting.  $t_{plb\_clk}$  is the platform (CCB) clock.
- 4. For Windbond flash dual-output mode both SPI\_MOSI and SPI\_MISO are inputs.

### P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

The following figure provides the AC test load for the eSPI.



Figure 13. eSPI AC Test Load

The following figure represents the AC timing from Table 28 in master mode (internal clock). (It applies when SPMODEx[CIx]=0, SPMODEx[CPx]=0.) Note that the clock edge is selectable on eSPI.



Figure 14. eSPI AC Timing in Master Mode (Internal Clock) Diagram

### 3.9 DUART

This section describes the DC and AC electrical specifications for the DUART interface of the chip.

### 3.9.1 DUART DC Electrical Characteristics

The following table provides the DC electrical characteristics for the DUART interface.

### **Table 29. DUART DC Electrical Characteristics**

For recommended operating conditions, see Table 3.

| Parameter                                                                      | Symbol          | Min | Max | Unit | Note |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                                             | V <sub>IH</sub> | 2   | _   | V    | 1    |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1    |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2    |
| Output high voltage (OV <sub>DD</sub> = mn, $I_{OH} = -2 \text{ mA}$ )         | V <sub>OH</sub> | 2.4 | _   | V    | _    |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

45

#### **Table 29. DUART DC Electrical Characteristics**

For recommended operating conditions, see Table 3.

| Parameter                                                           | Symbol          | Min | Max | Unit | Note |
|---------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _   | 0.4 | V    | _    |

#### Note:

- 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Figure 3.
- 2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Figure 3.

# 3.9.2 DUART AC Electrical Specifications

Table 30 provides the AC timing parameters for the DUART interface.

**Table 30. DUART AC Timing Specifications** 

| Parameter         | Value               | Unit | Note |
|-------------------|---------------------|------|------|
| Minimum baud rate | CCB clock/1,048,576 | baud | 1    |
| Maximum baud rate | CCB clock/16        | baud | 2    |
| Oversample rate   | 16                  | _    | 3    |

#### Notes:

- 1. CCB clock refers to the platform clock.
- 2. Actual attainable baud rate will be limited by the latency of interrupt processing.
- 3. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# 3.10 Ethernet: Three-Speed Ethernet (TSEC)

This section provides the AC and DC electrical characteristics for three-speed Ethernet10/100/1000 controller and Ethernet management interface.

# 3.10.1 RMII/RGMII Interface Electrical Specifications

This section provides the AC and DC electrical characteristics of RMII/RGMII interface for TSEC.

# 3.10.1.1 RMII/RGMII DC Electrical Specifications

The following table shows the RMII/RGMII DC electrical characteristics when operating from a 2.5 V supply.

### Table 31. RMII/RGMII DC Electrical Characteristics (2.5V)

At recommended operating conditions with  $LV_{DD} = 2.5 \text{ V}$ .

| Parameter                                                | Symbol          | Min  | Max  | Unit | Note |
|----------------------------------------------------------|-----------------|------|------|------|------|
| Input high voltage                                       | V <sub>IH</sub> | 1.70 | _    | V    | _    |
| Input low voltage                                        | $V_{IL}$        | _    | 0.70 | V    | _    |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | 1    | 25   | μΑ   | _    |

### Table 31. RMII/RGMII DC Electrical Characteristics (2.5V) (continued)

At recommended operating conditions with  $LV_{DD} = 2.5 \text{ V}$ .

| Parameter                                                             | Symbol          | Min       | Max                    | Unit | Note |
|-----------------------------------------------------------------------|-----------------|-----------|------------------------|------|------|
| Input low current (V <sub>IN</sub> = GND)                             | I <sub>IL</sub> | -15       | _                      | μΑ   | 1    |
| Output high voltage (LV <sub>DD</sub> = min, $I_{OH}$ = -1.0 mA)      | V <sub>OH</sub> | 2.00      | LV <sub>DD</sub> + 0.3 | V    | _    |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND - 0.3 | 0.40                   | V    | _    |

#### Note:

46

- 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3.
- 2. The symbol  $V_{\text{IN}}$ , in this case, represents the  $LV_{\text{IN}}$  symbols referenced in Table 3.

# 3.10.1.2 RMII/RGMII AC Timing Specifications

This section describes the RMII transmit and receive AC timing specifications and then the RGMII AC timing specifications.

## 3.10.1.2.1 RMII Transmit AC Timing Specifications

The RMII transmit AC timing specifications are in Table 32.

**Table 32. RMII Transmit AC Timing Specifications** 

| Parameter/Condition                             | Symbol             | Min | Тур  | Max  | Unit |
|-------------------------------------------------|--------------------|-----|------|------|------|
| TSECn_TX_CLK clock period                       | t <sub>RMT</sub>   | _   | 20.0 | _    | ns   |
| TSECn_TX_CLK duty cycle                         | t <sub>RMTH</sub>  | 35  | _    | 65   | %    |
| TSECn_TX_CLK peak-to-peak jitter                | t <sub>RMTJ</sub>  | _   | _    | 250  | ps   |
| Rise time TSECn_TX_CLK (20%–80%)                | t <sub>RMTR</sub>  | 1.0 | _    | 5.0  | ns   |
| Fall time TSECn_TX_CLK (80%–20%)                | t <sub>RMTF</sub>  | 1.0 | _    | 5.0  | ns   |
| TSECn_TX_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTDX</sub> | 2.0 | _    | 10.0 | ns   |

Figure 15 shows the RMII transmit AC timing diagram.



Figure 15. RMII Transmit AC Timing Diagram

# 3.10.1.2.2 RMII Receive AC Timing Specifications

The following table lists the RMII receive AC timing specifications.

**Table 33. RMII Receive AC Timing Specifications** 

| Parameter/Condition                                            | Symbol             | Min | Тур  | Max | Unit |
|----------------------------------------------------------------|--------------------|-----|------|-----|------|
| TSECn_RX_CLK clock period                                      | t <sub>RMR</sub>   | _   | 20.0 | _   | ns   |
| TSECn_RX_CLK duty cycle                                        | t <sub>RMRH</sub>  | 35  | _    | 65  | %    |
| TSECn_RX_CLK peak-to-peak jitter                               | t <sub>RMRJ</sub>  | _   | _    | 250 | ps   |
| Rise time TSECn_RX_CLK (20%–80%)                               | t <sub>RMRR</sub>  | 1.0 | _    | 5.0 | ns   |
| Fall time TSECn_RX_CLK (80%–20%)                               | t <sub>RMRF</sub>  | 1.0 | _    | 5.0 | ns   |
| RXD[1:0], CRS_DV, RX_ER setup time to TSECn_RX_CLK rising edge | t <sub>RMRDV</sub> | 4.0 | _    | _   | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to TSECn_RX_CLK rising edge  | t <sub>RMRDX</sub> | 2.0 | _    | _   | ns   |

The following figure provides the AC test load for TSEC.



Figure 16. TSEC AC Test Load

The following figure shows the RMII receive AC timing diagram.



Figure 17. RMII Receive AC Timing Diagram

### 3.10.1.2.3 RGMII AC Timing Specifications

The following table presents the RGMII AC timing specifications.

### **Table 34. RGMII AC Timing Specifications**

For recommended operating conditions, see Table 3.

| Parameter                                  | Symbol <sup>1</sup>                 | Min  | Тур | Max  | Unit | Note |
|--------------------------------------------|-------------------------------------|------|-----|------|------|------|
| Data to clock output skew (at transmitter) | t <sub>SKRGT_TX</sub>               | -500 | 0   | 500  | ps   | _    |
| Data to clock input skew (at receiver)     | t <sub>SKRGT_RX</sub>               | 1.0  | _   | 2.6  | ns   | 2    |
| Clock period duration                      | t <sub>RGT</sub>                    | 7.2  | 8.0 | 8.8  | ns   | 3    |
| Duty cycle for 10BASE-T and 100BASE-TX     | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40   | 50  | 60   | %    | 3, 4 |
| Duty cycle for Gigabit                     | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45   | 50  | 55   | %    | _    |
| Rise time (20%–80%)                        | t <sub>RGTR</sub>                   | _    | _   | 0.75 | ns   | _    |
| Fall time (20%–80%)                        | t <sub>RGTF</sub>                   | _    | _   | 0.75 | ns   | _    |

#### Notes:

- In general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII timing. For example, the subscript of t<sub>RGT</sub> represents the TBI (T) receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).
- 2. This implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5 ns will be added to the associated clock signal. Many PHY vendors already incorporate the necessary delay inside their chip. If so, additional PCB delay is probably not needed.
- 3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns  $\pm$  40 ns and 40 ns  $\pm$  4 ns, respectively.
- Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between.

The following figure shows the RGMII AC timing and multiplexing diagrams.



Figure 18. RGMII AC Timing and Multiplexing Diagrams

### **WARNING**

Freescale guarantees timings generated from the MAC. Board designers must ensure delays needed at the PHY or the MAC.

### 3.10.2 SGMII Interface Electrical Characteristics

Each SGMII port features a 4-wire AC-Coupled serial link from the dedicated SerDes interface of P1023 as shown in Figure 20, where  $C_{TX}$  is the external (on board) AC-Coupled capacitor. Each output pin of the SerDes transmitter differential pair features  $50-\Omega$  output impedance. Each input of the SerDes receiver differential pair features  $50-\Omega$  on-die termination to SGND. The reference circuit of the SerDes transmitter and receiver is shown in Figure 43.

## 3.10.2.1 SGMII DC Electrical Characteristics

This section discusses the electrical characteristics for the SGMII interface.

# 3.10.2.1.1 DC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK

The characteristics and DC requirements of the separate SerDes reference clock are described in Section 3.17.2.2, "DC Level Requirement for SerDes Reference Clocks."

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

#### 3.10.2.1.2 SGMII Transmit DC Timing Specifications

The following table describe the SGMII SerDes transmitter AC-Coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs  $(SDn_TX[n])$  and  $\overline{SDn_TX}[n]$  as shown in Figure 20.

### Table 35. SGMII DC Transmitter Electrical Characteristics

For recommended operating conditions, see Table 3

| Parameter                       | Symbol             | Min                                                                | Тур | Max                                                                | Unit | Note                        |
|---------------------------------|--------------------|--------------------------------------------------------------------|-----|--------------------------------------------------------------------|------|-----------------------------|
| Output high voltage             | V <sub>OH</sub>    | _                                                                  | _   | XV <sub>DD-Typ</sub> /2 +<br>IV <sub>OD</sub> I <sub>-max</sub> /2 | mV   | 1                           |
| Output low voltage              | V <sub>OL</sub>    | XV <sub>DD-Typ</sub> /2 –<br>IV <sub>OD</sub> I <sub>-max</sub> /2 | _   | _                                                                  | mV   | 1                           |
|                                 |                    | 304                                                                | 475 | 689                                                                |      | Equalization setting: 1.0x  |
|                                 |                    | 279                                                                | 436 | 632                                                                |      | Equalization setting: 1.09x |
|                                 |                    | 254                                                                | 396 | 574                                                                |      | Equalization setting: 1.2x  |
|                                 |                    | 229                                                                | 357 | 518                                                                |      | Equalization setting: 1.33x |
| Output differential             |                    | 202                                                                | 316 | 459                                                                |      | Equalization setting: 1.5x  |
| voltage <sup>2, 3, 4</sup>      | IV <sub>OD</sub> I | 178                                                                | 277 | 402                                                                | mV   | Equalization setting: 1.71x |
| (XV <sub>DD-Typ</sub> at 1.0V)  |                    | 152                                                                | 237 | 344                                                                |      | Equalization setting: 2.0x  |
| Output impedance (single-ended) | R <sub>O</sub>     | 40                                                                 | 50  | 60                                                                 | Ω    | _                           |

#### Notes:

- This will not align to DC-coupled SGMII. XV<sub>DD-Typ</sub>=1.0V.
   IV<sub>OD</sub>I = IV<sub>SD2\_TXn</sub> V<sub>SD2\_TXn</sub>I. IV<sub>OD</sub>I is also referred as output differential peak voltage. V<sub>TX-DIFFp-p</sub> = 2\*IV<sub>OD</sub>I.
- 3. The IV<sub>OD</sub>I value shown in the table assumes the following transmit equalization setting in the XMITEQAB (for SerDes lanes A & B) or XMITEQEF (for SerDes lanes E & F) bit field of P1023's SerDes 2 Control Register:
  - The MSbit (bit 0) of the above bit field is set to zero (selecting the full V<sub>DD-DIFF-p-p</sub> amplitude power up default);
  - The LSbits (bit [1:3]) of the above bit field is set based on the equalization setting shown in table.
- $4. \ \ \, \text{The IV}_{OD} \text{I value shown in the Typ column is based on the condition of XV}_{DD\text{-Typ}} = 1.0 \text{V}, \text{no common mode offset variation}$ (V<sub>OS</sub> =500mV), SerDes transmitter is terminated with 100-Ω differential load between SD\_TX[n] and SD\_TX[n].



Figure 19. 4-Wire AC-Coupled SGMII Serial Link Connection Example



Figure 20. SGMII Transmitter DC Measurement Circuit

## 3.10.2.1.3 SGMII DC Receiver Timing Specification

The following table lists the SGMII DC receiver electrical characteristics. Source synchronous clocking is not supported. Clock is recovered from the data.

Table 36. SGMII DC Receiver Electrical Characteristics<sup>5</sup>

For recommended operating conditions, see Table 3

| Parameter                   |           | Symbol                  | Min | Тур | Max  | Unit | Note |
|-----------------------------|-----------|-------------------------|-----|-----|------|------|------|
| DC Input voltage range      |           | _                       | N/A |     | _    | 1    |      |
| Input differential voltage  | LSTS = 0  | V <sub>RX_DIFFp-p</sub> | 100 | _   | 1200 | mV   | 2, 4 |
|                             | LSTS = 1  |                         | 175 | _   |      |      |      |
| Loss of signal threshold    | LSTS = 0  | VLOS                    | 30  | _   | 100  | mV   | 3, 4 |
|                             | LSTS = 1  |                         | 65  | _   | 175  |      |      |
| Receiver differential input | impedance | Z <sub>RX_DIFF</sub>    | 80  | _   | 120  | Ω    | _    |

#### Note:

- 1. Input must be externally AC-coupled.
- 2.  $V_{\text{RX\_DIFFp-p}}$  is also referred to as peak-to-peak input differential voltage.
- 3. The concept of this parameter is equivalent to the Electrical Idle Detect Threshold parameter in PCI Express. Refer to PCI Express Differential Receiver (RX) Input Specifications section for further explanation.
- 4. The LSTS shown in the table refers to the LSTSAB or LSTSEF bit field of P1023's SerDes Control Register.
- 5. The supply voltage is 1.0 V.

## 3.10.2.2 SGMII AC Timing Specifications

This section describes the AC timing specifications for the SGMII interface.

# 3.10.2.2.1 AC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK

Note that the SGMII clock requirements for SD\_REF\_CLK and SD\_REF\_CLK are intended to be used within the clocking guidelines specified by Section 3.17.2.3, "AC Requirements for SerDes Reference Clocks".

## 3.10.2.2.2 SGMII Transmit AC Timing Specifications

The following table provides the SGMII transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include RefClk jitter

### **Table 37. SGMII Transmit AC Timing Specifications**

At recommended operating conditions with  $XV_{DD} = 1.0V \pm 50mV$ 

| Parameter            | Symbol | Min    | Тур | Max    | Unit   | Note |
|----------------------|--------|--------|-----|--------|--------|------|
| Deterministic Jitter | JD     | _      | _   | 0.17   | UI p-p | _    |
| Total Jitter         | JT     | _      | _   | 0.35   | UI p-p | _    |
| Unit Interval        | UI     | 799.92 | 800 | 800.08 | ps     | _    |

#### Notes:

- 1. Each UI is 800 ps  $\pm$  100 ppm.
- 2. See Figure 22 for single frequency sinusoidal jitter limits

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

#### 3.10.2.2.3 SGMII AC Measurement details

Transmitter and receiver AC characteristics are measured at the transmitter outputs (SD\_TX[n] and  $\overline{SD}$   $\overline{TX}[n]$ ) or at the receiver inputs (SD RX[n] and  $\overline{SD}$  RX[n]) as depicted in the following figure, respectively.



Figure 21. SGMII AC Test/Measurement Load

#### 3.10.2.2.4 **SGMII Receiver AC Timing Specifications**

The following table provides the SGMII receive AC timing specifications. The AC timing specifications do not include RefClk jitter. Source synchronous clocking is not supported. Clock is recovered from the data.

### **Table 38. SGMII Receive AC Timing Specifications**

At recommended operating conditions with  $XV_{DD} = 1.0V \pm 50mV$ 

| Parameter                                          | Symbol | Min    | Тур | Max               | Unit   | Note |
|----------------------------------------------------|--------|--------|-----|-------------------|--------|------|
| Deterministic Jitter Tolerance                     | JD     | 0.37   | _   | _                 | UI p-p | 1, 2 |
| Combined Deterministic and Random Jitter Tolerance | JDR    | 0.55   | _   | _                 | UI p-p | 1, 2 |
| Total Jitter Tolerance                             | JT     | 0.65   | _   | _                 | UI p-p | 1, 2 |
| Bit Error Ratio                                    | BER    | _      | _   | 10 <sup>-12</sup> |        | _    |
| Unit Interval                                      | UI     | 799.92 | 800 | 800.08            | ps     | 3    |

### Notes:

- 1. Measured at receiver.
- Each UI is 800 ps ± 100 ppm.
   Refer to RapidIO<sup>TM</sup> 1x/4x LP Serial Physical Layer Specification for interpretation of jitter specifications.

The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency in the unshaded region of Figure 22.



Figure 22. Single Frequency Sinusoidal Jitter Limits

# 3.10.3 Ethernet Management

# 3.10.3.1 Ethernet Management DC Electrical Characteristics

The MDC and MDIO are defined to operate at a supply voltage of 2.5 V. The DC electrical characteristics for MDIO and MDC are provided in Table 39.

**Table 39. Ethernet Management DC Electrical Characteristics** 

At recommended operating conditions with  $\rm LV_{DD} = 2.5~\rm V.$ 

| Parameter                                                                | Symbol          | Min       | Max                    | Unit | Note |
|--------------------------------------------------------------------------|-----------------|-----------|------------------------|------|------|
| Output high voltage (LV <sub>DD</sub> = Min, IOH = -1.0 mA)              | V <sub>OH</sub> | 2.00      | LV <sub>DD</sub> + 0.3 | V    | _    |
| Output low voltage<br>(LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND - 0.3 | 0.40                   | V    | _    |
| Input high voltage                                                       | V <sub>IH</sub> | 1.70      | LV <sub>DD</sub> + 0.3 | V    | _    |

Table 39. Ethernet Management DC Electrical Characteristics (continued)

At recommended operating conditions with  $LV_{DD} = 2.5 \text{ V}$ .

| Parameter                                                 | Symbol          | Min  | Max  | Unit | Note |
|-----------------------------------------------------------|-----------------|------|------|------|------|
| Input low voltage                                         | V <sub>IL</sub> | -0.3 | 0.70 | V    | _    |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> ,) | I <sub>IH</sub> | _    | 25   | μΑ   | 1, 2 |
| Input low current (V <sub>IN</sub> = GND)                 | I <sub>IL</sub> | -15  | _    | μΑ   | _    |

#### Notes:

- 1. EC1\_MDC and EC1\_MDIO operate on LV<sub>DD</sub>.
- 2. Note that the symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 3.

## 3.10.3.1.1 Ethernet Management AC Electrical Specifications

The following table provides the Ethernet management AC timing specifications.

**Table 40. Ethernet Management AC Timing Specifications** 

| Parameter/Condition        | Symbol              | Min                            | Тур | Max                                   | Unit | Note |
|----------------------------|---------------------|--------------------------------|-----|---------------------------------------|------|------|
| MDC frequency              | f <sub>MDC</sub>    | _                              | 2.5 | _                                     | MHz  | 2    |
| MDC period                 | t <sub>MDC</sub>    | _                              | 400 | _                                     | ns   | _    |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32                             | _   | _                                     | ns   | _    |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | (16×t <sub>plb_clk</sub> ) – 3 | _   | $(16 \times t_{\text{plb\_clk}}) + 3$ | ns   | 3, 4 |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 5                              | _   | _                                     | ns   | _    |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0                              | _   | _                                     | ns   | _    |

### Notes:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. This parameter is dependent on the platform clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the MgmtClk Clock EC\_MDC).
- 3. This parameter is dependent on the platform clock frequency. The delay is equal to 16 platform clock periods  $\pm 3$  ns. For example, with a platform clock of 333 MHz, the min/max delay is 48 ns  $\pm 3$  ns. Similarly, if the platform clock is 400 MHz, the min/max delay is 40 ns  $\pm 3$  ns.
- 4. t<sub>plb clk</sub> is the platform (CCB) clock.

The following figure shows the Ethernet management interface timing diagram.



Figure 23. Ethernet Management Interface Timing Diagram

# 3.10.4 TSEC IEEE 1588 AC Specifications

The following table provides the IEEE 1588 AC timing specifications.

Table 41. TSEC IEEE 1588 AC Timing Specifications

For recommended operating conditions, see Table 3.

| Parameter/Condition               | Symbol                                                  | Min                                 | Тур | Max                     | Unit | Note |
|-----------------------------------|---------------------------------------------------------|-------------------------------------|-----|-------------------------|------|------|
| TSEC_1588_CLK clock period        | t <sub>T1588CLK</sub>                                   | 5.0                                 | _   | T <sub>RX_CLK</sub> × 7 | ns   | 1, 3 |
| TSEC_1588_CLK duty cycle          | t <sub>T1588</sub> CLKH<br>/t <sub>T1588</sub> CLK      | 40                                  | 50  | 60                      | %    | 2    |
| TSEC_1588_CLK peak-to-peak jitter | t <sub>T1588CLKINJ</sub>                                | _                                   | _   | 250                     | ps   | _    |
| Rise time TSEC_1588_CLK (20%-80%) | t <sub>T1588CLKINR</sub>                                | 1.0                                 | _   | 2.0                     | ns   | _    |
| Fall time TSEC_1588_CLK (80%–20%) | t <sub>T1588</sub> CLKINF                               | 1.0                                 | _   | 2.0                     | ns   | _    |
| TSEC_1588_CLK_OUT clock period    | t <sub>T1588CLKOUT</sub>                                | 2 × t <sub>T1588CLK</sub>           | _   | _                       | ns   | _    |
| TSEC_1588_CLK_OUT duty cycle      | t <sub>T1588</sub> CLKOTH<br>/t <sub>T1588</sub> CLKOUT | 30                                  | 50  | 70                      | %    | _    |
| TSEC_1588_PULSE_OUT               | t <sub>T1588OV</sub>                                    | 0.5                                 | _   | 3.0                     | ns   | _    |
| TSEC_1588_TRIG_IN pulse width     | t <sub>T1588</sub> TRIGH                                | $2 \times t_{\text{T1588CLK\_MAX}}$ | _   | _                       | ns   | 3    |

### Note:

- 1. T<sub>RX\_CLK</sub> is the max clock period of TSEC receiving clock selected by TMR\_CTRL[CKSEL]. See the chip reference manual for a description of TMR\_CTRL registers.
- 2. It needs to be at least two times the clock period of the clock selected by TMR\_CTRL[CKSEL]. See the chip reference manual for a description of TMR\_CTRL registers.
- 3. The maximum value of  $t_{T1588CLK}$  is not only defined by the value of  $t_{T1588CLK}$ , but also defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the maximum value of  $t_{T1588CLK}$  will be 2800, 280, and 56 ns respectively.

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

57

The following figure shows the data and command output AC timing diagram.



TSEC IEEE 1588 Output AC timing: The output delay is counted starting at the rising edge if tT1588CLKOUT is non-inverting. Otherwise, it is counted starting at the falling edge.

Figure 24. TSEC IEEE 1588 Output AC Timing

The following figure shows the data and command input AC timing diagram.



Figure 25. TSEC IEEE 1588 Input AC Timing

### 3.11 USB

This section provides the AC and DC electrical specifications for the USB interface of the chip.

### 3.11.1 USB DC Electrical Characteristics

The following table provides the DC electrical characteristics for the USB interface.

### **Table 42. USB DC Electrical Characteristics**

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Мах | Unit | Note |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                                            | V <sub>IH</sub> | 2   | _   | V    | 1    |
| Input low voltage                                                             | $V_{IL}$        | _   | 0.8 | ٧    | 1    |
| Input current (OV <sub>IN</sub> = 0V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μА   | 2    |
| Output High voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)         | V <sub>OH</sub> | 2.8 | _   | ٧    | _    |
| Output Low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)           | V <sub>OL</sub> | _   | 0.3 | ٧    | _    |

#### Note:

- 1. Note that the min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.
- 2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

## 3.11.2 USB AC Electrical Specifications

The following table describes the general timing parameters of the USB interface of the chip.

### **Table 43. USB General Timing Parameters**

For recommended operating conditions, see Table 3.

| Parameter                              | Symbol              | Min | Max | Unit | Note       |
|----------------------------------------|---------------------|-----|-----|------|------------|
| USB clock cycle time                   | tusck               | 15  | _   | ns   | 2, 3, 4, 5 |
| Input setup to USB clock—all inputs    | t <sub>USIVKH</sub> | 4   | _   | ns   | 2, 3, 4, 5 |
| input hold to USB clock—all inputs     | t <sub>USIXKH</sub> | 1   | _   | ns   | 2, 3, 4, 5 |
| USB clock to output valid— all outputs | t <sub>USKHOV</sub> | _   | 7   | ns   | 2, 3, 4, 5 |
| Output hold from USB clock—all outputs | t <sub>USKHOX</sub> | 2   | _   | ns   | 2, 3, 4, 5 |

### Notes:

- 1. The symbols for timing specifications follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>USIXKH</sub> symbolizes USB timing (US) for the input (I) to go invalid (X) with respect to the time the USB clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes USB timing (US) for the USB clock reference (K) to go high (H) with respect to the output (O) going invalid (X) or output hold time.
- 2. All timings are in reference to USB clock.
- All signals are measured from OV<sub>DD</sub>/2 of the rising edge of the USB clock to 0.4 × OV<sub>DD</sub> of the signal in question for 3.3 V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification.

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

The following two figures provide the AC test load and signals for the USB, respectively.



Figure 26. USB AC Test Load



Figure 27. USB Signals

The following table provides the USB clock input (USB\_CLK\_IN) AC timing specifications.

Table 44. USB\_CLK\_IN AC Timing Specifications

| Parameter/Condition        | Conditions                                                                            | Symbol                  | Min   | Тур | Max  | Unit |
|----------------------------|---------------------------------------------------------------------------------------|-------------------------|-------|-----|------|------|
| Frequency range            | _                                                                                     | f <sub>USB_CLK_IN</sub> | 54    | 60  | 66   | MHz  |
| Clock frequency tolerance  | _                                                                                     | t <sub>CLK_TOL</sub>    | -0.05 | 0   | 0.05 | %    |
| Reference clock duty cycle | Measured at 1.6 V                                                                     | t <sub>CLK_DUTY</sub>   | 40    | 50  | 60   | %    |
| ror                        | Peak-to-peak value measured with a second order high-pass filter of 500 kHz bandwidth | t <sub>CLK_PJ</sub>     | _     | _   | 200  | ps   |

### 3.12 Enhanced Local Bus

This section describes the DC and AC electrical specifications for the enhanced local bus interface.

# 3.12.1 Enhanced Local Bus DC Electrical Specifications

The following table provides the DC electrical characteristics for the enhanced local bus interface operating at  $BV_{DD} = 3.3 \text{ V}$  DC.

Table 45. Enhanced Local Bus DC Electrical Characteristics (3.3 V DC)

For recommended operating conditions, see Table 3

| Parameter                                                                    | Symbol          | Min | Max | Unit |
|------------------------------------------------------------------------------|-----------------|-----|-----|------|
| Input high voltage                                                           | V <sub>IH</sub> | 2   | _   | V    |
| Input low voltage                                                            | V <sub>IL</sub> | _   | 0.8 | V    |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   |
| Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)        | V <sub>OH</sub> | 2.4 | _   | V    |
| Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)          | V <sub>OL</sub> | _   | 0.4 | V    |

#### Note:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $BV_{IN}$  values found in Table 3
- 2. The symbol V<sub>IN</sub>, in this case, represents the BV<sub>IN</sub> symbol referenced in Section 3.1.2, "Recommended Operating Conditions."

The following table provides the DC electrical characteristics for the enhanced local bus interface when operating at  $BV_{DD} = 1.8 \text{ V DC}$ .

Table 46. Enhanced Local Bus DC Electrical Characteristics (1.8 V DC)

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol          | Min  | Max | Unit |
|------------------------------------------------------------------------------|-----------------|------|-----|------|
| Input high voltage                                                           | V <sub>IH</sub> | 1.25 | _   | V    |
| Input low voltage                                                            | V <sub>IL</sub> | _    | 0.6 | V    |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _    | ±40 | μΑ   |
| Output high voltage (BVDD = min, IOH = -0.5 mA)                              | V <sub>OH</sub> | 1.35 | _   | V    |
| Output low voltage (BVDD = min, IOL = 0.5 mA)                                | V <sub>OL</sub> | _    | 0.4 | V    |

### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max BV<sub>IN</sub> values found in Table 3.
- The symbol VIN, in this case, represents the BVIN symbol referenced in Section 3.1.2, "Recommended Operating Conditions".

# 3.12.2 Enhanced Local Bus AC Electrical Specifications

### 3.12.2.1 Test Condition

The following figure provides the AC test load for the enhanced local bus.

61



Figure 28. Enhanced Local Bus AC Test Load

# 3.12.2.2 Local Bus AC Timing Specifications for PLL Bypass Mode

All output signal timings are relative to the falling edge of any LCLKs for PLL bypass mode. The external circuit must use the rising edge of the LCLKs to latch the data.

All input timings except LGTA/LUPWAIT/LFRB are relative to the rising edge of LCLKs. LGTA/LUPWAIT/LFRB are relative to the falling edge of LCLKs.

The following table describes the timing specifications of the local bus interface for PLL bypass mode.

Table 47. Enhanced Local Bus Timing Specifications (BV<sub>DD</sub> = 3.3 V and 1.8 V)—PLL Bypass Mode

For recommended operating conditions, see Table 3.

| Parameter                                                           | Symbol                              | Min  | Max | Unit                           | Note |
|---------------------------------------------------------------------|-------------------------------------|------|-----|--------------------------------|------|
| Local bus cycle time                                                | t <sub>LBK</sub>                    | 12   | _   | ns                             | _    |
| Local bus duty cycle                                                | t <sub>LBKH</sub> /t <sub>LBK</sub> | 45   | 55  | %                              | _    |
| Input setup<br>(except LGTA/LUPWAIT/LFRB)                           | t <sub>LBIVKH</sub>                 | 6    | _   | ns                             | _    |
| Input hold (except LGTA/LUPWAIT/LFRB)                               | t <sub>LBIXKH</sub>                 | 1    | _   | ns                             | _    |
| Input setup<br>(for LGTA/LUPWAIT/LFRB)                              | t <sub>LBIVKL</sub>                 | 6    | _   | ns                             | _    |
| Input hold (for LGTA/LUPWAIT/LFRB)                                  | t <sub>LBIXKL</sub>                 | 1    | _   | ns                             | _    |
| Output delay<br>(Except LALE)                                       | t <sub>LBKLOV</sub>                 | _    | 1.5 | ns                             | _    |
| Output hold<br>(Except LALE)                                        | t <sub>LBKLOX</sub>                 | -3.5 | _   | ns                             | 4    |
| Local bus clock to output high impedance for LAD/LDP                | <sup>†</sup> LBKLOZ                 | _    | 2   | ns                             | 2    |
| LALE output negation to LAD/LDP output transition (LATCH hold time) | t <sub>LBONOT</sub>                 | 1/2  | 1   | eLBC controller<br>clock cycle | 3    |

#### Note:

- 1. All signals are measured from  $BV_{DD}/2$  of rising/falling edge of LCLK to  $BV_{DD}/2$  of the signal in question.
- 2. For purposes of active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 3. t<sub>LBONOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBONOT</sub> is determined by LBCR[AHD]. The unit is the eLBC controller clock cycle, which is the internal clock that runs the local bus controller, not the external LCLK. LCLK cycle = eLBC controller clock cycle × LCRR[CLKDIV]. After power on reset, LBCR[AHD] defaults to 0 and eLBC runs at maximum hold time.
- 4. Output hold is negative. This means that output transition happens earlier than the falling edge of LCLK.

The following figure shows the AC timing diagram for PLL bypass mode.



Figure 29. Enhanced Local Bus Signals (PLL Bypass Mode)

Figure 29 applies to all three controllers that eLBC supports: GPCM, UPM, and FCM.

For input signals, the AC timing data is used directly for all three controllers.

For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. For example, for GPCM, LCS can be programmed to delay by  $t_{acs}$  (0, ½, ½, 1, 1 + ½, 1 + ½, 2, 3 cycles), so the final delay is  $t_{acs}$  +  $t_{LBKHOV}$ .

63

The following figure shows how the AC timing diagram applies to GPCM in PLL bypass mode. The same principle applies to UPM and FCM



 $<sup>^{1}</sup>$   $t_{addr}$  is programmable and determined by LCRR[EADC] and ORx[EAD].

Figure 30. GPCM Output Timing Diagram (PLL Bypass Mode)

# 3.13 Programmable Interrupt Controller (PIC)

This section describes the DC and AC electrical specifications for PIC on the chip.

### 3.13.1 PIC DC Electrical Characteristics

The following table provides the DC electrical characteristics for the PIC interface.

**Table 48. PIC DC Electrical Characteristics** 

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Max | Unit | Note |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                                            | V <sub>IH</sub> | 2   | _   | V    | 1    |
| Input low voltage                                                             | V <sub>IL</sub> | _   | 0.8 | V    | 1    |
| Input current (OV <sub>IN</sub> = 0V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2    |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)         | V <sub>OH</sub> | 2.4 | _   | V    | _    |

 $<sup>^{2}</sup>$   $t_{arcs}$ ,  $t_{awcs}$ ,  $t_{aoe}$ ,  $t_{rc}$ ,  $t_{oen}$ ,  $t_{awe}$ ,  $t_{wc}$ ,  $t_{wen}$  are determined by ORx. See the chip reference manual.

### Table 48. PIC DC Electrical Characteristics (continued)

For recommended operating conditions, see Table 3.

| Parameter                                                           | Symbol          | Min | Max | Unit | Note |
|---------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _   | 0.4 | V    | _    |

#### Note:

- 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.
- 2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

#### **PIC AC Timing Specifications** 3.13.2

The following table provides the PIC input and output AC timing specifications.

### **Table 49. PIC Input AC Timing Specifications**

For recommended operating conditions, see Table 3.

| Parameter                      | Symbol             | Min | Max | Unit   | Note |
|--------------------------------|--------------------|-----|-----|--------|------|
| PIC inputs—minimum pulse width | t <sub>PIWID</sub> | 3   | _   | SYSCLK | 1    |

#### Note:

1. PIC inputs and outputs are asynchronous to any visible clock. PIC outputs should be synchronized before use by any external synchronous logic. PIC inputs are required to be valid for at least tPIWID ns to ensure proper operation when working in edge-triggered mode.

#### 3.14 **JTAG**

This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the chip.

#### 3.14.1 JTAG DC Electrical Characteristics

The following table provides the JTAG DC electrical characteristics.

#### Table 50, JTAG DC Electrical Characteristics

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Max | Unit | Note |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                                            | V <sub>IH</sub> | 2   | _   | V    | 1    |
| Input low voltage                                                             | V <sub>IL</sub> | _   | 0.8 | V    | 1    |
| Input current (OV <sub>IN</sub> = 0V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2    |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)         | V <sub>OH</sub> | 2.4 | _   | V    | _    |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)           | V <sub>OL</sub> | _   | 0.4 | V    | _    |

#### Note:

- Note that the min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3
- 2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

# 3.14.2 JTAG AC Timing Specifications

The following table provides the JTAG AC timing specifications as defined in Figure 31 through Figure 34.

### Table 51. JTAG AC Timing Specifications

For recommended operating conditions see Table 3.

| Parameter                                         | Symbol                                | Min | Max  | Unit | Note |
|---------------------------------------------------|---------------------------------------|-----|------|------|------|
| JTAG external clock frequency of operation        | $f_{ m JTG}$                          | 0   | 33.3 | MHz  | _    |
| JTAG external clock cycle time                    | t <sub>JTG</sub>                      | 30  | _    | ns   | _    |
| JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub>                   | 15  | _    | ns   | _    |
| JTAG external clock rise and fall times           | t <sub>JTGR</sub> & t <sub>JTGF</sub> | 0   | 2    | ns   | _    |
| TRST assert time                                  | t <sub>TRST</sub>                     | 25  | _    | ns   | 2    |
| Input setup times                                 | t <sub>JTDVKH</sub>                   | 4   | _    | ns   | _    |
| Input hold times                                  | t <sub>JTDXKH</sub>                   | 10  | _    | ns   | _    |
| Output valid times                                | t <sub>JTKLDV</sub>                   | 0   | 10   | ns   | 3    |
| Output hold times                                 | t <sub>JTKLDX</sub>                   | 0   | _    | ns   | 3    |
| JTAG external clock to output high impedance      | t <sub>JTKLDZ</sub>                   | 4   | 10   | ns   | _    |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub> (reference)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) reaching the invalid state (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 3. All outputs are measured from the midpoint voltage of the falling/rising edge of  $t_{TCLK}$  to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50- $\Omega$  load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

The following figure provides the AC test load for TDO and the boundary-scan outputs.



Figure 31. AC Test Load for the JTAG Interface

The following figure provides the JTAG clock input timing diagram.



Figure 32. JTAG Clock Input Timing Diagram

The following figure provides the  $\overline{TRST}$  timing diagram.



Figure 33. TRST Timing Diagram

The following figure provides the boundary-scan timing diagram.



Figure 34. Boundary-Scan Timing Diagram

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1 66 Freescale Semiconductor

# 3.15 I<sup>2</sup>C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interfaces of the chip.

# 3.15.1 I<sup>2</sup>C DC Electrical Characteristics

The following table provides the DC electrical characteristics for the I<sup>2</sup>C interfaces.

### Table 52. I<sup>2</sup>C DC Electrical Characteristics

For recommended operating conditions, see Table 3

| Parameter                                                                                                     | Symbol              | Min | Max | Unit | Note |
|---------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|------|
| Input high voltage                                                                                            | V <sub>IH</sub>     | 2   | _   | V    | 1    |
| Input low voltage                                                                                             | V <sub>IL</sub>     | _   | 0.8 | V    | 1    |
| Output low voltage                                                                                            | V <sub>OL</sub>     | 0   | 0.4 | V    | 2    |
| Pulse width of spikes which must be suppressed by the input filter                                            | t <sub>I2KHKL</sub> | 0   | 50  | ns   | 3    |
| Input current each I/O pin (input voltage is between 0.1 $\times$ OV $_{DD}$ and 0.9 $\times$ OV $_{DD}(max)$ | I <sub>I</sub>      | -10 | 35  | μА   | 4    |
| Capacitance for each I/O pin                                                                                  | C <sub>I</sub>      | _   | 10  | pF   | _    |

#### Notes:

- 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3
- 2. Output voltage (open drain or open collector) condition = 3 mA sink current.
- 3. See the chip reference manual for information on the digital filter used.
- 4. I/O pins will obstruct the SDA and SCL lines if OV<sub>DD</sub> is switched off.

# 3.15.2 I<sup>2</sup>C AC Electrical Specifications

The following table provides the AC timing parameters for the I<sup>2</sup>C interfaces.

### Table 53. I<sup>2</sup>C AC Electrical Specifications

For recommended operation conditions see Table 3. All values refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) levels (see Table 52)

| Parameter                                                                                    | Symbol              | Min      | Max | Unit | Note |
|----------------------------------------------------------------------------------------------|---------------------|----------|-----|------|------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0        | 400 | kHz  | 2    |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3      | _   | μS   | _    |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6      | _   | μS   | _    |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> | 0.6      | _   | μS   | _    |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6      | _   | μS   |      |
| Data setup time                                                                              | t <sub>I2DVKH</sub> | 100      | _   | ns   | _    |
| Data hold time:  CBUS compatible masters  I <sup>2</sup> C bus devices                       | t <sub>I2DXKL</sub> | <u> </u> | _   | μ\$  | 3    |
| Data output delay time                                                                       | t <sub>I2OVKL</sub> |          | 0.9 | μS   | 4    |
| Set-up time for STOP condition                                                               | t <sub>I2PVKH</sub> | 0.6      |     | μS   | _    |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

### Table 53. I<sup>2</sup>C AC Electrical Specifications (continued)

For recommended operation conditions see Table 3. All values refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) levels (see Table 52)

| Parameter                                                                       | Symbol              | Min                                | Max | Unit | Note |
|---------------------------------------------------------------------------------|---------------------|------------------------------------|-----|------|------|
| Bus free time between a STOP and START condition                                | t <sub>I2KHDX</sub> | 1.3                                | _   | μS   | _    |
| Noise margin at the LOW level for each connected device (including hysteresis)  | V <sub>NL</sub>     | $0.1 \times \text{OV}_{\text{DD}}$ | _   | V    | _    |
| Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub>     | $0.2 \times \text{OV}_{\text{DD}}$ | _   | V    | _    |
| Capacitive load for each bus line                                               | Cb                  | _                                  | 400 | pF   | _    |

#### Note:

- 1. The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>I2SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the START condition (S) went invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>I2PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the STOP condition (P) reaches the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time.
- 2. The requirements for I<sup>2</sup>C frequency calculation must be followed. Refer to Freescale application note AN2919, "Determining the I2C Frequency Divider Ratio for SCL."
- 3. As a transmitter, the chip provides a delay time of at least 300 ns for the SDA signal (referred to as the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of a START or STOP condition. When the chip acts as the I<sup>2</sup>C bus master while transmitting, it drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the chip does not generate an unintended START or STOP condition. Therefore, the 300 ns SDA output delay time is not a concern. If under some rare condition, the 300 ns SDA output delay time is required for the chip as transmitter, application note AN2919 referred to in note 4 below is recommended.
- 4. The maximum t<sub>|2OVKL</sub> has only to be met if the device does not stretch the LOW period (t<sub>|2CL</sub>) of the SCL signal.

The following figure provides the AC test load for the  $I^2C$ .



Figure 35. I<sup>2</sup>C AC Test Load

The following figure shows the AC timing diagram for the I<sup>2</sup>C bus.



Figure 36. I<sup>2</sup>C Bus AC Timing Diagram

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

## 3.16 **GPIO**

This section describes the DC and AC electrical specifications for the GPIO interface of the chip.

### 3.16.1 GPIO DC Electrical Characteristics

The following table provides the DC electrical characteristics for the GPIO interface powered by OV<sub>DD</sub>.

### Table 54. GPIO[0:7] DC Electrical Characteristics

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Max | Unit | Note |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                                            | V <sub>IH</sub> | 2   | _   | V    | 1    |
| Input low voltage                                                             | V <sub>IL</sub> | _   | 0.8 | V    | 1    |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD)</sub> | I <sub>IN</sub> | _   | ±40 | μΑ   | 2    |
| Output high voltage<br>(OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)      | V <sub>OH</sub> | 2.4 | _   | V    | _    |
| Low-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)  | V <sub>OL</sub> | _   | 0.4 | V    | _    |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $OV_{IN}$  respective values found in Table 3
- 2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3

The following table provides the DC electrical characteristics for the GPIO interface powered by  $BV_{DD}$  when operating from 3.3 V supply.

Table 55. GPIO[8:15] DC Electrical Characteristics (3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Max | Unit | Note |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                                            | V <sub>IH</sub> | 2   | _   | V    | 1    |
| Input low voltage                                                             | V <sub>IL</sub> | _   | 0.8 | ٧    | 1    |
| Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD)</sub> | I <sub>IN</sub> | _   | ±40 | μА   | 2    |
| Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)         | V <sub>OH</sub> | 2.4 | _   | ٧    | _    |
| Low-level output voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)     | V <sub>OL</sub> | _   | 0.4 | ٧    | _    |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $BV_{IN}$  respective values found in Table 3
- 2. Note that the symbol  ${\rm BV}_{\rm IN}$  represents the input voltage of the supply. It is referenced in Table 3

The following table provides the DC electrical characteristics for the GPIO interface powered by  $BV_{DD}$  when operating from 1.8 V supply.

### Table 56. GPIO[8:15] DC Electrical Characteristics (1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min  | Max | Unit | Note |
|-------------------------------------------------------------------------------|-----------------|------|-----|------|------|
| Input high voltage                                                            | V <sub>IH</sub> | 1.2  | _   | V    | 1    |
| Input low voltage                                                             | V <sub>IL</sub> | _    | 0.6 | V    | 1    |
| Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD)</sub> | I <sub>IN</sub> | _    | ±40 | μА   | 2    |
| Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA)       | V <sub>OH</sub> | 1.35 | _   | V    | _    |
| Low-level output voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)   | V <sub>OL</sub> | _    | 0.4 | V    | _    |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $BV_{IN}$  respective values found in Table 3
- 2. Note that the symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3

## 3.16.2 GPIO AC Timing Specifications

The following table provides the GPIO input and output AC timing specifications.

### **Table 57. GPIO Input AC Timing Specifications**

For recommended operating conditions, see Table 3.

| Parameter                       | Symbol             | Min | Unit | Note |
|---------------------------------|--------------------|-----|------|------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub> | 20  | ns   | 1    |

#### Notes:

1. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> to ensure proper operation.

The following figure provides the AC test load for the GPIO.



Figure 37. GPIO AC Test Load

# 3.17 High-Speed Serial Interfaces (HSSI)

The chip features one Serializer/Deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. The SerDes interface can be used for PCI Express data transfers.

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes Reference Clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

# 3.17.1 Signal Terms Definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

Figure 38 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output ( $SDn_TX$  and  $\overline{SDn_TX}$ ) or a receiver input ( $SDn_RX$  and  $\overline{SDn_RX}$ ). Each signal swings between A volts and B volts where A > B.

Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment.

### 1. Single-Ended Swing

The transmitter output signals and the receiver input signals  $SDn_TX$ ,  $\overline{SDn_TX}$ ,  $SDn_RX$  and  $\overline{SDn_RX}$  each have a peak-to-peak swing of A – B volts. This is also referred as each signal wire's Single-Ended Swing.

### 2. Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing):

The Differential Output Voltage (or Swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complimentary output voltages:  $V_{SDn\_TX} - V_{\overline{SDn\_TX}}$ . The  $V_{OD}$  value can be either positive or negative.

### 3. Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing):

The Differential Input Voltage (or Swing) of the receiver,  $V_{ID}$ , is defined as the difference of the two complimentary input voltages:  $V_{SDn\_RX} - V_{\overline{SDn\_RX}}$ . The  $V_{ID}$  value can be either positive or negative.

### 4. Differential Peak Voltage, V<sub>DIFFp</sub>

The peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak Voltage,  $V_{DIFFp} = |A - B|$  Volts.

### 5. Differential Peak-to-Peak, V<sub>DIFFp-p</sub>

Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A-B to -(A-B) Volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak-to-Peak Voltage,  $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times |(A-B)|$  Volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as  $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ .

#### 6. Differential Waveform

The differential waveform is constructed by subtracting the inverting signal (SDn\_TX, for example) from the non-inverting signal (SDn\_TX, for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 38 as an example for differential waveform.

### 7. Common Mode Voltage, V<sub>cm</sub>

The Common Mode Voltage is equal to one half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output,  $V_{cm\_out} = (VSDn\_TX + VSDn\_TX)/2 = (A + B)/2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. Sometimes, it may even be different between the receiver input and driver output circuits within the same component. It is also referred to as the DC offset occasionally.



Figure 38. Differential Voltage Definitions for Transmitter or Receiver

To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and  $\overline{\text{TD}}$ , has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of each signal (TD or  $\overline{\text{TD}}$ ) is 500 mV p-p, which is referred as the single-ended swing for each signal. In this example, since the differential signaling environment is fully symmetrical, the transmitter output's differential swing (V<sub>OD</sub>) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and –500 mV, in other words, V<sub>OD</sub> is 500 mV in one phase and –500 mV in the other phase. The peak differential voltage (V<sub>DIFFp</sub>) is 500 mV. The peak-to-peak differential voltage (V<sub>DIFFp</sub>) is 1000 mV p-p.

### 3.17.2 SerDes Reference Clocks

The SerDes reference clock inputs are applied to an internal PLL whose <u>output creates</u> the clock used by the corresponding SerDes lanes. The SerDes reference clock inputs are SD\_REF\_CLK and SD\_REF\_CLK for PCI Express interface.

The following sections describe the SerDes reference clock requirements and some application information.

### 3.17.2.1 SerDes Reference Clock Receiver Characteristics

The following figure shows a receiver reference diagram of the SerDes reference clocks.



Figure 39. Receiver of SerDes Reference Clocks

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

The characteristics of the clock signals are as follows:

- The supply voltage requirements for XVDD are specified in Table 2 and Table 3.
- SerDes reference clock receiver reference circuit structure
  - The SD\_REF\_CLK and SD\_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 39. Each differential clock input (SD\_REF\_CLK or SD\_REF\_CLK) has a 50-Ω termination to SGND followed by on-chip AC-coupling.
  - The external reference clock driver must be able to drive this termination.
  - The SerDes reference clock input can be either differential or single-ended. Refer to the Differential Mode and Single-ended Mode description below for further detailed requirements.
- The maximum average current requirement that also determines the common mode voltage range
  - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), since the input is AC-coupled on-chip.
  - This current limitation sets the maximum common mode input voltage to be less than 0.4V (0.4V/50 = 8 mA) while the minimum common mode input level is 0.1 V above SGND. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0mA to 16mA (0-0.8 V), such that each phase of the differential input has a single-ended swing from 0V to 800mV with the common mode voltage at 400 mV.
  - If the device driving the SD\_REF\_CLK and  $\overline{\text{SD}}_{\text{REF}}$  inputs cannot drive 50  $\Omega$  to SGND DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip.
- The input amplitude requirement is described in detail in the following sections.

### 3.17.2.2 DC Level Requirement for SerDes Reference Clocks

The DC level requirement for the chip's SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below.

#### • Differential Mode

- The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection.
- For external DC-coupled connection, as described in Section 3.17.2.1, "SerDes Reference Clock Receiver Characteristics," the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 mV and 400 mV. Figure 40 shows the SerDes reference clock input requirement for DC-coupled connection scheme.
- For external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SGND. Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage (SGND). Figure 41 shows the SerDes reference clock input requirement for AC-coupled connection scheme.



Figure 40. Differential Reference Clock Input DC Requirements (External DC-Coupled)



Figure 41. Differential Reference Clock Input DC Requirements (External AC-Coupled)

#### Single-ended Mode

- The reference clock can also be single-ended. The SD\_REF\_CLK input amplitude (single-ended swing) must be between 400 mV and 800 mV peak-peak (from V<sub>MIN</sub> to V<sub>MAX</sub>) with SD\_REF\_CLK either left unconnected or tied to ground.
- The SD\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 42 shows the SerDes reference clock input requirement for single-ended signaling mode.
- To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC-coupled externally. For the best noise performance, the reference of the clock could be DC or AC-coupled into the unused phase (SD\_REF\_CLK) through the same source impedance as the clock input (SD\_REF\_CLK) in use.



Figure 42. Single-Ended Reference Clock Input DC Requirements

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

86

4

2

3

ps

V/ns

### 3.17.2.3 AC Requirements for SerDes Reference Clocks

The following table lists AC requirements for the PCI Express and SerDes reference clocks to be guaranteed by the customer's application design.

| Parameter                                                                        | Symbol                | Min  | Typical | Max  | Unit | Notes |
|----------------------------------------------------------------------------------|-----------------------|------|---------|------|------|-------|
| SD_REF_CLK/ SD_REF_CLK frequency range                                           | t <sub>CLK_REF</sub>  | _    | 100/125 | -    | MHz  | 1     |
| SD_REF_CLK/ SD_REF_CLK clock frequency tolerance                                 | t <sub>CLK_TOL</sub>  | -350 | _       | +350 | ppm  | _     |
| SD_REF_CLK/ SD_REF_CLK reference clock duty cycle (Measured at 1.6 V)            | <sup>t</sup> CLK_DUTY | 40   | 50      | 60   | %    |       |
| SD_REF_CLK/ SD_REF_CLK max deterministic peak-peak Jitter @ 10 <sup>-6</sup> BER | t <sub>CLK_DJ</sub>   | _    | _       | 42   | ps   |       |

t<sub>CLK\_TJ</sub>

t<sub>CLKRR</sub>/t<sub>CLKFR</sub>

1

Table 58. SD\_REF\_CLK and SD\_REF\_CLK Input Clock Requirements

#### Note:

- 1. Only 100/125 have been tested, other in between values will not work correctly with the rest of the system.
- 2. Limits from PCI Express CEM Rev 2.0

10<sup>-6</sup> BER (Peak-to-peak jitter at refClk input)

SD\_REF\_CLK/ SD\_REF\_CLK total reference clock jitter @

SD\_REF\_CLK/ SD\_REF\_CLK rising/falling edge rate

3. Measured from -200 mV to +200 mV on the differential waveform (derived from SDn\_REF\_CLK minus SDn\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing.

#### 3.17.2.4 SerDes Transmitter and Receiver Reference Circuits

The following figure shows the reference circuits for SerDes data lane's transmitter and receiver.



Figure 43. SerDes Transmitter and Receiver Reference Circuits

The DC and AC specification of SerDes data lanes is defined in the PCI Express interface protocol section below based on the application usage. Note that external AC Coupling capacitor is required for the above three serial transmission protocols per the protocol's standard requirements.

#### **Electrical Characteristics**

### 3.18 PCI Express

This section describes the DC and AC electrical specifications for the PCI Express bus of the chip.

# 3.18.1 PCI Express DC Requirements for PCI Express SD\_REF\_CLK and SD\_REF\_CLK

For more information, see Section 3.17.2.2, "DC Level Requirement for SerDes Reference Clocks."

### 3.18.2 PCI Express DC Physical Layer Specifications

This section contains the DC specifications for the physical layer of PCI Express on this device.

### 3.18.2.1 PCI Express DC Physical Layer Transmitter Specifications

This section discusses PCI Express DC physical layer transmitter specifications for 2.5 Gb/s. Table 59 defines the PCI Express (2.5 Gb/s) DC specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins.

Table 59. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output DC Specifications

| Symbol                   | Parameter                                             | Min | Typical | Max  | Units | Comments                                                                                                                                                           |
|--------------------------|-------------------------------------------------------|-----|---------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>TX-DIFFp-p</sub>  | Differential Peak-to-Peak<br>Output Voltage           | 800 | 1000    | 1200 | mV    | $V_{TX-DIFFp-p} = 2*IV_{TX-D+} - V_{TX-D-}I$ See Note 1.                                                                                                           |
| V <sub>TX-DE-RATIO</sub> | De- Emphasized Differential<br>Output Voltage (Ratio) | 3.0 | 3.5     | 4.0  | dB    | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note 1. |
| Z <sub>TX-DIFF-DC</sub>  | DC Differential TX Impedance                          | 80  | 100     | 120  | Ω     | TX DC Differential mode Low Impedance                                                                                                                              |
| Z <sub>TX-DC</sub>       | Transmitter DC Impedance                              | 40  | 50      | 60   | Ω     | Required TX D+ as well as D- DC Impedance during all states                                                                                                        |

#### Note:

### 3.18.2.2 PCI Express DC Physical Layer Receiver Specifications

This section discusses PCI Express DC physical layer receiver specifications for 2.5 Gb/s. Table 59 defines the PCI Express (2.5 Gb/s) DC specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins.

Table 60. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input DC Specifications

| Symbol                  | Parameter                                     | Min | Typical | Max  | Units | Comments                                                   |
|-------------------------|-----------------------------------------------|-----|---------|------|-------|------------------------------------------------------------|
| V <sub>RX-DIFFp-p</sub> | Differential Input<br>Peak-to-Peak<br>Voltage | 175 | _       | 1200 | mV    | $V_{RX-DIFFp-p} = 2*IV_{RX-D+} - V_{RX-D-}I$ . See Note 1. |
| Z <sub>RX-DIFF-DC</sub> | DC Differential Input Impedance               | 80  | 100     | 120  | Ω     | RX DC Differential mode impedance. See Note 2.             |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 44 and measured over any 250 consecutive TX UIs.

Table 60. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input DC Specifications (continued)

| Symbol                           | Parameter                             | Min  | Typical | Max | Units | Comments                                                                                                                        |
|----------------------------------|---------------------------------------|------|---------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------|
| Z <sub>RX-DC</sub>               | DC Input<br>Impedance                 | 40   | 50      | 60  | Ω     | Required RX D+ as well as D- DC Impedance (50 ± 20% tolerance). See Notes 1 and 2.                                              |
| Z <sub>RX-HIGH-IMP-DC</sub>      | Powered Down<br>DC Input<br>Impedance | 50 k |         |     | Ω     | Required RX D+ as well as D- DC Impedance when the Receiver terminations do not have power. See Note 3.                         |
| V <sub>RX-IDLE-DET-DIFFp-p</sub> | Electrical Idle<br>Detect Threshold   | 65   |         | 235 | mV    | $V_{\text{RX-IDLE-DET-DIFFp-p}} = 2 \times IV_{\text{RX-D+}} - V_{\text{RX-D-}}I.$ Measured at the package pins of the Receiver |

#### Note:

- 1. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 44 should be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 2. Impedance during all LTSSM states. When transitioning from a Fundamental Reset to Detect (the initial state of the LTSSM) there is a 5 ms transition time before Receiver termination values must be met on all un-configured Lanes of a Port.
- 3. The RX DC Common Mode Impedance that exists when no power is present or Fundamental Reset is asserted. This helps ensure that the Receiver Detect circuit will not falsely assume a Receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.

### 3.18.3 PCI Express AC Physical Layer Specifications

This section contains the DC specifications for the physical layer of PCI Express on this device.

### 3.18.3.1 PCI Express AC Physical Layer Transmitter Specifications

This section discusses the PCI Express AC physical layer transmitter specifications for 2.5Gb/s.

The following table defines the PCI Express (2.5Gb/s) AC specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

Table 61. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output AC Specifications

| Symbol                                     | Parameter                                                                     | Min    | Typical | Max    | Units | Comments                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------------------------|-------------------------------------------------------------------------------|--------|---------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UI                                         | Unit Interval                                                                 | 399.88 | 400.00  | 400.12 | ps    | Each UI is 400 ps ± 300 ppm. UI does not account for Spread Spectrum Clock dictated variations. See Note 1.                                                                                                                                                                                                                                                         |
| T <sub>TX-EYE</sub>                        | Minimum TX<br>Eye Width                                                       | 0.70   | -       | _      | UI    | The maximum Transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3$ UI. See Notes 2 and 3.                                                                                                                                                                                                                                                  |
| T <sub>TX-EYE-MEDIAN-to</sub> - MAX-JITTER | Maximum time between the jitter median and maximum deviation from the median. |        |         | 0.15   | UI    | Jitter is defined as the measurement variation of the crossing points ( $V_{TX-DIFFp-p} = 0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2 and 3. |

#### **Electrical Characteristics**

Table 61. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output AC Specifications (continued)

| Symbol          | Parameter                | Min | Typical | Max | Units | Comments                                                                                                                                           |
|-----------------|--------------------------|-----|---------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| C <sub>TX</sub> | AC Coupling<br>Capacitor | 75  | _       | 200 |       | All Transmitters shall be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note 4. |

#### Note:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 44 and measured over any 250 consecutive TX UIs.
- 3. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the Transmitter collected over any 250 consecutive TX UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. The chip's SerDes transmitter does not have CTX built-in. An external AC Coupling capacitor is required.

### 3.18.3.2 PCI Express AC Physical Layer Receiver Specifications

This section discusses the PCI Express AC physical layer receiver specifications for 2.5 Gb/s.

Table 62 defines the AC specifications for the PCI Express (2.5 Gb/s) differential input at all receivers (RXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

Table 62. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input AC Specifications

| Symbol                                       | Parameter                                                                                      | Min    | Typical | Max    | Units | Comments                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------------------------|------------------------------------------------------------------------------------------------|--------|---------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UI                                           | Unit Interval                                                                                  | 399.88 | 400.00  | 400.12 | ps    | Each UI is 400 ps ± 300 ppm. UI does not account for Spread Spectrum Clock dictated variations. See Note 1.                                                                                                                                                                                                                                                                  |
| T <sub>RX-EYE</sub>                          | Minimum<br>Receiver Eye<br>Width                                                               | 0.4    | _       | _      | UI    | The maximum interconnect media and Transmitter jitter that can be tolerated by the Receiver can be derived as $T_{RX-MAX-JITTER} = 1 - T_{RX-EYE} = 0.6$ UI. See Notes 2 and 3.                                                                                                                                                                                              |
| T <sub>RX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | Maximum time<br>between the jitter<br>median and<br>maximum devia-<br>tion from the<br>median. |        | _       | 0.3    | UI    | Jitter is defined as the measurement variation of the crossing points (V <sub>RX-DIFFp-p</sub> = 0 V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2, 3 and 4. |

#### Note:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 44 should be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The TRX-EYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

### 3.18.3.3 Compliance Test and Measurement Load

The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in Figure 44.

#### NOTE

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary. If the vendor does not explicitly state where the measurement point is located, the measurement point is assumed to be the D+ and D- package pins.

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1



Figure 44. Compliance Test/Measurement Load

### 4 Thermal

This section describes the thermal specifications of the chip.

#### 4.1 Thermal Characteristics

The following table provides the package thermal characteristics.

**JEDEC Board** Characteristic **Symbol** Value Unit Note Junction-to-ambient Natural Convection 35 °C/W 1, 2 Single layer board (1s)  $R_{\theta JA}$ Junction-to-ambient Natural Convection Four layer board (2s2p) 22 °C/W 1, 2, 3  $R_{\theta JA}$ Junction-to-ambient (at 200 ft/min) Single layer board (1s) 28 °C/W 1, 3  $R_{\theta,JA}$ Junction-to-ambient (at 200 ft/min) Four layer board (2s2p) 19 °C/W 1, 3  $R_{\theta JA}$ Junction-to-board 12 °C/W 4  $R_{\theta JB}$ Junction-to-case 6 °C/W 5  $R_{\theta JC}$ Junction-to-Package Top Natural Convection  $\Psi_{JT}$ 3 °C/W 6

**Table 63. Package Thermal Characteristics** 

#### Notes

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification.
- 3. Per JEDEC JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

## 5 Package Information

### 5.1 Package Parameters for the WB-TePBGA

The package parameters are provided in the following list. The package type is  $19 \text{ mm} \times 19 \text{ mm}$ , 457 plastic ball grid array (WB-TePBGA I).

Package outline  $19 \text{ mm} \times 19 \text{ mm}$ 

Interconnects 457
Pitch 0.8 mm
Module height (typical) 1.4 mm
Solder Balls Sn3.5%Ag
Ball diameter (typical) 0.40 mm

### 5.2 Mechanical Dimensions of the WB-TePBGA

Figure 45 shows mechanical dimensions and bottom surface nomenclature of the WB-TePBGA.



Figure 45. Mechanical Dimensions of the WB-TePBGA package

#### **NOTES:**

- 1. All dimensions are in millimeters.
- 2. Dimensioning and tolerancing per ASME Y14. 5M-1994

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

#### **Package Information**

- 3. Maximum solder ball diameter measured parallel to Datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Parallelism measurement shall exclude any effect of mark on top surface of package.

### 5.3 Ordering Information

Table 64 provides the Freescale part numbering nomenclature for the P1023. Each part number also contains a revision code which refers to the die mask revision number.

### 5.3.1 Part Numbers Fully Addressed by this Document

This table provides the Freescale part numbering nomenclature for the P1023. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number.

**Table 64. Part Numbering Nomenclature** 

| Generation |   | Number<br>of<br>cores | Derivative | Qual status | Temperature                  | Encryption | Package<br>type                 | CPU/CCB/DDR frequency | Rev            |
|------------|---|-----------------------|------------|-------------|------------------------------|------------|---------------------------------|-----------------------|----------------|
| P= 45nm    | 1 | 02 = 2<br>cores       | 3          | S = Special | X = Ext Temp<br>-40 to 105 C |            | 5 =<br>TEFPBG<br>A-I Pb<br>Free | CF =<br>500/320/667   | B = Rev<br>1.1 |

#### Notes:

1. See Section 5, "Package Information," for more information on available package types.

Parts are marked as the example shown in this figure.



#### Notes:

TEFPBGA-I

P1023xtenddr is the orderable part number.

MMMMM is the mask number.

YWWLAZ is the assembly traceability code.

CCCCC is the country code.

ATWLYYWW is the standard assembly, test, year and work week codes.

Figure 46. Part marking for PBGA chips

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

83

# **6** Revision History

The following table provides a revision history for this document.

**Table 65. Document Revision History** 

| Rev.<br>Number | Date    | Substantive Change(s)                          |
|----------------|---------|------------------------------------------------|
| 1              | 05/2013 | Modified the Part Numbering Nomenclature table |
| 0              | 12/2012 | Initial release                                |

P1023 QorlQ Integrated Processor Data Sheet, Rev. 1

#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, and QorlQ are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2012-2013 Freescale Semiconductor, Inc.

Document Number: P1023

Rev. 1 05/2013



