## Unitrode Products from Texas Instruments

## UC5603 9-LINE SCSI ACTIVE TERMINATOR

SLUS195B – MARCH 1997 – REVISED NOVEMBER 2003

- Complies with SCSI, SCSI-2 and SPI-2 Standards
- 6-pF Channel Capacitance during Disconnect
- 100-µA Supply Current in Disconnect Mode
- Meets SCSI Hot Plugging
- -400-mA Sourcing Current for Termination
- +400-mA Sinking Current for Active Negation Drivers

- Logic Command Disconnects all Termination Lines
- Trimmed Termination Current to 3%
- Trimmed Impedance to 3%
- Negative Clamping on all Signal Lines
- Current Limit and Thermal Shutdown Protection

#### description

The UC5603 provides 9 lines of active termination for a SCSI (Small Computers Systems Interface) parallel bus. The SCSI standard recommends active termination at both ends of the cable segment.

The UC5603 provides a disconnect feature which, when opened or driven high, will disconnect all terminating resistors, and disables the regulator; greatly reducing standby power. The output channels remain high impedance even without Termpwr applied. A low channel capacitance of 6 pF allows units at interim points of the bus to have little to no effect on the signal integrity.

Functionally the UC5603 is similar to its predecessor, the UC5601 – 18 line Active Terminator. Several electrical enhancements were incorporated in the UC5603, such as a sink/source regulator output stage to accommodate all signal lines at 5 V, while the regulator remains at its nominal value, reduced channel capacitance to 6 pF typical, and as with the UC5601, custom power packages are utilized to allow normal operation at full power conditions (1.2 watts).

### functional block diagram



UDG-94049



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



Copyright © 2003, Texas Instruments Incorporated

SLUS195B - MARCH 1997 - REVISED NOVEMBER 2003

#### description (continued)

Internal circuit trimming is utilized, first to trim the impedance to a 3% tolerance, and then most importantly, to trim the output current to a 3% tolerance, as close to the max SCSI spec as possible, which maximizes noise margin in fast SCSI operation.

Other features include negative clamping on all signal lines to protect external circuitry from latch-up, thermal shutdown and current limit.

This device is offered in low thermal resistance versions of the industry standard 16 pin narrow body SOIC.

#### connection diagrams



\* DP package pin 5 serves as signal ground; pins 4, 12, 13 serve as heatsink/ground.

#### ORDERING INFORMATION

|             | Packaged Devices |               |  |  |  |
|-------------|------------------|---------------|--|--|--|
| $T_A = T_J$ | DIL -16(N)       | SOIC-16 (DP)† |  |  |  |
| 0°C to 70°C | UC5603N          | UCUC5603DP    |  |  |  |

<sup>†</sup> DP (SOIC–16) packages are available taped and reeled. Add TR suffix to device type (e.g. UC5603DPTR) to order quantities of 2000 devices per reel.



SLUS195B – MARCH 1997 – REVISED NOVEMBER 2003

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†‡</sup>

| Termpwr voltage                       |                  |
|---------------------------------------|------------------|
| Signal line voltage                   |                  |
| Regulator output current              | 0.5 A            |
| Storage temperature                   | . −65°C to 150°C |
| Operating temperature                 | . −55°C to 150°C |
| Lead temperature (soldering, 10 sec.) | 300°C            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>‡</sup> Unless otherwise specified all voltages are with respect to Ground. Currents are positive into, negative out of the specified terminal. Consult Packaging Section of Unitrode Integrated Circuits databook for thermal limitations and considerations of packages.

#### recommended operating conditions

| Termpwr voltage                | to 5.25 V  |
|--------------------------------|------------|
| Signal line voltage            | 0 V to 5 V |
| Disconnect input voltage0 V to | Termpwr    |

# electrical characteristics, these specifications apply for $T_A = 0^{\circ}C$ to $70^{\circ}C$ . TRMPWR = 4.75 V DISCNCT = 0 V, $T_A = T_J$ , (unless otherwise stated)

#### supply current section

| PARAMETER              | TEST CONDITIONS               | MIN | TYP | MAX | UNITS |
|------------------------|-------------------------------|-----|-----|-----|-------|
| Termpwr supply current | All termination lines = Open  |     | 12  | 18  | mA    |
|                        | All termination lines = 0.5 V |     | 200 | 220 | mA    |
| Power down mode        | DISCNCT = Open                |     | 100 | 150 | μA    |

#### output section (terminator lines)

| PARAMETER            |                                      | TEST CONDITIONS                                              | MIN | TYP                          | MAX   | UNITS |       |    |
|----------------------|--------------------------------------|--------------------------------------------------------------|-----|------------------------------|-------|-------|-------|----|
| Terminator impedance | $\Delta I_{LINE} = -5 \text{ mA to}$ | –15 mA                                                       |     |                              | 107   | 110   | 113   | Ω  |
| Output high voltage  | VTRMPWR = 4 V,                       | See Note 1                                                   |     |                              | 2.7   | 2.9   |       | V  |
|                      |                                      |                                                              |     |                              |       | -21.9 | -22.4 | mA |
| Max output current   | $V_{LINE} = 0.5 V$                   |                                                              |     | 0°C < T <sub>J</sub> < 70°C  | -20.5 | -21.9 | -22.4 | mA |
| Max output current   | VLINE = 0.5 V,                       | TRMPWR = 4 V,                                                |     | TJ = 25°C                    | -20.3 | -21.9 | -22.4 | mA |
|                      | See Note 1                           |                                                              |     | 0°C < TJ < 70°C              | -19.8 | -21.9 | -22.4 | mA |
|                      | V <sub>LINE</sub> = 0.2 V,           | TRMPWR = 4.0 V to 5.25 V                                     |     | 0°C < TJ < 70°C              | -22.0 | -24.0 | -25.4 | mA |
| Output clamp level   | $I_{LINE} = -30 \text{ mA}$          |                                                              |     |                              | -0.2  | -0.05 | 0.1   | V  |
|                      |                                      | TRMPWR = 0 V to 5.25,                                        |     | V <sub>LINE</sub> = 0 to 4 V |       | 10    | 400   | nA |
| Output leakage       | DISCNCT = 4 V                        | VREG = 0 V                                                   |     | V <sub>LINE</sub> = 5.25 V   |       |       | 100   | μΑ |
|                      |                                      | TRMPWR = 0 V to 5.25 V,<br>V <sub>LINE</sub> = 0 V to 5.25 V | R   | EG = Open                    |       | 10    | 400   | nA |
| Output capacitance   | DISCNCT = Open                       | See Note 2                                                   | D   | P Package                    |       | 6     | 8     | pF |

NOTES: 1. Measuring each termination line while other 8 are low (0.5 V).

2. Ensured by design. Not production tested.



SLUS195B - MARCH 1997 - REVISED NOVEMBER 2003

#### regulator section

| PARAMETER                   | TEST CONDITIONS                      | MIN  | TYP  | MAX  | UNITS |
|-----------------------------|--------------------------------------|------|------|------|-------|
| Regulator output voltage    |                                      | 2.8  | 2.9  | 3    | V     |
| Regulator output voltage    | All termination lines = 5 V          | 2.8  | 2.9  | 3    | V     |
| Line regulation             | $TRMPWR = 4 \; V \; to \; 6 \; V$    |      | 10   | 20   | mV    |
| Load regulation             | I <sub>REG</sub> = 100 mA to -100 mA |      | 20   | 50   | mV    |
| Drop out voltage            | All termination lines = 0.5 V        |      | 0.7  | 1    | V     |
| Short circuit current       | V <sub>REG</sub> = 0 V               | -200 | -400 | -600 | mA    |
| Sinking current capability  | V <sub>REG</sub> = 3.5 V             | 200  | 400  | 600  | mA    |
| Thermal shutdown            |                                      |      | 170  |      | °C    |
| Thermal shutdown hysteresis |                                      |      | 10   |      | °C    |

## disconnect section

| PARAMETER            | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
|----------------------|-----------------|-----|-----|-----|-------|
| Disconnect threshold |                 | 1.3 | 1.5 | 1.7 | V     |
| Threshold hysteresis |                 | 100 | 160 | 250 | mV    |
| Input current        | DISCNCT = 0 V   |     | 10  | 15  | mA    |



## Figure 1. Typical Wide SCSI Bus Configurations Utilizing 1 UC5601 and 1 UC5603 Device



SLUS195B - MARCH 1997 - REVISED NOVEMBER 2003



## **APPLICATION INFORMATION**

UDG-94051

Figure 2. Typical Wide SCSI Bus Configurations Utilizing 3 UC5603 Devices





4-May-2014

## PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| UC5603DP         | OBSOLETE | SOIC         | D       | 16   |         | TBD      | Call TI          | Call TI       | 0 to 70      | UC5603DP       |         |
| UC5603DPG4       | OBSOLETE | SOIC         | D       | 16   |         | TBD      | Call TI          | Call TI       | 0 to 70      | UC5603DP       |         |
| UC5603DPR        | NRND     | SOIC         | D       | 16   |         | TBD      | Call TI          | Call TI       | 0 to 70      |                |         |
| UC5603DPRTR      | OBSOLETE | SOIC         | D       | 16   |         | TBD      | Call TI          | Call TI       | 0 to 70      |                |         |
| UC5603DPTR       | OBSOLETE | SOIC         | D       | 16   |         | TBD      | Call TI          | Call TI       | 0 to 70      | UC5603DP       |         |
| UC5603DPTRG4     | OBSOLETE | SOIC         | D       | 16   |         | TBD      | Call TI          | Call TI       | 0 to 70      |                |         |
| UC5603J          | OBSOLETE | CDIP         | J       | 16   |         | TBD      | Call TI          | Call TI       | 0 to 70      |                |         |
| UC5603QPTR       | OBSOLETE | PLCC         | FN      | 28   |         | TBD      | Call TI          | Call TI       | 0 to 70      | UC5603QP       |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

4-May-2014

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# **MECHANICAL DATA**

MPLC004A - OCTOBER 1994

#### PLASTIC J-LEADED CHIP CARRIER

## FN (S-PQCC-J\*\*)

**20 PIN SHOWN** 

**Seating Plane** 0.004 (0,10) 0.180 (4,57) MAX D 0.120 (3,05) 0.090 (2,29) D1 0.020 (0,51) MIN 3 19 0.032 (0,81) 0.026 (0,66) 18 4 D2/E2 Е E1 D2/E2 8 14 0.021 (0,53) 0.050 (1,27) 9 13 0.013 (0,33) ⊕ 0.007 (0,18) M 0.008 (0,20) NOM -D/E D1/E1 D2/E2 NO. OF PINS \*\* MIN MAX MIN MAX MIN MAX 20 0.385 (9,78) 0.395 (10,03) 0.350 (8,89) 0.356 (9,04) 0.141 (3,58) 0.169 (4,29) 0.485 (12,32) 0.495 (12,57) 0.450 (11,43) 0.456 (11,58) 0.191 (4,85) 0.219 (5,56) 28 0.319 (8,10) 44 0.685 (17,40) 0.695 (17,65) 0.650 (16,51) 0.656 (16,66) 0.291 (7,39) 52 0.785 (19,94) 0.795 (20,19) 0.750 (19,05) 0.756 (19,20) 0.341 (8,66) 0.369 (9,37) 0.985 (25,02) 0.995 (25,27) 0.950 (24,13) 0.958 (24,33) 0.441 (11,20) 0.469 (11,91) 68 1.185 (30,10) 1.195 (30,35) 1.150 (29,21) 1.158 (29,41) 0.541 (13,74) 0.569 (14,45) 84 4040005/B 03/95

NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-018



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated