# **RENESAS** 2.5V Differential LVDS Clock Divider and Fanout Buffer

# 874208I

# **General Description**

The 874208I is a high-performance differential LVDS clock divider and fanout buffer. The device is designed for the frequency division and signal fanout of high-frequency, low phase-noise clocks. The 874208I is characterized to operate from a 2.5V power supply. Guaranteed output-to-output and part-to-part skew characteristics make the 874208I ideal for those clock distribution applications demanding well-defined performance and repeatability. The integrated input termination resistors make interfacing to the reference source easy and reduce passive component count. Each output can be individually enabled or disabled in the high-impedance state controlled by a I<sup>2</sup>C register. On power-up, all outputs are enabled.

## Features

- One differential input reference clock
- Differential pair can accept the following differential input levels: LVDS, LVPECL, CML
- Integrated input termination resistors
- Eight LVDS outputs
- Selectable clock frequency division of  $\div$ 1,  $\div$ 2,  $\div$ 4 and  $\div$ 8
- Maximum input clock frequency: 500MHz
- · LVCMOS interface levels for the control inputs
- Internal regulator for improved noise immunity
- Individual output enable/disabled by I<sup>2</sup>C interface
- Output skew: 28ps
- Additive Phase Jitter, RMS: 0.168ps (typical), 125MHz
- Low additive phase jitter
- Full 2.5V supply voltage
- Available in Lead-free (RoHS 6) package
- -40°C to 85°C ambient operating temperature

# **Pin Assignment**



## **Block Diagram**



# Table 1. Pin Descriptions

| Number       | Name             | Тур                  | be       | Description                                                                                                                                                    |
|--------------|------------------|----------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,<br>32     | ADR1,<br>ADR0    | Input                | Pulldown | I <sup>2</sup> C Address inputs. LVCMOS/LVTTL compatible interface levels.                                                                                     |
| 2, 7, 18, 23 | GND              | Power                |          | Power supply ground.                                                                                                                                           |
| 3, 4         | Q0, nQ0          | Output               |          | Differential output pair 0. LVDS interface levels.                                                                                                             |
| 5, 6         | Q1, nQ1          | Output               |          | Differential output pair 1. LVDS interface levels.                                                                                                             |
| 8, 17        | V <sub>DDO</sub> | Power                |          | Output power supply pins.                                                                                                                                      |
| 9, 10        | Q2, nQ2          | Output               |          | Differential output pair 2. LVDS interface levels.                                                                                                             |
| 11, 12       | Q3, nQ3          | Output               |          | Differential output pair 3. LVDS interface levels.                                                                                                             |
| 13, 14       | Q4, nQ4          | Output               |          | Differential output pair 4. LVDS interface levels.                                                                                                             |
| 15, 16       | Q5, nQ5          | Output               |          | Differential output pair 5. LVDS interface levels.                                                                                                             |
| 19, 20       | Q6, nQ6          | Output               |          | Differential output pair 6. LVDS interface levels.                                                                                                             |
| 21, 22       | Q7, nQ7          | Output               |          | Differential output pair 7. LVDS interface levels.                                                                                                             |
| 24, 25       | FSEL0,<br>FSEL1  | Input                | Pulldown | Frequency divider select controls. See Table 3A for function.<br>LVCMOS/LVTTL interface levels.                                                                |
| 26           | IN               | Input                |          | Non-inverting differential clock input.                                                                                                                        |
| 27           | V <sub>T</sub>   | Termination<br>input |          | Input for termination. Both IN and nIN inputs are internally terminated $50\Omega$ to this pin. See input termination information in the applications section. |
| 28           | nIN              | Input                |          | Inverting differential clock input.                                                                                                                            |
| 29           | V <sub>DD</sub>  | Power                |          | Power supply pins.                                                                                                                                             |
| 30           | SDA              | I/O                  | Pullup   | I <sup>2</sup> C Data Input/Output. Input: LVCMOS/LVTTL interface levels.<br>Output: open drain.                                                               |
| 31           | SCL              | Input                | Pullup   | I <sup>2</sup> C clock input. LVCMOS/LVTTL compatible interface levels.                                                                                        |

NOTE: Pulldown and Pullup refers to an internal input resistors. See Table 2, Pin Characteristics, for typical values.

# **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |

# **Function Tables**

### **Input Frequency Divider Operation**

The FSEL1 and FSEL0 controls configure the input frequency divider. In the default state (FSEL[1:0] are set to logic 0:0 or left open) the output frequency is equal to the input frequency (divide-by-1). The other FSEL[1:0] settings configure the input divider to  $\div 2$ ,  $\div 4$  or  $\div 8$ , respectively.

#### Table 3A. FSEL[1:0] Input Selection Function Table

| Ing         | but         |                               |
|-------------|-------------|-------------------------------|
| FSEL1       | FSEL0       | Operation                     |
| 0 (default) | 0 (default) | $f_{Q[7:0]} = f_{REF} \div 1$ |
| 0           | 1           | $f_{Q[7:0]} = f_{REF} \div 2$ |
| 1           | 0           | $f_{Q[7:0]} = f_{REF} \div 4$ |
| 1           | 1           | $f_{Q[7:0]} = f_{REF} \div 8$ |

NOTE: FSEL1, FSEL0 are asynchronous controls

### **Output Enable Operation**

The output enable/disable state of each individual differential output Qx can be set by the content of the  $I^2C$  register (see Table 3C). A logic zero to an  $I^2C$  bit in register 0 enables the corresponding differential output, while a logic one disables the differential output (see Table 3B). After each power cycle, the device resets all  $I^2C$  bits (D[7:0]) to its default state (logic 0) and all Qx outputs are enabled. After the first valid  $I^2C$  write, the output enable state is controlled by the  $I^2C$  register. Setting and changing the output enable state through the  $I^2C$  interface is asynchronous to the input reference clock.

### Table 3B. Individual Output Enable Control

| Bit         |                                   |
|-------------|-----------------------------------|
| D[7:0]      | Operation                         |
| 0 (default) | Output Qx, nQx is enabled.        |
| 1           | Output Qx, nQx is high-impedance. |

Table 3C. Individual output enable control

| Bit     | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------|----|----|----|----|----|----|----|----|
| Output  | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 |
| Default | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

## |<sup>2</sup>C Interface Protocol

The ICS874208I uses an I<sup>2</sup>C slave interface for writing and reading the device configuration to and from the on-chip configuration registers. This device uses the standard I<sup>2</sup>C write format for a write transaction, and a standard I<sup>2</sup>C read format for a read transaction. Figure 1 defines the I<sup>2</sup>C elements of the standard I<sup>2</sup>C transaction. These elements consist of a start bit, data bytes, an acknowledge or Not-Acknowledge bit and the stop bit. These elements are arranged

to make up the complete I<sup>2</sup>C transactions as shown in Figure 2 and Figure 3. Figure 2 is a write transaction while Figure 3 is read transaction. The 7-bit I<sup>2</sup>C slave address of the 874208I is a combination of a 4-bit fixed addresses and two variable bits which are set by the hardware pins ADR[1:0] (binary 11010, ADR1, ADR0). Bit 0 of slave address is used by the bus controller to select either the read or write mode. The hardware pins ADR1 and ADR0 should be individually set by the user to avoid address conflicts of multiple 874208I devices on the same bus.

### Table 3D. I<sup>2</sup>C Slave Address

| 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0   |
|---|---|---|---|---|------|------|-----|
| 1 | 1 | 0 | 1 | 0 | ADR1 | ADR0 | R/W |



Figure 1: Standard I<sup>2</sup>C Transaction

**START (ST)** – defined as high-to-low transition on SDA while holding SCL HIGH.

**DATA** – between START and STOP cycles, SDA is synchronous with SCL. Data may change only when SCL is LOW and must be stable when SCL is HIGH.

**ACKNOWLEDGE (AK)** – SDA is driven LOW before the SCL rising edge and held LOW until the SCL falling edge.

**STOP (SP)** – defined as low-to-high transition on SDA while holding SCL HIGH

| S | DevAdd | w/ Δ | Data Byte | ΔP |
|---|--------|------|-----------|----|

| Figure 2: | Write | Transaction |
|-----------|-------|-------------|
|-----------|-------|-------------|

| S DevAde   | d R A Data Byte A P                           |
|------------|-----------------------------------------------|
|            | Figure 3: Read Transaction                    |
| <b>S</b> – | Start or Repeated Start                       |
| W –        | R/~W is set for Write                         |
| R –        | R/~W is set for Read                          |
| <b>A</b> – | Ack                                           |
| DevAdd -   | 7 bit Device Address                          |
| RegAdd –   | 8 bit Register Address, MSB = Q7 and LSB = Q0 |
| P –        | Stop                                          |
|            |                                               |

## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                            | Rating                          |
|-------------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>DD</sub>                 | 4.5V                            |
| Inputs, V <sub>I</sub>                          | -0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, I <sub>O</sub> (LVDS)                  |                                 |
| Continuos Current                               | 10mA                            |
| Surge Current                                   | 15mA                            |
| Package Thermal Impedance, $\theta_{JA}$        | 33.1°C/W (0 mps)                |
| Storage Temperature, T <sub>STG</sub>           | -65°C to 150°C                  |
| Maximum Junction Temperature, TJ <sub>MAX</sub> | 125°C                           |
| ESD - Human Body Model; NOTE 1                  | 2000V                           |
| ESD - Charged Device Model; NOTE 1              | 500V                            |

NOTE 1: According to JEDEC/JESD 22-A114/22-C101. ESD ratings are target specifications.

## **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Power Supply Voltage  |                 | 2.375   | 2.5V    | 2.625   | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 2.375   | 2.5V    | 2.625   | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 15      | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |         |         | 203     | mA    |

### Table 4B. LVCMOS/LVTTL Input DC Characteristics, $V_{DD} = V_{DDO} = 2.5V$ , $T_A = -40^{\circ}$ C to $85^{\circ}$ C

| Symbol            | Parameter                           |                                  | Test Conditions                | Minimum | Typical | Maximum               | Units |
|-------------------|-------------------------------------|----------------------------------|--------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub>   | Input High Voltage                  |                                  |                                | 1.7     |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub>   | Input Low Voltage                   |                                  |                                | -0.3    |         | 0.7                   | V     |
| 1                 | Input High Current                  | FSEL1, FSEL0, ADR[1:0]           | $V_{DD} = V_{IN} = 2.625V$     |         |         | 150                   | μA    |
| IH                | Input High Current                  | SCK, SDA                         | $V_{DD} = V_{IN} = 2.625V$     |         |         | 5                     | μA    |
| 1                 | Input Low Current                   | FSEL1, FSEL0, ADR[1:0]           | $V_{DD} = 2.625V, V_{IN} = 0V$ | -5      |         |                       | μA    |
| IIL               | Input Low Current                   | SCK, SDA                         | $V_{DD} = 2.625V, V_{IN} = 0V$ | -150    |         |                       | μA    |
| V <sub>IN</sub>   | Input Voltage Swing                 | IN, nIN                          |                                | 0.15    |         | 1.2                   | V     |
| V <sub>CMR</sub>  | Common Mode Input                   | Voltage; NOTE 1                  |                                | 1.2     |         | V <sub>DD</sub>       | V     |
| V <sub>DIFF</sub> | Differential Input<br>Voltage Swing | IN, nIN                          |                                | 0.3     |         | 2.4                   | V     |
| R <sub>IN</sub>   | Input Resistance                    | IN, nIN to V <sub>T</sub>        |                                | 45      | 50      | 66                    | Ω     |
| $R_{IN,}D_{IFF}$  | Differential Input<br>Resistance    | IN to nIN, V <sub>T</sub> = open |                                | 90      | 100     | 132                   | Ω     |

NOTE 1: Common mode input voltage is defined as  $V_{IH}$ .

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                 | 400     | 460     | 600     | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         | 15      | 94      | mV    |
| V <sub>OS</sub> | Offset Voltage                   |                 | 1.09    | 1.15    | 1.18    | V     |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         | 2       | 14      | mV    |

### Table 4C. LVDS DC Characteristics, $V_{\text{DD}}$ = $V_{\text{DDO}}$ = 2.5V, $T_{\text{A}}$ = -40°C to 85°C

# **AC Electrical Characteristics**

### Table 5. AC Electrical Characteristics, $V_{DD}$ = $V_{DDO}$ = 2.5V, $T_A$ = -40°C to 85°C

| Symbol                          | Parameter                                                                       | Test Conditions                                               | Minimum | Typical | Maximum | Units |
|---------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------|---------|---------|---------|-------|
| f <sub>REF</sub>                | Input Frequency                                                                 | IN, nIN                                                       |         |         | 500     | MHz   |
|                                 |                                                                                 | FSEL[1:0] = 00                                                |         |         | 500     | MHz   |
| £                               |                                                                                 | FSEL[1:0] = 01                                                |         |         | 250     | MHz   |
| fout                            | Output Frequency                                                                | FSEL[1:0] = 10                                                |         |         | 125     | MHz   |
|                                 |                                                                                 | FSEL[1:0] = 11                                                |         |         | 62.5    | MHz   |
| f <sub>SCK</sub>                | I <sup>2</sup> C Clock Frequency                                                |                                                               |         |         | 400     | kHz   |
|                                 | Buffer Additive Phase Jitter,                                                   | f <sub>REF</sub> = 100MHz,<br>Integration Range: 1MHz – 20MHz |         | 0.214   | 0.260   | ps    |
| t <sub>JIT</sub>                | RMS; refer to Additive Phase<br>Jitter Section, measured with<br>FSEL[1:0] = 00 | f <sub>REF</sub> = 125MHz,<br>Integration Range: 1MHz – 20MHz |         | 0.168   | 0.208   | ps    |
|                                 |                                                                                 | f <sub>REF</sub> =156.25,<br>Integration Range: 1MHz – 20MHz  |         | 0.124   | 0.152   | ps    |
|                                 | Propagation Delay; NOTE 1                                                       | FSEL[1:0] = 00                                                | 1.30    | 1.89    | 2.30    | ns    |
|                                 |                                                                                 | FSEL[1:0] = 01                                                | 210     | 2.60    | 2.80    | ns    |
| t <sub>PD</sub>                 |                                                                                 | FSEL[1:0] = 10                                                | 2.60    | 3.33    | 3.60    | ns    |
|                                 |                                                                                 | FSEL[1:0] = 11                                                | 2.90    | 3.73    | 4.00    | ns    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 3                                                          |                                                               |         | 28      | 60      | ps    |
| <i>t</i> sk(p)                  | Pulse Skew                                                                      |                                                               |         | 27      | 50      | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 3, 4, 5                                                 |                                                               |         |         | 600     | ps    |
|                                 |                                                                                 | Any Frequency                                                 |         | 50      |         | %     |
| odo                             |                                                                                 | at f <sub>REF</sub> = 100MHz                                  | 48      | 50      | 52      | %     |
| odc                             | Output Duty Cycle; NOTE 6                                                       | at f <sub>REF</sub> = 125MHz                                  | 48      | 50      | 52      | %     |
|                                 |                                                                                 | at f <sub>REF</sub> = 156.25MHz                               | 48      | 50      | 52      | %     |
| t <sub>PDZ</sub>                | Output Enable and Disable Time;<br>NOTE 7                                       | Output enable/disable state from/to active/inactive           |         |         | 1       | μs    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/ Fall Time                                                          | 20% to 80%                                                    | 200     | 422     | 650     | ps    |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross points.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 5: Part-to-part skew specification does not guarantee divider synchronization between devices

NOTE 6: If FSEL[1:0] = 00 (divide-by-one), the output duty cycle will depend on the input duty cycle.

NOTE 7: Measured from SDA rising edge of  $I^2C$  stop command.

# **Additive Phase Jitter**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio

of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



# Additive Phase Jitter (100MHz)

Measured using a Rohde & Schwarz SMA100 as the input source.

# Additive Phase Jitter (125MHz)



Offset from Carrier Frequency (Hz)

Measured using a Rohde & Schwarz SMA100 as the input source.

# Additive Phase Jitter (156.25MHz)



**Offset from Carrier Frequency (Hz)** 

Measured using a Rohde & Schwarz SMA100 as the input source.

## **Parameter Measurement Information**



LVDS Output Load AC Test Circuit



Part-to-Part Skew



**Pulse Skew** 



**Differential Input Level** 



**Output Skew** 



**Output Rise/Fall Time** 

# RENESAS

## Parameter Measurement Information, continued







Single-Ended & Differential Input Voltage Swing



**Offset Voltage Setup** 



Output Duty Cycle/Pulse Width/Period



**Differential Output Voltage Setup** 

# **Applications Information**

## Differential Input with Built-In 50 $\Omega$ Termination Interface

The IN /nIN with built-in 50 $\Omega$  terminations accept LVDS, LVPECL, CML and other differential signals. Both differential signals must meet the V<sub>IN</sub> and V<sub>IH</sub> input requirements. *Figures 4A to 4C to* show interface examples for the IN/nIN input with built-in 50 $\Omega$  terminations driven by the most common driver types. The input interfaces



Figure 4A: IN/nIN Input with Built-In 50  $\Omega$  driven by an LVDS Driver



Figure 4B: IN/nIN Input with Built-In 50Ω Driven by a CML Driver with Open Collector

suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 4C: IN/nIN Input with Built-In 50 $\Omega$  driven by an LVPECL Driver

## **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 5. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.



Figure 5: P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)

### **Recommendations for Unused Input and Output Pins**

### Inputs:

### **LVCMOS Control Pins**

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### **Outputs:**

#### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, there should be no trace attached.

### **LVDS Driver Termination**

For a general LVDS interface, the recommended value for the termination impedance ( $Z_T$ ) is between 90 $\Omega$  and 132 $\Omega$ . The actual value should be selected to match the differential impedance ( $Z_0$ ) of your transmission line. A typical point-to-point LVDS design uses a 100 $\Omega$  parallel resistor at the receiver and a 100 $\Omega$  differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The

standard termination schematic as shown in *Figure 6A* can be used with either type of output structure. *Figure 6B*, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact IDT and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output.



LVDS Termination

## **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS874208I. Equations and example calculations are also provided.

### 1. Power Dissipation.

The total power dissipation for the ICS874208I is the sum of the core power plus the power dissipation in the load(s). The following is the power dissipation for  $V_{DD} = 2.5V + 5\% = 2.625V$ , which gives worst case results.

- Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \*(I<sub>DD MAX</sub> + I<sub>DDO MAX</sub>)= 2.625V \* (15mA + 203mA) = 572.25mW
- Power Dissipation for internal termination  $R_T$ Power  $(R_T)_{MAX} = 4 * (V_{IN\_MAX})^2 / R_{T\_MIN} = (1.2V)^2 / 80\Omega = 72mW$

Total Power\_MAX = 572.25mW + 72mW = 644.25mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 33.1°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 0.644W \* 33.1°C/W = 106.3°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 6. Thermal Resistance $\theta_{JA}$ for 32 Lead VFQFN, Forced Convection

| $	heta_{JA}$ by Velocity                    |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 3        |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 33.1°C/W | 28.1°C/W | 25.4°C/W |  |  |



# **Reliability Information**

Table 7.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 32-Lead VFQFN

| $	heta_{JA}$ vs. Air Flow                   |          |          |          |  |
|---------------------------------------------|----------|----------|----------|--|
| Meters per Second                           | 0 1      |          | 3        |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 33.1°C/W | 28.1°C/W | 25.4°C/W |  |

## **Transistor Count**

The transistor count for 874208I is: 7007

# Package Outline and Package Dimensions

### Package Outline - K Suffix for 32 Lead VFQFN



There are 2 methods of indicating pin 1 corner at the back of the VFQFN package:

RADIUS

4

1. Type A: Chamfer on the paddle (near pin 1)

N

Ν

2. Type C: Mouse bite on the paddle (near pin 1)

### Table 8. Package Dimensions

CHAMFER

4

| JEDEC Variation: VHHD-2/-4<br>All Dimensions in Millimeters |            |            |         |  |  |  |
|-------------------------------------------------------------|------------|------------|---------|--|--|--|
| Symbol                                                      | Minimum    | Nominal    | Maximum |  |  |  |
| Ν                                                           |            | 32         |         |  |  |  |
| Α                                                           | 0.80       |            | 1.00    |  |  |  |
| A1                                                          | 0          |            | 0.05    |  |  |  |
| A3                                                          | 0.25 Ref.  |            |         |  |  |  |
| b                                                           | 0.18       | 0.25       | 0.30    |  |  |  |
| N <sub>D</sub> & N <sub>E</sub>                             |            |            | 8       |  |  |  |
| D&E                                                         |            | 5.00 Basic |         |  |  |  |
| D2 & E2                                                     | 3.0        |            | 3.3     |  |  |  |
| е                                                           | 0.50 Basic |            |         |  |  |  |
| L                                                           | 0.30       | 0.40       | 0.50    |  |  |  |

Reference Document: JEDEC Publication 95, MO-220

**NOTE:** The following package mechanical drawing is a generic drawing that applies to any pin count VFQFN package. This drawing is not intended to convey the actual pin count or pin layout of this device. The pin count and pinout are shown on the front page. The package dimensions are in Table 8.



# **Ordering Information**

### Table 9. Ordering Information

| Part/Order Number | Marking     | Package                   | Shipping Packaging | Temperature   |
|-------------------|-------------|---------------------------|--------------------|---------------|
| 874208BKILF       | ICS74208BIL | "Lead-Free" 32 Lead VFQFN | Tray               | -40°C to 85°C |
| 874208BKILFT      | ICS74208BIL | "Lead-Free" 32 Lead VFQFN | 2500 Tape & Reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant



# **Revision History Sheet**

| Rev | Table | Page | Description of Change                                                                  | Date    |
|-----|-------|------|----------------------------------------------------------------------------------------|---------|
| А   | 4B    | 4    | Updated Minimum and Maximum levels of $R_{IN}$ and $R_{IN}, D_{IFF}$ per PCN# N1408-01 | 9/18/14 |
|     |       |      |                                                                                        |         |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. **Contact Information** 

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <u>www.renesas.com/contact/</u>