

[Sample &](http://www.ti.com/product/TPD12S015?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy



#### **[TPD12S015](http://www.ti.com/product/tpd12s015?qgpn=tpd12s015)** SLLSE19F –DECEMBER 2009–REVISED JULY 2016

# **TPD12S015 HDMI Companion Chip With Step-Up DC-DC, I2C Level Shifter, and High-Speed ESD Clamps for Portable Applications**

**Technical** [Documents](http://www.ti.com/product/TPD12S015?dcmp=dsproject&hqs=td&#doctype2)

# <span id="page-0-1"></span>**1 Features**

- HDMI 1.3 and HDMI 1.4 Data Rate
- <span id="page-0-5"></span>• HDMI High-Speed Differential Signals –3-dB Bandwidth Exceeds 6.4 Gbps
- Excellent Matching Capacitance (0.05 pF) in Each Differential Signal Pair
- Internal Boost Converter to Generate 5 V From a 2.3-V to 5.5-V Battery Voltage
- HDMI Minimum Current Limit and Short-Circuit Protection at 5VOUT Pin
- Flexible Power-Saving Modes Through Separate Control Pins
- Auto-Direction Sensing Level Shifting in the CEC, SDA, and SCL Lines Drive up to 750-pF Load
- <span id="page-0-4"></span>• Seamless Type C and Type D Connector Routing With Flow-Through Pin Mapping
- IEC 61000-4-2 (Level 4) System Level ESD Compliance
- Integrated  $I_{\text{OFF}}$  and Backdrive Current Protection
- Space-Saving 1.6-mm × 2.8-mm DSBGA (YFF) Package

# <span id="page-0-2"></span>**2 Applications**

- **Smart Phones**
- Multimedia Phones
- Digital Camcorders
- Digital Still Cameras
- Portable Game Consoles

<span id="page-0-3"></span><span id="page-0-0"></span>

# **Typical System Diagram**

# **3 Description**

Tools & [Software](http://www.ti.com/product/TPD12S015?dcmp=dsproject&hqs=sw&#desKit)

The TPD12S015 device is an integrated HDMI ESD solution. The device pin mapping matches the HDMI Type C and Type D connector with four differential pairs. This device offers eight low-capacitance ESD clamps, allowing HDMI 1.3 or 1.4 data rates. The integrated ESD clamps and resistors provide good matching between each differential signal pair, which allows an advantage over discrete ESD clamp solutions where variations between ESD clamps degrade the differential signal quality.

Support & **[Community](http://www.ti.com/product/TPD12S015?dcmp=dsproject&hqs=support&#community)** 

 $22$ 

The TPD12S015 provides a regulated 5-V output (5VOUT) for sourcing the HDMI power line. The regulated 5-V output supplies up to 55 mA to the HDMI receiver. The control of 5VOUT and the hot plug detect (HPD) circuitry is independent of the LS OE control signal and is controlled by the CT CP HPD pin. This independent control enables the detection scheme (5VOUT  $+$  HPD) to be active before enabling the HDMI link.

There are three noninverting, bidirectional translation circuits for the SDA, SCL, and CEC lines. Each have a common power rail ( $V_{\text{CCA}}$ ) on the A side from 1.1 V to 3.6 V . On the B side, the SCL\_B and SDA\_B each have an internal 1.75-kΩ pullup connected to the regulated 5-V rail (5VOUT). The SCL and SDA pins meet the  $I^2C$  specification and drive up to 750-pF loads. The CEC\_B pin has an internal 27-kΩ pullup to an internal 3.3-V supply.

The HPD B port has a glitch filter to avoid false detection due to the bouncing while inserting the HDMI plug.

The TPD12S015 provides IEC61000-4-2 (Level 4) ESD protection. This device is offered in a spacesaving 1.6-mm  $\times$  2.8-mm wafer-level chip scale package [DSBGA (YFF)] with a 0.4-mm pitch.





(1) For all available packages, see the orderable addendum at the end of the data sheet.



2

# **Table of Contents**





### <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### **Changes from Revision E (June 2013) to Revision F <b>Page** Page **Page**

• Added *ESD Ratings* table, *Thermal Information* table, *Feature Description* section, *Device Functional Modes*, *Application and Implementation* section, *Power Supply Recommendations* section, *Layout* section, *Device and Documentation Support* section, and *Mechanical, Packaging, and Orderable Information* section....................................... [1](#page-0-3)





**[www.ti.com](http://www.ti.com)** SLLSE19F –DECEMBER 2009–REVISED JULY 2016



#### Changes from Revision B (July 2010) to Revision C **Page** Page **Page**



**[TPD12S015](http://www.ti.com/product/tpd12s015?qgpn=tpd12s015)** SLLSE19F –DECEMBER 2009–REVISED JULY 2016 **[www.ti.com](http://www.ti.com)**

**FXAS** NSTRUMENTS

# <span id="page-3-0"></span>**5 Pin Configuration and Functions**



For package dimensions, see the *[Mechanical, Packaging, and Orderable Information](#page-28-7)* section.

#### **Pin Functions**





### **Pin Functions (continued)**



#### **Table 1. YFF Package Pin Mapping**



# <span id="page-5-0"></span>**6 Specifications**

### <span id="page-5-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability

(2) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

#### <span id="page-5-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### <span id="page-5-3"></span>**6.3 Recommended Operating Conditions**

over recommended operating free-air temperature range (unless otherwise noted)

<span id="page-5-4"></span>



# **Recommended Operating Conditions (continued)**

over recommended operating free-air temperature range (unless otherwise noted)



#### <span id="page-6-0"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](http://www.ti.com/lit/pdf/spra953)* application report.

### <span id="page-6-1"></span>**6.5 Electrical Characteristics: I<sub>CC</sub>**

over operating free-air temperature range (unless otherwise noted)



# <span id="page-6-2"></span>**6.6 Electrical Characteristics: High-Speed ESD Lines: Dx, CLK**

over operating free-air temperature range (unless otherwise noted)



SLLSE19F –DECEMBER 2009–REVISED JULY 2016 **[www.ti.com](http://www.ti.com)**

**EXAS ISTRUMENTS** 

# <span id="page-7-0"></span>**6.7 Electrical Characteristics: DC-DC Converter**

over operating free-air temperature range (unless otherwise noted)



# <span id="page-7-1"></span>**6.8 Electrical Characteristics: Passive Components**

over operating free-air temperature range (unless otherwise noted)



# <span id="page-8-0"></span>**6.9 Electrical Characteristics: Voltage Level Shifter: SCL, SDA Lines (x\_A/x\_B Ports)**

<span id="page-8-3"></span>

# <span id="page-8-1"></span>**6.10 Electrical Characteristics: Voltage Level Shifter: CEC Lines (x\_A/x\_B Ports)**



<span id="page-8-4"></span>

# <span id="page-8-2"></span>**6.11 Electrical Characteristics: Voltage Level Shifter: HPD Line (x\_A/x\_B Ports)**

 $T_A = -40^{\circ}$ C to 85°C unless otherwise specified



Copyright © 2009–2016, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLLSE19F&partnum=TPD12S015)*



SLLSE19F –DECEMBER 2009–REVISED JULY 2016 **[www.ti.com](http://www.ti.com)**

# <span id="page-9-0"></span>**6.12 Electrical Characteristics: LS\_OE, CT\_CP\_HPD**

 $T_A = -40^{\circ}$ C to 85°C unless otherwise specified



### <span id="page-9-1"></span>**6.13 Electrical Characteristics: I/O Capacitance**

 $T_A = -40^{\circ}$ C to 85°C unless otherwise specified



### <span id="page-9-2"></span>**6.14 Switching Characteristics**



# <span id="page-9-3"></span>6.15 Switching Characteristics: Voltage Level Shifter: SCL, SDA Lines (x\_A & x\_B ports); V<sub>CCA</sub> **= 1.2 V**

 $V_{\text{CCA}} = 1.2 V$ 



#### <span id="page-9-4"></span>6.16 Switching Characteristics: Voltage Level Shifter: CEC Line (x\_A & x\_B ports); V<sub>CCA</sub> = 1.2 V  $V = 1.2 V$



# <span id="page-10-0"></span>6.17 Switching Characteristics: Voltage Level Shifter: HPD Line (x\_A & x\_B ports); V<sub>CCA</sub> = 1.2 V  $V_{\text{CCA}} = 1.2 V$



# <span id="page-10-1"></span>6.18 Switching Characteristics: Voltage Level Shifter: SCL, SDA Lines (x\_A & x\_B ports); V<sub>CCA</sub> **= 1.5 V**

 $V_{CCA}$  = 1.5 V



# <span id="page-10-2"></span>**6.19 Switching Characteristics: Voltage Level Shifter: CEC Line (x\_A & x\_B ports); V<sub>CCA</sub> = 1.5 V**  $V_{\text{CCA}} = 1.5 V$



# <span id="page-10-3"></span>**6.20** Switching Characteristics: Voltage Level Shifter: HPD Line (x\_A & x\_B ports); V<sub>CCA</sub> = 1.5 V

 $V_{\text{CCA}} = 1.5 V$ 





# <span id="page-11-0"></span>6.21 Switching Characteristics: Voltage Level Shifter: SCL, SDA Lines (x\_A & x\_B ports); V<sub>ccA</sub> **= 1.8 V**





# <span id="page-11-1"></span>6.22 Switching Characteristics: Voltage Level Shifter: CEC Line (x\_A & x\_B ports); V<sub>CCA</sub> = 1.8 V

 $V_{CCA} = 1.8 V$ 



# <span id="page-11-2"></span>6.23 Switching Characteristics: Voltage Level Shifter: HPD Line (x\_A & x\_B ports); V<sub>CCA</sub> = 1.8 V

 $V_{\text{CCA}} = 1.8 V$ 



# <span id="page-11-3"></span>6.24 Switching Characteristics: Voltage Level Shifter: SCL, SDA Lines (x\_A & x\_B ports); V<sub>CCA</sub> **= 2.5 V**

 $V_{\text{CCA}}$  = 2.5 V



# <span id="page-12-0"></span>**6.25 Switching Characteristics: Voltage Level Shifter: CEC Line (x\_A & x\_B ports); V<sub>CCA</sub> = 2.5 V**  $V_{\text{CCA}}$  = 2.5 V



# <span id="page-12-1"></span>**6.26 Switching Characteristics: Voltage Level Shifter: HPD Line (x\_A & x\_B ports); V<sub>CCA</sub> = 2.5 V**

 $V_{\text{CCA}} = 2.5 V$ 



# <span id="page-12-2"></span>6.27 Switching Characteristics: Voltage Level Shifter: SCL, SDA Lines (x\_A & x\_B ports); V<sub>CCA</sub> **= 3.3 V**

 $V_{\text{CCA}} = 3.3 V$ 



### <span id="page-12-3"></span>**6.28 Switching Characteristics: Voltage Level Shifter: CEC Line (x\_A & x\_B ports); V<sub>CCA</sub> = 3.3 V**  $V_{CCA}$  = 3.3 V



# <span id="page-13-0"></span>**6.29 Switching Characteristics: Voltage Level Shifter: HPD Line (x\_A & x\_B ports); V<sub>CCA</sub> = 3.3 V**  $V_{\text{CCA}} = 3.3 V$





## **6.30 Typical Characteristics**

<span id="page-14-0"></span>

**[TPD12S015](http://www.ti.com/product/tpd12s015?qgpn=tpd12s015)**

SLLSE19F –DECEMBER 2009–REVISED JULY 2016 **[www.ti.com](http://www.ti.com)**



### **Typical Characteristics (continued)**

<span id="page-15-0"></span>



# <span id="page-16-0"></span>**7 Parameter Measurement Information**



Copyright © 2016, Texas Instruments Incorporated

#### **Figure 13. Test Circuit**

#### **Table 2. Design Parameters**





- A.  $R_T$  termination resistance should be equal to  $Z_{OUT}$  of pulse generators.
- B.  $C_L$  includes probe and jig capacitance.
- C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz,  $Z_0 = 50 \Omega$ , slew rate ≥ 1 V/ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

#### **Figure 14. Test Circuit and Voltage Waveforms**



# <span id="page-17-0"></span>**8 Detailed Description**

#### <span id="page-17-1"></span>**8.1 Overview**

The TPD12S015 is an integrated interface solution for HDMI 1.3 and 1.4 interfaces, for both portable and nonportable electronics applications. The device has a boost DC-DC converter that uses the 2.3-V to 5.5-V internal power supply and outputs regulated 5-V standard compliant power supply to the cable. This power supply output has current limit and short-circuit protection function. There are bidirectional level-shifting and signal-conditioning circuits on CEC, SCL, and SDA with pullup resistors integrated to minimize the external passive discrete component use. There is also a unidirectional level shifter for HPD signal that translates the 5-V HPD down to  $V_{CCA}$  level. The HPD\_B port has a glitch filter to avoid false detection due to the bouncing while inserting the HDMI plug. For the eight TMDS lines, there are high-speed ESD diodes on each line to make sure that the system pass 8-kV contact ESD.

# <span id="page-17-2"></span>**8.2 Functional Block Diagrams**



Copyright © 2016, Texas Instruments Incorporated

**Figure 15. Circuit Block Diagram**



#### **Functional Block Diagrams (continued)**



Copyright © 2016, Texas Instruments Incorporated

**Figure 16. System-Level Block Diagram**

#### <span id="page-18-0"></span>**8.3 Feature Description**

#### **8.3.1 Rise-Time Accelerators**

The HDMI cable side of the DDC lines incorporates rise-time accelerators to support the high-capacitive load on the HDMI cable side. The rise-time accelerator boosts the cable side DDC signal, independent to which side of the bus is releasing the signal.

#### **8.3.2 Internal Pullup Resistor**

The TPD12S015 has incorporated all the required pullup and pulldown resistors at the interface pins. The system is designed to work properly with no external pullup resistors on the DDC, CEC, and HPD lines. For proper system operation, no external resistors are placed at the A and B ports. If there are internal pullups at the host processor, they must be disabled.

#### **8.3.3 Undervoltage Lockout**

The undervoltage lockout circuit prevents the DC-DC converter from malfunctioning at low input voltages and from excessive discharge of the battery. It disables the output stage of the converter once the falling  $V_{\text{IN}}$  trips the undervoltage lockout threshold V<sub>BATUV</sub>. The undervoltage lockout threshold V<sub>BATUV</sub> for falling V<sub>IN</sub> is typically 2 V. The device starts operation once the rising VIN trips undervoltage lockout threshold  $V_{BATUV}$  again at typical 2.1 V.



### **Feature Description (continued)**

#### **8.3.4 Soft Start**

The DC-DC converter has an internal soft-start circuit that controls the ramp-up of the output voltage. The output voltage reaches its nominal value within  $t_{Start}$  of typically 250  $\mu s$  after CT\_CP\_HPD pin has been pulled to high level. The output voltage ramps up from 5% to its nominal value within t<sub>Ramp</sub> of 300 µs. This limits the inrush current in the converter during start-up and prevents possible input voltage drops when a battery or highimpedance power source is used. During soft start, the switch current limit is reduced to 300 mA until the output voltage reaches  $V_{\text{IN}}$ . Once the output voltage trips this threshold, the device operates with its nominal current limit ILIMF.

#### **8.3.5 DDC and CEC Level-Shifting Circuit Operation**

The TPD12S015 enables DDC translation from  $V_{CCA}$  (system side) voltage levels to 5-V (HDMI cable side) voltage levels without degradation of system performance. The TPD12S015 contains two bidirectional open-drain buffers specifically designed to support up-translation or down-translation between the low voltage,  $V_{CCA}$  side DDC-bus, and the 5-V DDC-bus. The port B I/Os are overvoltage tolerant to 5.5 V even when the device is unpowered. After power up and with the LS\_OE and CT\_CP\_HPD pins high, a low level on port A (below approximately V<sub>ILC</sub> = 0.08 × V<sub>CCA</sub> V) turns the corresponding port B driver (either SDA or SCL) on and drives port B down to V<sub>OLB</sub> V. When port A rises above approximately 0.10  $\times$  V<sub>CCA</sub> V, the port B pulldown driver is turned off and the internal pullup resistor pulls the pin high. When port B falls first and goes below 0.3 × 5VOUT, a CMOS hysteresis input buffer detects the falling edge, turns on the port A driver, and pulls port A down to approximately  $V_{OLA}$  = 0.16 × V<sub>CCA</sub> V. The port B pulldown is not enabled unless the port A voltage goes below V<sub>ILC</sub>. If the port A low voltage goes below V<sub>ILC</sub>, the port B pulldown driver is enabled until port A rises above (V<sub>ILC</sub> +  $\Delta V_{T-HYSTA}$ ), then port B, if not externally driven LOW, continues to rise being pulled up by the internal pullup resistor.



Copyright © 2016, Texas Instruments Incorporated

#### **Figure 17. DDC and CEC Level Shifter Block Diagram**

#### **8.3.6 DDC and CEC Level Shifting Operation When V<sub>CCA</sub> = 1.8 V**

- The threshold of CMP1 is approximately 150 mV  $\pm$  the 40 mV of total hysteresis.
- The comparator trips for a falling waveform at approximately 130 mV
- The comparator trips for a rising waveform at approximately 170 mV
- To be recognized as a zero, the level at Port A must first go below 130 mV (VILC in spec) and then stay below 170 mV (VILA in spec)
- To be recognized as a one, the level at A must first go above 170 mV and then stay above 130 mV
- VILC is set to 110 mV to give some margin to the 130 mV
- VILA is set to 140 mV to give some margin to the 170 mV
- VIHA is set to 70% of  $V_{\text{CCA}}$  to be consistent with standard CMOS levels



# **Feature Description (continued)**



**Figure 18. DDC and CEC Level-Shifting Operation (B to A Direction)**

### **8.3.7 CEC Level-Shifting Operation**

The CEC level-shifting function operates in the same manner as the DDC lines except that the CEC line does not need the rise time accelerator function.

# <span id="page-20-0"></span>**8.4 Device Functional Modes**

#### **8.4.1 Enable**

The DC-DC converter is enabled when the CT\_CP\_HPD is set to high. At first, the internal reference is activated and the internal analog circuits are settled. Afterwards, the soft start is activated and the output voltage is ramped up. The output voltage reaches its nominal value in typically 250 us after the device has been enabled. The CT CP HPD input can be used to control power sequencing in a system with various DC-DC converters. The CT<sup>-</sup>CP<sup>-</sup>HPD pin can be connected to the output of another converter, to drive the EN pin high and getting a sequencing of supply rails. With CT\_CP\_HPD = GND, the DC-DC enters shutdown mode.

#### **8.4.2 Power Save Mode**

The TPD12S015 integrates a power save mode to improve efficiency at light load. In power save mode, the converter only operates when the output voltage trips below a set threshold voltage. It ramps up the output voltage with several pulses and goes into power save mode once the output voltage exceeds the set threshold voltage. The PFM mode is left and PWM mode entered in case the output current can not longer be supported in PFM mode.



# <span id="page-21-0"></span>**9 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-21-1"></span>**9.1 Application Information**

The TPD12S015 is an integrated solution for HDMI 1.3 and 1.4 interface. The device has a boost converter on the power supply, signal conditioning circuits on CEC, SCL, SDA, HPD lines, and ESD protection on the TMDS lines. To get the best performance, see *[Design Requirements](#page-21-3)*, *[Detailed Design Procedure](#page-22-0)*, and *[Application](#page-24-0) [Curves](#page-24-0)*.

#### <span id="page-21-2"></span>**9.2 Typical Applications**

#### **9.2.1 TPD12S015 Controlled by Two GPIOs from Controller**

Some HDMI controller chips may have two GPIOs to control the HDMI interface chip. [Figure 19](#page-21-4) shows how TPD12S015 is used in this situation.





# <span id="page-21-4"></span><span id="page-21-3"></span>*9.2.1.1 Design Requirements*

[Table 3](#page-22-1) lists the known system parameters for an HDMI 1.4 application.



<span id="page-22-1"></span>





#### <span id="page-22-0"></span>*9.2.1.2 Detailed Design Procedure*

#### **9.2.1.2.1 Inductor Selection**

To make sure that the TPD12S015 devices can operate, an inductor must be connected between pin  $V_{BAT}$  and pin SW. A boost converter normally requires two main passive components for storing energy during the conversion. A boost inductor and a storage capacitor at the output are required. To select the boost inductor, TI recommends keeping the possible peak inductor current below the current limit threshold of the power switch in the chosen configuration. The highest peak current through the inductor and the switch depends on the output load, the input  $(V_{BAT})$ , and the output voltage (5VOUT). Estimation of the maximum average inductor current can be done using [Equation 1](#page-22-2).

$$
I_{L_{\perp}MAX} \approx I_{OUT} \times \frac{V_{OUT}}{\eta \times V_{IN}}
$$
\n(1)

<span id="page-22-2"></span>For example, for an output current of 55 mA at 5VOUT, approximately 150 mA of average current flows through the inductor at a minimum input voltage of 2.3 V.

The second parameter for choosing the inductor is the desired current ripple in the inductor. Normally, it is advisable to work with a ripple of less than 20% of the average inductor current. A smaller ripple reduces the magnetic hysteresis losses in the inductor, as well as output voltage ripple and EMI. But in the same way, regulation time at load changes rises. In addition, a larger inductor increases the total system size and cost. With these parameters, it is possible to calculate the value of the minimum inductance by using [Equation 2.](#page-22-3)

<span id="page-22-3"></span>
$$
L_{MIN} \approx \frac{V_{IN} \times (V_{ovr} - V_{IN})}{\Delta L \times f \times V_{OUT}}
$$

where

- f is the switching frequency
- $\Delta l_L$  is the ripple current in the inductor, that is, 20%  $\times$   $l_L$

(2)

With this calculated value and the calculated currents, it is possible to choose a suitable inductor. In typical applications, TI recommends an inductance of 1  $\mu$ H, even if [Equation 2](#page-22-3) yields something lower. Take care so that load transients and losses in the circuit can lead to higher currents as estimated in [Equation 3](#page-22-4). Also, the losses in the inductor caused by magnetic hysteresis losses and copper losses are a major parameter for total circuit efficiency.

<span id="page-22-4"></span>With the chosen inductance value, the peak current for the inductor in steady-state operation can be calculated. [Equation 3](#page-22-4) shows how to calculate the peak current I.

$$
I_{L(\text{peak})} = \frac{V_{\text{IN}} \times D}{2 \times f \times L} + \frac{I_{\text{OUT}}}{(1 - D) \times \eta}
$$

where

$$
D = \frac{V_{OUT} - V_{IN}}{V_{OUT}}\tag{3}
$$

This would be the critical value for the current rating for selecting the inductor. Also consider that load transients and error conditions may cause higher inductor currents.

Copyright © 2009–2016, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLLSE19F&partnum=TPD12S015)*

### **[TPD12S015](http://www.ti.com/product/tpd12s015?qgpn=tpd12s015)**

SLLSE19F –DECEMBER 2009–REVISED JULY 2016 **[www.ti.com](http://www.ti.com)**

#### **9.2.1.2.2 Input Capacitor**

Because of the nature of the boost converter having a pulsating input current, a low-ESR input capacitor is required to prevent large voltage transients that can cause misbehavior of the device or interferences with other circuits in the system. TI recommends at least a 1.2-µF input capacitor to improve transient behavior of the regulator and EMI behavior of the total power supply circuit. TI recommends placing a ceramic capacitor as close as possible to the  $V_{\text{IN}}$  and GND pins; to improve the input noise filtering, it is better to use a 4.7- $\mu$ F capacitor.

#### **9.2.1.2.3 Output Capacitor**

<span id="page-23-0"></span>For the output capacitor, TI recommends using small ceramic capacitors placed as close as possible to the  $V_{OUT}$ and GND pins of the IC. If, for any reason, the application requires the use of large capacitors that cannot be placed close to the IC, TI recommends using a smaller ceramic capacitor in parallel to the large one. This small capacitor must be placed as close as possible to the  $V_{\text{OUT}}$  and GND pins of the IC. Use [Equation 4](#page-23-0) to estimate the recommended minimum output capacitance.

$$
C_{\min} = \frac{I_{OUT} \times (V_{OUT} - V_{IN})}{f \times \Delta V \times V_{OUT}}
$$

where

- f is the switching frequency
- $\Delta V$  is the maximum allowed ripple (4)  $(4)$

With a chosen ripple voltage of 10 mV, a minimum effective capacitance of 2.7  $\mu$ F is needed. The total ripple is larger due to the ESR of the output capacitor. This additional component of the ripple can be calculated using [Equation 5](#page-23-1).

$$
\Delta V_{ESR} = I_{OUT} \times R_{ESR} \tag{5}
$$

<span id="page-23-1"></span>A capacitor with a value in the range of the calculated minimum must be used. This is required to maintain control loop stability. There are no additional requirements regarding minimum ESR. There is no upper limit for the output capacitance value. Larger capacitors cause lower output voltage ripple as well as lower output voltage drop during load transients.

#### **NOTE**

Ceramic capacitors have a DC Bias effect, which have a strong influence on the final effective capacitance needed. Therefore the right capacitor value has to be chosen very carefully.

Package size and voltage rating in combination with material are responsible for differences between the rated capacitor value and the effective capacitance. The minimum effective capacitance value should be 1.2 µF, but the preferred value is about 4.7 µF.



 $\textsf{C}_{\textsf{OUT}}$   $\begin{array}{|c|c|c|c|c|} \hline \textsf{C}_{\textsf{OUT}} & \textsf{1.2} & \textsf{4.7} & \textsf{10} & \textsf{10} & \textsf{10} \ \hline \end{array}$  ${\sf L_{IN}}$   $\begin{array}{|c|c|c|c|c|} \hline \text{L}_{\text{IN}} & \text{D.7} & \text{1} & \text{1} & \text{1} & \text{1} & \text{2} & \text{1} & \text{1} \ \hline \end{array}$ 

**Table 4. Passive Components: Recommended Minimum Effective Values**

#### **9.2.1.2.4 CEC, HPD, SCL, and SDA Level-Shifting Function**

To accommodate for the lower logic levels of some processors' control lines, level shifters are needed to translate the interface voltage down to  $V_{\text{CCA}}$ , the voltage level used by the processor. The TPD12S015 has bidirectional level shifters on CEC, SCL, and SDA lines to support the two-way communication. The pullup resistors are integrated to minimize the number of external components. For HPD line, only one way of hot-plug indication is needed, the level shifter is unidirectional. There is a built-in HPD\_B pulldown resistor to keep the voltage level low on the connector side when nothing is attached. Apart from the signal level translation, the risetime accelerators on the connector side increases the load driving capability.



#### **9.2.1.2.5 ESD**

To get the best ESD performance on the interface side pins, high-performance ESD diodes are needed. The TPD12S015's ESD diodes on D0+, D0-, D1+, D1-, D2+, D2-, CLK+, CLK-, SCL\_B, SDA\_B, CEC\_B, HPD\_B, 5VOUT, and FB ensure passing 8-kV contact IEC, the highest level ESD. Signal integrity on TMDS lines is also a design concern that must be evaluated to meet the HDMI 1.3 or 1.4 data rate. With the typical I/O capacitance of 1.3 pF and a bandwidth above 3 GHz, [Figure 11](#page-15-0) shows that TPD12S015's ESD structure has enough margin to meet the data rate requirement of HDMI 1.3 or 1.4.

#### **9.2.1.2.6 Ground Offset Consideration**

Ground offset between the TPD12S015 ground and the ground of devices on port A of the TPD12S015 must be avoided. The reason for this cautionary remark is that a CMOS or NMOS open-drain capable of sinking 3 mA of current at 0.4 V has an output resistance of 133  $\Omega$  or less. Such a driver shares enough current with the port A output pulldown of the TPD12S015 to be seen as a LOW as long as the ground offset is zero. If the ground offset is greater than 0 V, then the driver resistance must be less. Because VILC can be as low as 90 mV at cold temperatures and the low end of the current distribution, the maximum ground offset must not exceed 50 mV. Bus repeaters that use an output offset are not interoperable with the port A of the TPD12S015 as their output LOW levels are not recognized by the TPD12S015 as a LOW. If the TPD12S015 is placed in an application where the VIL of port A of the TPD12S015 does not go below its VILC it pulls port B LOW initially when port A input transitions LOW but the port B returns HIGH, so it does not reproduce the port A input on port B. Such applications must be avoided. Port B is interoperable with all I<sup>2</sup>C bus slaves, masters, and repeaters.

#### *9.2.1.3 Application Curves*

<span id="page-24-0"></span>

**[TPD12S015](http://www.ti.com/product/tpd12s015?qgpn=tpd12s015)**



SLLSE19F –DECEMBER 2009–REVISED JULY 2016 **[www.ti.com](http://www.ti.com)**





#### **9.2.2 TPD12S015 Controlled by One GPIO from Controller**

Some HDMI driver chips may have only one GPIO(CT\_CP\_HPD) available. In this situation, LE\_OE pin is tied to HPD\_A instead. [Figure 24](#page-26-0) shows how TPD12S015 is used in this situation.



Copyright © 2016, Texas Instruments Incorporated

#### **Figure 24. TPD12S015 Controlled by One GPIO from Controller Schematic**

#### <span id="page-26-0"></span>*9.2.2.1 Design Requirements*

See *[Design Requirements](#page-21-3)*.

#### *9.2.2.2 Detailed Design Procedure*

See *[Detailed Design Procedure](#page-22-0)*.

#### *9.2.2.3 Application Curves*

See *[Application Curves](#page-24-0)*.

# <span id="page-27-0"></span>**10 Power Supply Recommendations**

See *[Detailed Design Procedure](#page-22-0)* for detailed power supply recommendations.

# <span id="page-27-1"></span>**11 Layout**

## <span id="page-27-2"></span>**11.1 Layout Guidelines**

For proper operation, follow these layout and design guidelines:

- Place the TPD12S015 as close to the connector as possible. This allows it to remove the energy associated with ESD strike before it reaches the internal circuitry of the system board.
- Place power line capacitors and inductors close to the pins with wide traces to allow enough current to flow through with less trace parasitics.
- Ensure that there is enough metallization for the GND pad. A sufficient current path enables safe discharge of all the energy associated with the ESD strike.
- The critical routing paths for HDMI interface are the high-speed TMDS lines. Make sure to match the lengths of the differential pair. Maintain constant trace width after to avoid impedance mismatches in the transmission lines. Maximize differential pair-to-pair spacing when possible.

For more layout information, see *[TPD12S015 PCB Layout Guidelines](http://www.ti.com/lit/pdf/SLVA430)*.

# <span id="page-27-3"></span>**11.2 Layout Example**



**Figure 25. Board Layout (DC-DC Components) (Top View)**

List of components:

- $L_{\text{IN}}$  = MURATA LQM21PN1R0MC0 or  $L_{\text{IN}}$  = Toko MDT2010-CN1R0
- $C_{IN}$  = MURATA GRM188R60J225ME19 (2.2 µF, 6.3 V, 0603, X5R) or MURATA GRM188R60J475ME19 (4.7 µF, 6.3 V, 0603, X5R)
- $C_{\text{OUT}}$  = MURATA GRM188R60J475ME19 (4.7 µF, 6.3 V, 0603, X5R)
- $C_{VCCA}$  = MURATA GRM155R60J104MA01 (0.1 µF, 6.3 V, 0402, X5R)



# <span id="page-28-0"></span>**12 Device and Documentation Support**

### <span id="page-28-1"></span>**12.1 Documentation Support**

#### **12.1.1 Related Documentation**

For related documentation see the following: *[TPD12S015 PCB Layout Guidelines](http://www.ti.com/lit/pdf/SLVA430)* (SLVA430)

#### <span id="page-28-2"></span>**12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### <span id="page-28-3"></span>**12.3 Community Resource**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of](http://www.ti.com/corp/docs/legal/termsofuse.shtml) [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**[TI E2E™ Online Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**[Design Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-28-4"></span>**12.4 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### <span id="page-28-5"></span>**12.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### <span id="page-28-6"></span>**12.6 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-28-7"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 10-Dec-2020

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Feb-2016



\*All dimensions are nominal



YFF (R-XBGA-N28)

DIE-SIZE BALL GRID ARRAY



All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. А.

- B. This drawing is subject to change without notice.
- C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated