

# *110 dB, 192-kHz 8-Ch CODEC with S/PDIF Receiver*

## **Features**

- Eight 24-bit D/A, two 24-bit A/D Converters
- 110 dB DAC / 114 dB ADC Dynamic Range
- -100 dB THD+N
- System Sampling Rates up to 192 kHz
- S/PDIF Receiver Compatible with EIAJ CP1201 and IEC-60958
- Recovered S/PDIF Clock or System Clock **Selection**
- ◆ 8:2 S/PDIF Input MUX
- ADC High-Pass Filter for DC Offset Calibration
- Expandable ADC Channels and One-Line Mode Support
- ◆ Digital Output Volume Control with Soft Ramp
- Digital ±15 dB Input Gain Adjust for ADC
- Differential Analog Architecture
- Supports Logic Levels between 1.8 V and 5 V

## **General Description**

The CS42518 provides two analog-to-digital and eight digital-to-analog delta-sigma converters, as well as an integrated S/PDIF receiver.

The CS42518 integrated S/PDIF receiver supports up to eight inputs, clock recovery circuitry and format autodetection. The internal stereo ADC is capable of independent channel gain control for single-ended or differential analog inputs. All eight channels of DAC provide digital volume control and differential analog outputs. The general-purpose outputs may be driven high or low, or mapped to a variety of DAC mute controls or ADC overflow indicators.

The CS42518 is ideal for audio systems requiring wide dynamic range, negligible distortion and low noise, such as A/V receivers, DVD receivers, and digital speakers.

The CS42518 is available in a 64-pin LQFP package in Commercial (-10° to +70° C) grades. The CDB42518 Customer Demonstration board is also available for device evaluation. Refer to "Ordering Information" on page 90.





# **TABLE OF CONTENTS**









# **CS42518**



# **LIST OF FIGURES**







# **LIST OF TABLES**





# **1. CHARACTERISTICS AND SPECIFICATIONS**

(All Min/Max characteristics and specifications are guaranteed over the Specified Operating Conditions. Typical performance characteristics and specifications are derived from measurements taken at nominal supply voltages and  $T_A$  = 25° C.)

# **SPECIFIED OPERATING CONDITIONS**

(AGND=DGND=0, all voltages with respect to ground; OMCK=12.288 MHz; Master Mode)



# **ABSOLUTE MAXIMUM RATINGS**

 $(AGND = DGND = 0 V;$  all voltages with respect to ground.)



**WARNING:** Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.

- 1. Any pin except supplies. Transient currents of up to ±100 mA on the analog input pins will not cause SCR latch-up.
- 2. The maximum over/under voltage is limited by the input current.



# **ANALOG INPUT CHARACTERISTICS**

(T<sub>A</sub> = 25° C; VA =VARX= 5 V, VD = 3.3 V, Logic "0" = DGND =AGND = 0 V; Logic "1" = VLS = VLC = 5 V; Measurement Bandwidth is 10 Hz to 20 kHz unless otherwise specified. Full-scale input sine wave, 997 Hz.; PDN\_RCVR = 1; SW\_CTRL[1:0] = '01'; OMCK = 12.288 MHz; Single-Speed Mode CX\_SCLK = 3.072 MHz; Double-Speed Mode CX\_SCLK = 6.144 MHz; Quad-Speed Mode CX\_SCLK = 12.288 MHz.)



- 3. Referred to the typical full-scale voltage.
- 4. Measured between AIN+ and AIN-



# **A/D DIGITAL FILTER CHARACTERISTICS**



- 5. The filter frequency response scales precisely with Fs.
- 6. Response shown is for Fs equal to 48 kHz. Filter characteristics scale with Fs.

# **CIRRUS LOGIC®**

# **ANALOG OUTPUT CHARACTERISTICS**

(T<sub>A</sub> = 25° C; VA =VARX= 5 V, VD = 3.3 V, Logic "0" = DGND =AGND = 0 V; Logic "1" = VLS = VLC = 5V; Measurement Bandwidth 10 Hz to 20 kHz unless otherwise specified.; Full-scale output 997 Hz sine wave, Test load R<sub>L</sub> =  $3 k\Omega$ ,  $C_L$  = 30 pF; PDN\_RCVR = 1; SW\_CTRL[1:0] = '01'; OMCK = 12.288 MHz; Single-Speed Mode, CX\_SCLK = 3.072 MHz; Double-Speed Mode, CX\_SCLK = 6.144 MHz; Quad-Speed Mode, CX\_SCLK = 12.288 MHz.)



- 7. One LSB of triangular PDF dither is added to data.
- 8. Performance limited by 16-bit quantization noise.



# **D/A DIGITAL FILTER CHARACTERISTICS**



- 9. Response is clock dependent and will scale with Fs. Note that the response plots [\(Figures 46](#page-84-0) to 69) have been normalized to Fs and can be de-normalized by multiplying the X-axis scale by Fs.
- 10. Single- and Double-Speed Mode Measurement Bandwidth is from stopband to 3 Fs. Quad-Speed Mode Measurement Bandwidth is from stopband to 1.34 Fs.
- 11. De-emphasis is available only in Single-Speed Mode.



# **SWITCHING CHARACTERISTICS**

(T<sub>A</sub> = -10 to +70° C; VA=VARX = 5 V, VD =VLC= 3.3 V, VLS = 1.8 V to 5.25 V; Inputs: Logic 0 = DGND, Logic 1 = VLS, C<sub>L</sub> = 30 pF)



- 12. After powering-up the CS42518,  $\overline{\text{RST}}$  should be held low after the power supplies and clocks are settled.
- 13. See Table 1 on page 25 for suggested OMCK frequencies
- 14. Limit the loading on RMCK to 1 CMOS load if operating above 24.576 MHz.
- 15. Not valid when RMCK DIV in "Clock Control (address 06h)" on page 52 is set to Multiply by 2.
- 16. 76.5 ns for Single-Speed and Double-Speed modes, 23 ns for Quad-Speed Mode.









# **SWITCHING CHARACTERISTICS - CONTROL PORT - I<sup>2</sup>C™ FORMAT**

( $T_A$  = -10 to +70° C; VA=VARX = 5 V, VD =VLS= 3.3 V; VLC = 1.8 V to 5.25 V; Inputs: Logic 0 = DGND, Logic  $1 = \text{VLC}, C_{L} = 30 \text{ pF}$ 



- 17. Data must be held for sufficient time to bridge the transition time,  $t_{fc}$ , of SCL.
- 18. The acknowledge delay is based on MCLK and can limit the maximum transaction speed.
- 19.  $\frac{15}{256 \times 15}$  for Single-Speed Mode,  $\frac{15}{128 \times 15}$  for Double-Speed Mode,  $\frac{15}{64 \times 15}$  for Quad-Speed Mode  $\frac{15}{256 \times Fs}$  for Single-Speed Mode,  $\frac{15}{128 \times}$  $\frac{15}{128 \times Fs}$  for Double-Speed Mode,  $\frac{15}{64 \times}$  $\frac{15}{64 \times Fs}$



**Figure 3. Control Port Timing - I²C Format**



# **SWITCHING CHARACTERISTICS - CONTROL PORT - SPI™ FORMAT**

( $T_A$  = -10 to +70° C; VA=VARX = 5 V, VD =VLS= 3.3 V; VLC = 1.8 V to 5.25 V; Inputs: Logic 0 = DGND, Logic  $1 = \text{VLC}, C_1 = 30 \text{ pF}$ 



- 20. If Fs is lower than 46.875 kHz, the maximum CCLK frequency should be less than 128 Fs. This is dictated by the timing requirements necessary to access the Channel Status and User Bit buffer memory. Access to the control register file can be carried out at the full 6 MHz rate. The minimum allowable input sample rate is 8 kHz, so choosing CCLK to be less than or equal to 1.024 MHz should be safe for all possible conditions.
- 21. Data must be held for sufficient time to bridge the transition time of CCLK.
- 22. For  $f_{sck}$  <1 MHz.



**Figure 4. Control Port Timing - SPI Format**



# **DC ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^\circ \text{ C}$ ; AGND=DGND=0, all voltages with respect to ground; OMCK=12.288 MHz; Master Mode)



- 23. Current consumption increases with increasing FS and increasing OMCK. Max values are based on highest FS and highest OMCK. Variance between speed modes is negligible.
- 24.  $I_{LC}$  measured with no external loading on the SDA pin.
- 25. Power-Down Mode is defined as  $\overline{\text{RST}}$  pin = Low with all clock and data lines held static.
- 26. Valid with the recommended capacitor values on FILT+ and VQ as shown in Figure 5.



# **DIGITAL INTERFACE CHARACTERISTICS**

 $(T_A = +25^\circ C)$ 



#### **Notes:**

27. Serial Port signals include: RMCK, OMCK, SAI\_SCLK, SAI\_LRCK, SAI\_SDOUT, CX\_SCLK, CX\_L-RCK, CX\_SDOUT, CX\_SDIN1-4, AD-CIN1/2 Control

Port signals include: SCL/CCLK, SDA/CDOUT, AD0/CS, AD1/CDIN, INT, RST S/PDIF-GPO Interface signals include: RXP0, RXP/GPO[1:7]

28. When operating RMCK above 24.576 MHz, limit the loading on the signal to 1 CMOS load.



# **2. PIN DESCRIPTIONS**





# CIRRUS LOGIC®









## **3. TYPICAL CONNECTION DIAGRAM**



1. See the ADC Input Filter section in the Appendix.

2. See the DAC Output Filter section in the Appendix. 3. See the PLL Filter section in the Appendix.

**Figure 5. Typical Connection Diagram**



#### **4.1 Overview**

The CS42518 is a highly integrated mixed-signal 24-bit audio codec comprised of 2 analog-to-digital converters (ADC), implemented using multi-bit delta-sigma techniques, 8 digital-to-analog converters (DAC) and a 192 kHz digital audio S/PDIF receiver. Other functions integrated within the codec include independent digital volume controls for each DAC, digital de-emphasis filters for DAC and S/PDIF, digital gain control for ADC channels, ADC high-pass filters, an on-chip voltage reference, and an 8:2 mux for S/PDIF sources. All serial data is transmitted through two configurable serial audio interfaces with standard serial interface support as well as enhanced one-line modes of operation, allowing up to 6 channels of serial audio data on one data line. All functions are configured through a serial control port operable in SPI mode or in I<sup>2</sup>C mode. 5 show the recommended connections for the CS42518.

The CS42518 operates in one of three oversampling modes based on the input sample rate. Mode selection is determined by the FM bits in register "Functional Mode (address 03h)" on page 47. Single-Speed Mode (SSM) supports input sample rates up to 50 kHz and uses a 128x oversampling ratio. Double-Speed Mode (DSM) supports input sample rates up to 100 kHz and uses an oversampling ratio of 64x. Quad-Speed Mode (QSM) supports input sample rates up to 192 kHz and uses an oversampling ratio of 32x.

Using the receiver clock recovery PLL, a low-jitter clock is recovered from the incoming S/PDIF data stream. The recovered clock or an externally supplied clock attached to the OMCK pin can be used as the System Clock.

#### **4.2 Analog Inputs**

#### *4.2.1 Line-Level Inputs*

AINR+, AINR-, AINL+, and AINL- are the line-level differential analog inputs. The analog signal must be externally biased to VQ, approximately 2.7 V, before being applied to these inputs. The level of the signal can be adjusted for the left and right ADC independently through the ADC Left and Right Channel Gain Control Registers on page 61. The ADC output data is in two's complement binary format. For inputs above positive full scale or below negative full scale, the ADC will output 7FFFFFH or 800000H, respectively and cause the ADC Overflow bit in the register "Interrupt Status (address 20h) (Read Only)" on [page 63](#page-62-0) to be set to a '1'. The RXP/GPO pins may also be configured to indicate an overflow condition has occurred in the ADC. See "RXP/General-Purpose Pin Control (addresses 29h to 2Fh)" on page 69 for proper configuration. Figure 6 shows the full-scale analog input levels. See "ADC Input Filter" on page 73 for a recommended input buffer.



Full-Scale Input Level= (AIN+) - (AIN-)= 5.6 Vpp **Figure 6. Full-Scale Analog Input**



## *4.2.2 High-Pass Filter and DC Offset Calibration*

The high-pass filter continuously subtracts a measure of the DC offset from the output of the decimation filter. The high-pass filter can be independently enabled and disabled. If the HPF\_Freeze bit is set during normal operation, the current value of the DC offset for the corresponding channel is frozen and this DC offset will continue to be subtracted from the conversion result. This feature makes it possible to perform a system DC offset calibration by:

- 1. Running the CS42518 with the high-pass filter enabled until the filter settles. See the Digital Filter Characteristics for filter settling time.
- 2. Disabling the high-pass filter and freezing the stored DC offset.

The high-pass filters are controlled using the HPF\_FREEZE bit in the register "Misc Control (address  $05h$ )" on page  $50.$ 

### **4.3 Analog Outputs**

#### *4.3.1 Line-Level Outputs and Filtering*

The CS42518 contains on-chip buffer amplifiers capable of producing line-level differential outputs. These amplifiers are biased to a quiescent DC level of approximately VQ.

The delta-sigma conversion process produces high-frequency noise beyond the audio passband, most of which is removed by the on-chip analog filters. The remaining out-of-band noise can be attenuated using an off-chip low-pass filter. See "DAC Output Filter" on page 73 for a recommended output buffer. This filter configuration accounts for the normally differing AC loads on the AOUT+ and AOUT- differential output pins. It also shows an AC coupling configuration which minimizes the number of required AC coupling capacitors. Figure 7 shows the full-scale analog output levels.



Full-Scale Output Level= (AIN+) - (AIN-)= 5 Vpp

**Figure 7. Full-Scale Output**

#### *4.3.2 Interpolation Filter*

To accommodate the increasingly complex requirements of digital audio systems, the CS42518 incorporates selectable interpolation filters for each mode of operation. A "fast" and a "slow" roll-off filter is available in Single-, Double-, and Quad-Speed Modes. These filters have been designed to accommodate a variety of musical tastes and styles. The FILT\_SEL bit found in the register "Misc Control (address 05h)" on page 50 selects which filter is used. Filter response plots can be found in Figures 46 to 69.



## *4.3.3 Digital Volume and Mute Control*

Each DACís output level is controlled via the Volume Control registers operating over the range of 0 to -127 dB attenuation with 0.5 dB resolution. See "Volume Control (addresses 0Fh, 10h, 11h, 12h, 13h, 14h, 15h, 16h)" on page 58. Volume control changes are programmable to ramp in increments of 0.125 dB at the rate controlled by the  $SZC[1:0]$  bits in the Digital Volume Control register. See "Volume" Transition Control (address 0Dh)" on page 56.

Each output can be independently muted via mute control bits in the register "Channel Mute (address 0Eh)" on page 58. When enabled, each XX MUTE bit attenuates the corresponding DAC to its maximum value (-127 dB). When the XX MUTE bit is disabled, the corresponding DAC returns to the attenuation level set in the Volume Control register. The attenuation is ramped up and down at the rate specified by the SZC[1:0] bits.

The Mute Control pin, MUTEC, is typically connected to an external mute control circuit. The Mute Control pin outputs high impedance during Power-Up or in Power-Down Mode by setting the PDN bit in the register "Power Control (address 02h)" on page 46 to a '1'. Once out of Power-Down Mode, the pin can be controlled by the user via the control port, or automatically asserted high when zero data is present on all DAC inputs, or when serial port clock errors are present. To prevent large transients on the output, it is desirable to mute the DAC outputs before the Mute Control pin is asserted. Please see the MUTEC pin in the Pin Descriptions section for more information.

Each of the RXP1/GPO1-RXP7/GPO7 can be programmed to provide a hardware MUTE signal to individual circuits. When not used as an S/PDIF input, each pin can be programmed as an output, with specific muting capabilities as defined by the function bits in the register "RXP/General-Purpose Pin Control (addresses 29h to 2Fh)" on page 69.

## *4.3.4 ATAPI Specification*

The CS42518 implements the channel-mixing functions of the ATAPI CD-ROM specification. The ATAPI functions are applied per A-B pair. Refer to Table 16 on page 60 and Figure 8 for additional information.



**Figure 8. ATAPI Block Diagram (x = channel pair 1, 2, 3, 4)**



## **4.4 S/PDIF Receiver**

The CS42518 includes an S/PDIF digital audio receiver. The S/PDIF receiver accepts and decodes digital audio data according to the IEC60958 (S/PDIF), and EIAJ CP-1201 interface standards. The receiver consists of an 8:2 multiplexer input stage driven through pins RXP0 and RXP1/GPO1 - RXP7/GPO7, a PLL based clock recovery circuit, and a decoder which separates the audio data from the channel status and user data. A comprehensive buffering scheme provides read access to the channel status and user data.

External components are used to terminate and isolate the incoming data cables from the CS42518. These components and required circuitry are detailed in the CDB42518.

## *4.4.1 8:2 S/PDIF Input Multiplexer*

The CS42518 contains an 8:2 S/PDIF Input Multiplexer to accommodate up to eight channels of input digital audio data. Digital audio data is single-ended and input through the RXP0 and RXP1/GPO1-RXP7/GPO7 pins. Any one of these inputs can be multiplexed to the input of the S/PDIF receiver and to the S/PDIF output pin TXP.

When any portion of the multiplexer is implemented, unused RXP0 and RXPx/GPOx pins should be tied to a 0.01uF capacitor to ground. The receiver multiplexer select line control is accessed through bits RMUX2:0 in the Receiver Mode Control 2 register on page 63. The TXP multiplexer select line control is accessed through bits TMUX2:0 in the same register. The multiplexer defaults to RXP0 for both functions.

## *4.4.2 Error Reporting and Hold Function*

While decoding the incoming S/PDIF data stream, the CS42518 can identify several kinds of error, indicated in the register "Receiver Errors (address 26h) (Read Only)" on page 67. See "Error Reporting and Hold Function<sup>"</sup> on page 74 for more information.

## *4.4.3 Channel Status Data Handling*

The first 2 bytes of the Channel Status block (C data) are decoded into the Receiver Channel Status register (See "Receiver Channel Status (address 25h) (Read Only)" on page 66). See "Channel Status Data Handling" on page 74 for more information.

#### *4.4.4 User Data Handling*

The incoming User (U) data is buffered in a user accessible buffer. If the U data bits have been encoded as Q-channel subcode, the data is decoded and presented in 10 consecutive register locations, address 30h to 39h. The user can configure the Interrupt Mask Register to cause interrupts to indicate the decoding of a new Q-channel block, which may be read through the control port. See "User (U) Data E Buffer Access<sup>"</sup> on page 76 for more information.

## *4.4.5 Non-Audio Auto-Detection*

A S/PDIF data stream may be used to convey non-audio data, thus it is important to know whether the incoming data stream is digital PCM audio samples or not. This information is typically conveyed in channel status bit 1 (AUDIO), which is extracted automatically by the CS42518. Certain non-audio sources, however, such as AC-3 $^{\circ}$  or MPEG encoders, may not adhere to this convention, and the bit may not be properly set. See "Non-Audio Auto-Detection" on page 76 for more information including details for interface format detection.



#### **4.5 Clock Generation**

The clock generation for the CS42518 is shown in the figure below. The internal MCLK is derived from the output of the PLL or a master clock source attached to OMCK. The mux selection is controlled by the SW\_C-TRLx bits and can be configured to manual switch mode only, or automatically switch on loss of PLL lock to the other source input.



**Figure 9. CS42518 Clock Generation**

#### *4.5.1 PLL and Jitter Attenuation*

An on-chip Phase Locked Loop (PLL) is used to recover the clock from the incoming S/PDIF data stream. There are some applications where low jitter in the recovered clock, presented on the RMCK pin, is important. For this reason, the PLL has been designed to have good jitter attenuation characteristics as shown in Figure 28 on page 79.

The PLL can be configured to lock onto the incoming SAI\_LRCK signal from the Serial Audio Interface Port and generate the required internal master clock frequency. By setting the PLL\_LRCK bit to a '1' in the register "Clock Control (address 06h)" on page 52, the PLL will lock to the incoming SAI\_LRCK and generate an output master clock (RMCK) of 256Fs. Table 2 shows the output of the PLL with typical input Fs values for SAI\_LRCK.

See "Appendix C: PLL Filter" on page 77 for more information concerning PLL operation, required filter components, optimal layout guidelines, and jitter-attenuation characteristics.



## *4.5.2 OMCK System Clock Mode*

A special clock-switching mode is available that allows the clock that is input through the OMCK pin to be used as the internal master clock. This feature is controlled by the SW\_CTRLx bits in register "Clock Control (address 06h)<sup>"</sup> on page 52. An advanced auto-switching mode is also implemented to maintain master clock functionality. The clock auto-switching mode allows the clock input through OMCK to be used as a clock in the system without any disruption when the PLL loses lock, for example, when the input is removed from the receiver. This clock-switching is done glitch-free. A clock adhering to the specifications detailed in the Switching Characteristics table on page 11 must be applied to the OMCK pin at all times that the FRC\_PLL\_LK bit is set to '0' (See "Force PLL Lock (FRC\_PLL\_LK)" on page 53).



**Table 1. Common OMCK Clock Frequencies**

#### *4.5.3 Master Mode*

In Master Mode, the serial interface timings are derived from an external clock attached to OMCK or from the output of the PLL with an input reference to either the S/PDIF Receiver recovered clock or the SAI\_L-RCK input from the Serial Audio Interface Port. Master clock selection and operation is configured with the SW\_CTRL1:0 bits in the Clock Control Register (See "Clock Control (address 06h)" on page 52).The supported PLL output frequencies are shown in Table 2 below.

| <b>Sample</b> | <b>PLL Output (MHz)</b> |                     |                   |  |  |
|---------------|-------------------------|---------------------|-------------------|--|--|
| Rate          | <b>Single Speed</b>     | <b>Double Speed</b> | <b>Quad Speed</b> |  |  |
| (kHz)         | (4 to 50 kHz)           | (50 to 100 kHz)     | (100 to 192 kHz)  |  |  |
|               | 256x                    | 256x                | 256x              |  |  |
| 32            | 8.1920                  |                     |                   |  |  |
| 44.1          | 11.2896                 |                     |                   |  |  |
| 48            | 12.2880                 |                     |                   |  |  |
| 64            |                         | 16.3840             |                   |  |  |
| 88.2          |                         | 22.5792             |                   |  |  |
| 96            |                         | 24.5760             |                   |  |  |
| 176.4         |                         |                     | 45.1584           |  |  |
| 192           |                         |                     | 49.1520           |  |  |

**Table 2. Common PLL Output Clock Frequencies**

#### *4.5.4 Slave Mode*

In Slave Mode, CX\_LRCK, CX\_SCLK and/or SAI\_LRCK, SAI\_SCLK operate as inputs. The Left/Right clock signal must be equal to the sample rate, Fs, and must be synchronously derived from the supplied master clock, OMCK, or the output of the PLL. The serial bit clock, CX\_SCLK and/or SAI\_SCLK, must be synchronously derived from the master clock and be equal to 128x, 64x, 48x or 32x Fs, depending on the interface format selected and desired speed mode.

When the device is clocked from OMCK, the frequency of OMCK must be at least twice the frequency of the fastest Slave Mode, SCLK. For example, if both serial ports are in Slave Mode with one SCLK running at 32x Fs and the other at 64x Fs, the slowest OMCK signal that can be used to clock the device is 128x Fs.



When either serial port is in Slave Mode, its respective LRCK signal must be present for proper device operation.

In Slave Mode, One-Line Mode #1 is supported; One-Line Mode #2 is not.

The sample rate to OMCK ratios and OMCK frequency requirements for Slave Mode operation are shown in Table 1. Refer to Table 3 for required clock ratios.



**Table 3. Slave Mode Clock Ratios**

#### **4.6 Digital Interfaces**

#### *4.6.1 Serial Audio Interface Signals*

The CS42518 interfaces to an external Digital Audio Processor via two independent serial ports, the CODEC serial port, CODEC\_SP and the Serial Audio Interface serial port, SAI\_SP. The digital output of the internal ADCs can be configured to use either the CX\_SDOUT pin or the SAI\_SDOUT pin and the corresponding serial port clocking signals. These configuration bits and the selection of Single-, Doubleor Quad-Speed Mode for CODEC\_SP and SAI\_SP are found in register "Functional Mode (address 03h)" on page 47.

The serial interface clocks, SAI\_SCLK for SAI\_SP and CX\_SCLK for CODEC\_SP, are used for transmitting and receiving audio data. Either SAI\_SCLK or CX\_SCLK can be generated by the CS42518 (Master Mode), or it can be input from an external source (Slave Mode). Master or Slave Mode selection is made using bits CODEC\_SP M/S and SAI\_SP M/S in register "Misc Control (address 05h)" on page 50.

The Left/Right clock (SAI\_LRCK or CX\_LRCK) is used to indicate left and right data frames and the start of a new sample period. It may be an output of the CS42518 (Master Mode), or it may be generated by an external source (Slave Mode). As described in later sections, particular modes of operation do allow the sample rate, Fs, of the SAI\_SP and the CODEC\_SP to be different, but must be multiples of each other.

The serial data interface format selection (Left/Right-Justified, I²S or One-Line Mode) for the Serial Audio Interface serial port data out pin, SAI\_SDOUT, the CODEC serial port data out pin, CX\_SDOUT, and the CODEC input pins, CX\_SDIN1:4, is configured using the appropriate bits in the register "Interface Formats (address 04h)" on page 49. The serial audio data is presented in two's complement binary form with the MSB first in all formats.

CX\_SDIN1, CX\_SDIN2, CX\_SDIN3 and CX\_SDIN4 are the serial data input pins supplying the associated internal DAC. CX\_SDOUT, the ADC data output pin, carries data from the two internal 24-bit ADCs and, when configured for one-line mode, up to four additional ADC channels attached externally to the signals ADCIN1 and ADCIN2 (typically two CS5361 stereo ADCs). When operated in One-Line Mode, 6 channels of DAC data are input on CX\_SDIN1, two additional DAC channels on CX\_SDIN4, and 6 channels of ADC data are output on CX\_SDOUT. Table 4 on page 27 outlines the serial port channel allocations.



|           | <b>Serial Inputs / Outputs</b> |                                        |  |
|-----------|--------------------------------|----------------------------------------|--|
| CX SDIN1  | left channel DAC #1            |                                        |  |
|           | right channel DAC #2           |                                        |  |
|           |                                | One-Line Mode DAC channels 1,2,3,4,5,6 |  |
| CX SDIN2  | left channel DAC #3            |                                        |  |
|           | right channel DAC #4           |                                        |  |
|           | One-Line Mode not used         |                                        |  |
| CX SDIN3  | left channel DAC #5            |                                        |  |
|           | right channel DAC #6           |                                        |  |
|           | One-Line Mode not used         |                                        |  |
| CX SDIN4  | left channel DAC #7            |                                        |  |
|           | right channel DAC #8           |                                        |  |
|           |                                | One-Line Mode   DAC channels 7,8       |  |
| CX SDOUT  | left channel ADC #1            |                                        |  |
|           | right channel ADC #2           |                                        |  |
|           |                                | One-Line Mode ADC channels 1,2,3,4,5,6 |  |
| SAI SDOUT |                                | left channel S/PDIF Left or ADC #1     |  |
|           |                                | right channel S/PDIF Right or ADC #2   |  |
|           |                                | One-Line Mode ADC channels 1,2,3,4,5,6 |  |
| ADCIN1    |                                | left channel External ADC #3           |  |
|           |                                | right channel External ADC #4          |  |
| ADCIN2    |                                | left channel External ADC #5           |  |
|           |                                | right channel External ADC #6          |  |

**Table 4. Serial Audio Port Channel Allocations**



### *4.6.2 Serial Audio Interface Formats*

The CODEC\_SP and SAI\_SP digital audio serial ports support five formats with varying bit depths from 16 to 24 as shown in Figures 10 to 14. These formats are selected using the configuration bits in the registers, "Functional Mode (address 03h)" on page 47 and "Interface Formats (address 04h)" on page 49. For the diagrams below, Single-Speed Mode is equivalent to Fs = 32, 44.1, 48 kHz; Double-Speed Mode is for Fs = 64, 88.2, 96 kHz; and Quad-Speed Mode is for Fs = 176.4, 196 kHz.





**Figure 10. I²S Serial Audio Formats**







#### **Figure 11. Left-Justified Serial Audio Formats**





#### **Figure 12. Right-Justified Serial Audio Formats**





| One-Line Data Mode #1, Data Valid on Rising Edge of SCLK |                     |        |                   |  |  |  |
|----------------------------------------------------------|---------------------|--------|-------------------|--|--|--|
| Bits/Sample                                              | <b>SCLK Rate(s)</b> |        | <b>Notes</b>      |  |  |  |
|                                                          | Master              | Slave  |                   |  |  |  |
| 20                                                       | 128 Fs              | 128 Fs | Single-Speed Mode |  |  |  |
|                                                          | 128 Fs              | 128 Fs | Double-Speed Mode |  |  |  |

**Figure 13. One-Line Mode #1 Serial Audio Format**





**Figure 14. One-Line Mode #2 Serial Audio Format**



## *4.6.3 ADCIN1/ADCIN2 Serial Data Format*

The two serial data lines which interface to the optional external ADCs, ADCIN1 and ADCIN2, support only left-justified, 24-bit samples at 64Fs or 128Fs. This interface is not affected by any of the serial port configuration register bit settings. These serial data lines are used when supporting One-Line Mode of operation with external ADCs attached. If these signals are not being used, they should be tied together and wired to GND via a pull-down resistor.

Left Channel Right Channel Right Channel Right Channel CX\_LRCK SAI\_LRCK CX\_SCLK ` աստատատարդ աստատան՝ աստատատատարդ ( uuuuuuu, SAI\_SCLK ADCIN1/2  $\left[\begin{array}{cc} 1 \end{array}\right]$  /  $\left[\begin{array}{cc} \sqrt{3} & -1 & -2 & -3 & -4 & -5 \\ -3 & -4 & -5 & -5 & -4 & +3 & +2 & +1 & \end{array}\right]$  +1  $\left[\begin{array}{cc} \sqrt{3} & 1 \end{array}\right]$  /  $\left[\begin{array}{cc} \sqrt{3} & \sqrt{3} & \sqrt{3} & -1 & -2 & -3 \\ 1 & -1 & 1 & -1 & -1 & -1 \end{array}\right]$ 



#### **Figure 15. ADCIN1/ADCIN2 Serial Audio Format**

For proper operation, the CS42518 must be configured to select which SCLK/LRCK is being used to clock the external ADCs. The EXT ADC SCLK bit in register "Misc Control (address 05h)" on page 50 must be set accordingly. Set this bit to '1' if the external ADCs are wired using the CODEC\_SP clocks. If the ADCs are wired to use the SAI\_SP clocks, set this bit to '0'.



## *4.6.4 One-Line Mode (OLM) Configurations*

## *4.6.4.1 OLM Config #1*

One-Line Mode Configuration #1 can support up to 8 channels of DAC data, 6 channels of ADC data and 2 channels of S/PDIF received data. This is the only configuration which will support up to 24-bit samples at a sampling frequency of 48 kHz on all channels for both the DAC and ADC.







**Figure 16. OLM Configuration #1**



## *4.6.4.2 OLM Config #2*

This configuration will support up to 8 channels of DAC data or 6 channels of ADC data and no channels of S/PDIF received data and will handle up to 20-bit samples at a sampling-frequency of 96 kHz on all channels for both the DAC and ADC. The output data stream of the internal and external ADCs is configured to use the SAI\_SDOUT output and run at the SAI\_SP clock speeds.







**Figure 17. OLM Configuration #2**



## *4.6.4.3 OLM Config #3*

This One Line Mode configuration #3 will support up to 8 channels of DAC data, 6 channels of ADC data and 2 channels of S/PDIF received data and will handle up to 20-bit samples at a sampling frequency of 48 kHz on all channels for both the DAC and ADC. The output data stream of the internal and external ADCs is configured to use the CX\_SDOUT output and run at the CODEC\_SP clock speeds. One Line Mode #2, which supports 24-bit samples, is not supported by this configuration.







**Figure 18. OLM Configuration #3**



## *4.6.4.4 OLM Config #4*

This configuration will support up to 8 channels of DAC data 6 channels of ADC data and no channels of S/PDIF received data. OLM Config #4 will handle up to 20-bit ADC samples at an Fs of 48 kHz and 24 bit DAC samples at an Fs of 48 kHz. Since the ADC's data stream is configured to use the SAI\_SDOUT output and the internal and external ADCs are clocked from the SAI\_SP, the sample rate for the CODEC Serial Port can be different from the sample rate of the Serial Audio Interface serial port.







**Figure 19. OLM Configuration #4**



## *4.6.4.5 OLM Config #5*

This One-Line Mode configuration can support up to 8 channels of DAC data 2 channels of ADC data and 2 channels of S/PDIF received data and will handle up to 24-bit samples at a sampling frequency of 48 kHz on all channels for both the DAC and ADC. The output data stream of the internal ADCs can be configured to use the CX\_SDOUT output and run at the CODEC\_SP clock speeds or to use the SAI\_SDOUT data output and run at the SAI\_SP rate. The CODEC\_SP and SAI\_SP can operate at different Fs rates.







**Figure 20. OLM Configuration #5**


## **4.7 Control Port Description and Timing**

The control port is used to access the registers, allowing the CS42518 to be configured for the desired operational modes and formats. The operation of the control port may be completely asynchronous with respect to the audio sample rates. However, to avoid potential interference problems, the control port pins should remain static if no operation is required.

The control port has two modes: SPI and I²C, with the CS42518 acting as a slave device. SPI mode is selected if there is a high-to-low transition on the AD0/ $\overline{CS}$  pin after the  $\overline{RST}$  pin has been brought high. I<sup>2</sup>C mode is selected by connecting the AD0/CS pin through a resistor to VLC or DGND, thereby permanently selecting the desired AD0 bit address state.

## *4.7.1 SPI Mode*

In SPI mode, CS is the CS42518 chip-select signal; CCLK is the control port bit clock (input into the CS42518 from the microcontroller); CDIN is the input data line from the microcontroller, and CDOUT is the output data line to the microcontroller. Data is clocked in on the rising edge of CCLK and out on the falling edge.

Figure 21 shows the operation of the control port in SPI mode. To write to a register, bring CS low. The first seven bits on CDIN form the chip address and must be 1001111. The eighth bit is a read/write indicator (R/W), which should be low to write. The next eight bits form the Memory Address Pointer (MAP), which is set to the address of the register that is to be updated. The next eight bits are the data which will be placed into the register designated by the MAP. During writes, the CDOUT output stays in the Hi-Z state. It may be externally pulled high or low with a 47  $k\Omega$  resistor, if desired.

There is a MAP auto-increment capability, enabled by the INCR bit in the MAP register. If INCR is a zero, the MAP will stay constant for successive read or writes. If INCR is set to a 1, the MAP will auto-increment after each byte is read or written, allowing block reads or writes of successive registers.

To read a register, the MAP has to be set to the correct address by executing a partial write cycle which finishes (CS high) immediately after the MAP byte. The MAP auto increment bit (INCR) may be set or not, as desired. To begin a read, bring CS low, send out the chip address and set the read/write bit (R/W) high. The next falling edge of CCLK will clock out the MSB of the addressed register (CDOUT will leave the high impedance state). If the MAP auto-increment bit is set to 1, the data for successive registers will appear consecutively.



MAP = Memory Address Pointer, 8 bits, MSB first





## *4.7.2 I²C Mode*

In I<sup>2</sup>C mode, SDA is a bidirectional data line. Data is clocked into and out of the part by the clock, SCL. There is no CS pin. Pins AD0 and AD1 form the two least-significant bits of the chip address and should be connected through a resistor to VLC or DGND as desired. The state of the pins is sensed while the CS42518 is being reset.

The signal timings for a read and write cycle are shown in Figure 22 and Figure 23. A Start condition is defined as a falling transition of SDA while the clock is high. A Stop condition is a rising transition while the clock is high. All other transitions of SDA occur while the clock is low. The first byte sent to the CS42518 after a Start condition consists of a 7-bit chip address field and a R/W bit (high for a read, low for a write). The upper 5 bits of the 7-bit address field are fixed at 10011. To communicate with a CS42518, the chip address field, which is the first byte sent to the CS42518, should match 10011, followed by the settings of the AD1 and AD0. The eighth bit of the address is the R/W bit. If the operation is a write, the next byte is the Memory Address Pointer (MAP) which selects the register to be read or written. If the operation is a read, the contents of the register pointed to by the MAP will be output. Setting the auto-increment bit in MAP allows successive reads or writes of consecutive registers. Each byte is separated by an acknowledge bit. The ACK bit is output from the CS42518 after each input byte is read and is input to the CS42518 from the microcontroller after each transmitted byte.





Since the read operation cannot set the MAP, an aborted write operation is used as a preamble. As shown in Figure 23, the write operation is aborted after the acknowledge for the MAP byte by sending a stop condition. The following pseudocode illustrates an aborted write operation followed by a read operation.

Send start condition.

Send 10011xx0 (chip address & write operation).

Receive acknowledge bit.

Send MAP byte, auto increment off.

Receive acknowledge bit.

Send stop condition, aborting write.

Send start condition.

Send 10011xx1(chip address & read operation).

Receive acknowledge bit.

Receive byte, contents of selected register.

Send acknowledge bit.

Send stop condition.

Setting the auto increment bit in the MAP allows successive reads or writes of consecutive registers. Each byte is separated by an acknowledge bit.

## **4.8 Interrupts**

The CS42518 has a comprehensive interrupt capability. The INT output pin is intended to drive the interrupt input pin on the host microcontroller. The INT pin may be set to be active low, active high or active low with no active pull-up transistor. This last mode is used for active low, wired-OR hook-ups, with multiple peripherals connected to the microcontroller interrupt input pin.

Many conditions can cause an interrupt, as listed in the interrupt status register descriptions (see "Interrupt Status (address 20h) (Read Only)" on page 63). Each source may be masked off through mask register bits. In addition, each source may be set to rising edge, falling edge, or level-sensitive. Combined with the option of level-sensitive or edge-sensitive modes within the microcontroller, many different configurations are possible, depending on the needs of the equipment designer.

## **4.9 Reset and Power-Up**

Reliable power-up can be accomplished by keeping the device in reset until the power supplies, clocks and configuration pins are stable. It is also recommended that reset be activated if the analog or digital supplies drop below the recommended operating condition to prevent power-glitch-related issues.

When RST is low, the CS42518 enters a low-power mode and all internal states are reset, including the control port and registers, and the outputs are muted. When RST is high, the control port becomes operational, and the desired settings should be loaded into the control registers. Writing a 0 to the PDN bit in the Power Control Register will then cause the part to leave the low-power state and begin operation. If the internal PLL is selected as the clock source, the serial audio outputs will be enabled after the PLL has settled (see "Power Control (address 02h)" on page 46 for more details).

The delta-sigma modulators settle in a matter of microseconds after the analog section is powered, either through the application of power or by setting the RST pin high. However, the voltage reference will take much longer to reach a final value due to the presence of external capacitance on the FILT+ pin. A time delay of approximately 80 ms is required after applying power to the device or after exiting a reset state. During this voltage reference ramp delay, all serial ports and DAC outputs will be automatically muted.

## **4.10 Power Supply, Grounding, and PCB Layout**

As with any high-resolution converter, the CS42518 requires careful attention to power supply and grounding arrangements if its potential performance is to be realized. Figure 5 shows the recommended power arrangements, with VA and VARX connected to clean supplies. VD, which powers the digital circuitry, may be run from the system logic supply. Alternatively, VD may be powered from the analog supply via a ferrite bead. In this case, no additional devices should be powered from VD.



For applications where the output of the PLL is required to be low jitter, use a separate, low-noise analog +5 V supply for VARX, decoupled to AGND. In addition, a separate region of analog ground plane around the FILT+, VQ, LPFLT, REFGND, AGND, VA, VARX, RXP/and RXP0 pins is recommended.

Extensive use of power and ground planes, ground plane fill in unused areas and surface mount decoupling capacitors are recommended. Decoupling capacitors should be as near to the pins of the CS42518 as possible. The low value ceramic capacitor should be the nearest to the pin and should be mounted on the same side of the board as the CS42518 to minimize inductance effects. All signals, especially clocks, should be kept away from the FILT+, VQ and LPFLT pins in order to avoid unwanted coupling into the modulators and PLL. The FILT+ and VQ decoupling capacitors, particularly the  $0.1 \mu F$ , must be positioned to minimize the electrical path from FILT+ and REFGND. The CDB42518 evaluation board demonstrates the optimum layout and power supply arrangements.



# **5. REGISTER QUICK REFERENCE**











CIRRUS LOGIC®

## **CS42518**





## **6. REGISTER DESCRIPTION**

All registers are read/write except for the I.D. and Revision Register, OMCK/PLL CLK Ratio Register, Interrupt Status Register, and Q-Channel Subcode Bytes and C-bit or U-bit Data Buffer, which are read only. See the following bit definition tables for bit assignment information. The default state of each bit after a power-up sequence or reset is listed in each bit description.

## *6.1 Memory Address Pointer (MAP)*

Not a register



#### **6.1.1 INCREMENT (INCR)**

*Default = 1*

Function:

Memory Address Pointer auto increment control

0 - MAP is not incremented automatically.

1 - Internal MAP is automatically incremented after each read or write.

## **6.1.2 MEMORY ADDRESS POINTER (MAPX)**

*Default = 0000001*

Function:

Memory Address Pointer (MAP). Sets the register address that will be read or written by the control port.

## *6.2 Chip I.D. and Revision Register (address 01h) (Read Only)*



## **6.2.1 CHIP I.D. (CHIP\_IDX)**

*Default = 1110* Function:

I.D. code for the CS42518. Permanently set to 1110.

#### **6.2.2 CHIP REVISION (REV\_IDX)**

*Default = xxxx* Function:

CS42518 revision level.

Revision D is coded as 0100. Revision C is coded as 0011.



### *6.3 Power Control (address 02h)*



#### **6.3.1 POWER DOWN RECEIVER (PDN\_RCVRX)**

#### *Default = 10*

- 00 Receiver and PLL in normal operational mode.
- 01 Receiver and PLL held in a reset state. Equivalent to setting 11.
- 10 Reserved.
- 11 Receiver and PLL held in a reset state. Equivalent to setting 01.

#### *Function:*

Places the S/PDIF receiver and PLL in a reset state. It is advised that any change of these bits be made while the DACs are muted or the power-down bit (PDN) is enabled to eliminate the possibility of audible artifacts.

It should be noted that, for Revision C compatibility, PDN\_RCVR1 may be set to '0' and receiver operation may be controlled with the PDN\_RCVR0 bit.

#### **6.3.2 POWER DOWN ADC (PDN\_ADC)**

*Default = 0* Function:

> When enabled the stereo analog to digital converter will remain in a reset state. It is advised that any change of this bit be made while the DACs are muted or the power-down bit (PDN) is enabled to eliminate the possibility of audible artifacts.

#### **6.3.3 POWER DOWN DAC PAIRS (PDN\_DACX)**

*Default = 0* Function:

When enabled the respective DAC channel pair x (AOUTAx and AOUTBx) will remain in a reset state.

#### **6.3.4 POWER DOWN (PDN)**

*Default = 1*

Function:

The entire device will enter a low-power state when this function is enabled, and the contents of the control registers are retained in this mode. The power-down bit defaults to 'enabled' on power-up and must be disabled before normal operation can occur.



## *6.4 Functional Mode (address 03h)*



#### **6.4.1 CODEC FUNCTIONAL MODE (CODEC\_FMX)**

#### *Default = 00*

- 00 Single-Speed Mode (4 to 50 kHz sample rates)
- 01 Double-Speed Mode (50 to 100 kHz sample rates)
- 10 Quad-Speed Mode (100 to 192 kHz sample rates)
- 11 Reserved
- Function:

Selects the required range of sample rates for all converters clocked from the Codec serial port (CO-DEC\_SP). Bits must be set to the corresponding sample rate range when the CODEC\_SP is in Master or Slave Mode.

#### **6.4.2 SERIAL AUDIO INTERFACE FUNCTIONAL MODE (SAI\_FMX)**

#### *Default = 00*

- 00 Single-Speed Mode (4 to 50 kHz sample rates)
- 01 Double-Speed Mode (50 to 100 kHz sample rates)
- 10 Quad-Speed Mode (100 to 192 kHz sample rates)
- 11 Reserved
- Function:

Selects the required range of sample rates for the Serial Audio Interface port (SAI\_SP). These bits must be set to the corresponding sample rate range when the SAI SP is in Master or Slave Mode.

#### **6.4.3 ADC SERIAL PORT SELECT (ADC\_SP SELX)**

#### *Default = 00*

- 00 Serial data on CX\_SDOUT pin, clocked from the CODEC\_SP. S/PDIF data on SAI\_SDOUT pin.
- 01 Serial data on CX\_SDOUT pin, clocked from the SAI\_SP. S/PDIF data on SAI\_SDOUT pin.
- 10 Serial data on SAI\_SDOUT pin, clocked from the SAI\_SP. No S/PDIF data available.
- 11 Reserved
- Function:

Selects the desired clocks and routing for the ADC serial output.

#### **6.4.4 DAC DE-EMPHASIS CONTROL (DAC\_DEM)**

*Default = 0*

Function:

Enables the digital filter to maintain the standard  $15\mu s/50\mu s$  digital de-emphasis filter response at the auto-detected sample rate of either 32, 44.1, or 48 kHz. De-emphasis will not be enabled, regardless of this register setting, at any other sample rate. If the FRC\_PLL\_LK bit is set to a '1'b, the auto-detect sample rate feature is disabled. To apply the correct de-emphasis filter, use the DE-EMPH bits in the



Receiver Mode Control (address 1Eh) register to set the appropriate sample rate.



**Table 5. DAC De-Emphasis**

## **6.4.5 RECEIVER DE-EMPHASIS CONTROL (RCVR\_DEM)**

#### *Default = 0*

Function:

When enabled, de-emphasis will be automatically applied when emphasis is detected based on the channel status bits. The appropriate digital filter will be selected to maintain the standard  $15\mu s/50\mu s$ digital de-emphasis filter response at the auto-detected sample rate of either 32, 44.1, or 48 kHz. If the FRC\_PLL\_LK bit is set to a '1'b, then the auto-detect sample rate feature is disabled. To apply the correct de-emphasis filter, use the DE-EMPH bits in the Receiver Mode Control (address 1Eh) register to set the appropriate sample rate.



**Table 6. Receiver De-Emphasis**



## *6.5 Interface Formats (address 04h)*



### **6.5.1 DIGITAL INTERFACE FORMAT (DIFX)**

*Default = 01*

Function:

These bits select the digital interface format used for the CODEC Serial Port and Serial Audio Interface Port when not in One-Line Mode. The required relationship between the Left/Right clock, serial clock, and serial data is defined by the Digital Interface Format and the options are detailed in 11-12.



**Table 7. Digital Interface Formats**

## **6.5.2 ADC ONE\_LINE MODE (ADC\_OLX)**

*Default = 00*

Function:

These bits select which mode the ADC will use. By default, One-Line Mode is disabled, but it can be selected using these bits. Please see Figures 13 and 14 to see the format of One-Line Mode 1 and One-Line Mode 2.



**Table 8. ADC One-Line Mode**

## **6.5.3 DAC ONE\_LINE MODE (DAC\_OLX)**

*Default = 00* Function:

> These bits select which mode the DAC will use. By default, One-Line Mode is disabled, but it can be selected using these bits. Please see Figures 13 and 14 to see the format of One-Line Mode 1 and One-Line Mode 2.



#### **Table 9. DAC One-Line Mode**



## **6.5.4 SAI RIGHT-JUSTIFIED BITS (SAI\_RJ16)**

*Default = 0* Function:

> This bit determines how many bits to use during right-justified mode for the Serial Audio Interface Port. By default the receiver will be in RJ24 bits but can be set to RJ16 bits.

0 - 24 bit mode.

1 - 16 bit mode.

## **6.5.5 CODEC RIGHT-JUSTIFIED BITS (CODEC\_RJ16)**

*Default = 0* Function:

> This bit determines how many bits to use during Right-Justified Mode for the DAC and ADC within the CODEC Serial Port. By default, the DAC and ADC will be in RJ24 bits, but can be set to RJ16 bits.

0 - 24 bit mode.

1 - 16 bit mode.

## *6.6 Misc Control (address 05h)*



## **6.6.1 EXTERNAL ADC SCLK SELECT (EXT ADC SCLK)**

*Default = 0*

Function:

This bit identifies the SCLK source for the external ADCs attached to the ADCIN1/2 ports when using One-Line Mode of operation.

0 - SAI\_SCLK is used as external ADC SCLK. 1 - CX\_SCLK is used as external ADC SCLK.

**6.6.2 RMCK HIGH IMPEDANCE (HIZ\_RMCK)**

*Default = 0* Function:

This bit is used to create a high-impedance output on RMCK when the clock signal is not required.

#### **6.6.3 FREEZE CONTROLS (FREEZE)**

*Default = 0*

Function:

This function will freeze the previous output of, and allow modifications to be made to, the Volume Control (address 0Fh-16h), Channel Invert (address 17h), and Mixing Control Pair (address 18h-1Bh) registers without the changes taking effect until the FREEZE is disabled. To make multiple changes in these control port registers take effect simultaneously, enable the FREEZE bit, make all register changes, then disable the FREEZE bit.



## **6.6.4 INTERPOLATION FILTER SELECT (FILT\_SEL)**

*Default = 0* Function:

> This feature allows the user to select whether the DAC interpolation filter has a fast- or slow roll-off. For filter characteristics, please See "D/A Digital Filter Characteristics" on page 10.

0 - Fast roll-off.

1 - Slow roll-off.

### **6.6.5 HIGH-PASS FILTER FREEZE (HPF\_FREEZE)**

*Default = 0* Function:

> When this bit is set, the internal high-pass filter for the selected channel will be disabled. The current DC offset value will be frozen and continue to be subtracted from the conversion result. See "A/D Digital Filter Characteristics" on page 8.

## **6.6.6 CODEC SERIAL PORT MASTER/SLAVE SELECT (CODEC\_SP M/S)**

*Default = 0* Function:

> In Master Mode, CX\_SCLK and CX\_LRCK are outputs. Internal dividers will divide the master clock to generate the serial clock and left/right clock. In Slave Mode, CX\_SCLK and CX\_LRCK become inputs.

If the CX\_SP is in Slave Mode, CX\_LRCK must be present for proper device operation.

## **6.6.7 SERIAL AUDIO INTERFACE SERIAL PORT MASTER/SLAVE SELECT (SAI\_SP M/S)**

*Default = 0*

Function:

In Master Mode, SAI\_SCLK and SAI\_LRCK are outputs. Internal dividers will divide the master clock to generate the serial clock and left/right clock. In Slave Mode, SAI\_SCLK and SAI\_LRCK become inputs.

If the SAI\_SP is in Slave Mode, SAI\_LRCK must be present for proper device operation.



## *6.7 Clock Control (address 06h)*



## **6.7.1 RMCK DIVIDE (RMCK\_DIVX)**

*Default = 00* Function:

Divides/multiplies the internal MCLK, either from the PLL or OMCK, by the selected factor.



**Table 10. RMCK Divider Settings**

#### **6.7.2 OMCK FREQUENCY (OMCK FREQX)**

*Default = 00* Function:

Sets the appropriate frequency for the supplied OMCK.



**Table 11. OMCK Frequency Settings**

## **6.7.3 PLL LOCK TO LRCK (PLL\_LRCK)**

*Default = 0 0 - Disabled 1 - Enabled* Function:

When enabled, the internal PLL of the CS42518 will lock to the SAI\_LRCK of the SAI serial port.



## **6.7.4 MASTER CLOCK SOURCE SELECT (SW\_CTRLX)**

*Default = 00* Function:

> These two bits, along with the UNLOCK bit in register "Interrupt Status (address 20h) (Read Only)" on page 63, determine the master clock source for the CS42518. When SW\_CTRL1 and SW\_CTRL0 are set to '00'b, selecting the output of the PLL as the internal clock source, and the PLL becomes unlocked, RMCK will equal OMCK, but all internal and serial port timings are not valid.

> When the FRC\_PLL\_LK bit is set to '1'b, the SW\_CTRLX bits must be set to '00'b. If the PLL becomes unlocked when the FRC\_PLL\_LK bit is set to '1'b, RMCK will not equal OMCK.



**Table 12. Master Clock Source Select**

### **6.7.5 FORCE PLL LOCK (FRC\_PLL\_LK)**

*Default = 0*

Function:

This bit is used to enable the PLL to lock to the S/PDIF input stream or the SAI\_LRCK with the absence of a clock signal on OMCK. When set to a '1'b, the auto-detect sample frequency feature will be disabled and the SW\_CTRLX bits must be set to '00'b. The OMCK/PLL\_CLK Ratio (address 07h) (Read Only) register contents are not valid, and the PLL CLK[2:0] bits will be set to '111'b. Use the DE-EMPH[1:0] bits to properly apply de-emphasis filtering.

## *6.8 OMCK/PLL\_CLK Ratio (address 07h) (Read Only)*



## **6.8.1 OMCK/PLL\_CLK RATIO (RATIOX)**

*Default = xxxxxxxx* Function:

> This register allows the user to find the exact absolute frequency of the recovered MCLK coming from the PLL. This value is represented as an integer (RATIO7:6) and a fractional (RATIO5:0) part. For example, an OMCK/PLL CLK ratio of 1.5 would be displayed as 60h.



## *6.9 RVCR Status (address 08h) (Read Only)*

**7 6 5 4 3 2 1 0** Digital Silence | AES Format2 AES Format1 AES Format0 | Active\_CLK | RVCR\_CLK2 RVCR\_CLK1 RVCR\_CLK0

#### **6.9.1 DIGITAL SILENCE DETECTION (DIGITAL SILENCE)**

*Default = x*

*0 - Digital Silence not detected 1 - Digital Silence detected* Function:

> The CS42518 will auto-detect a digital silence condition when 1548 consecutive zeros have been detected.

## **6.9.2 AES FORMAT DETECTION (AES FORMATX)**

*Default = xxx* Function:

> The CS42518 will auto-detect the AES format of the incoming S/PDIF stream and display the information according to the following table.



**Table 13. AES Format Detection**

## **6.9.3 SYSTEM CLOCK SELECTION (ACTIVE\_CLK)**

*Default = x 0 - Output of PLL 1 - OMCK* Function:

This bit identifies the source of the internal system clock (MCLK).



## **6.9.4 RECEIVER CLOCK FREQUENCY (RCVR\_CLKX)**

*Default = xxx* Function:

> The CS42518 detects the ratio between the OMCK and the recovered clock from the PLL. Given the absolute frequency of OMCK, this ratio may be used to determine the absolute frequency of the PLL clock.

> If a 12.2880 MHz, 18.4320 MHz, or 24.5760 MHz clock is applied to OMCK and the OMCK\_FREQX bits are set accordingly (see "OMCK Frequency (OMCK Freqx)" on page 52), the absolute frequency of the PLL clock is reflected in the RCVR\_CLKX bits according to Table 16. If the absolute frequency of the PLL clock does not match one of the frequencies given in Table 16, these bits will reflect the closest available value.

> If the frequency of OMCK is not equal to 12.2880 MHz, 18.4320 MHz, or 24.5760 MHz, the contents of the RCVR\_CLKX bits will be inaccurate and should be disregarded. In this case, an external controller may use the contents of the OMCK/PLL\_CLK ratio register and the known OMCK frequency to determine the absolute frequency of the PLL clock.



**Note:** These bits are set to '111'b when the FRC\_PLL\_LK bit is '1'b.

**Table 14. Receiver Clock Frequency Detection**

#### *6.10 Burst Preamble PC and PD Bytes (addresses 09h - 0Ch)(Read Only)*



## **6.10.1 BURST PREAMBLE BITS (PCX & PDX)**

*Default = xxh* Function:

The PC and PD burst preamble bytes are loaded into these four registers.



## *6.11 Volume Transition Control (address 0Dh)*



#### **6.11.1 SINGLE VOLUME CONTROL (SNGVOL)**

*Default = 0*

Function:

The individual channel volume levels are independently controlled by their respective Volume Control registers when this function is disabled. When enabled, the volume on all channels is determined by the A1 Channel Volume Control register and the other Volume Control registers are ignored.

### **6.11.2 SOFT RAMP AND ZERO CROSS CONTROL (SZCX)**

#### *Default = 00*

00 - Immediate Change 01 - Zero Cross 10 - Soft Ramp 11 - Soft Ramp on Zero Crossings Function:

#### Immediate Change

When Immediate Change is selected, all level changes will take effect immediately in one step.

#### Zero Cross

Zero Cross Enable dictates that signal-level changes, either by attenuation changes or muting, will occur on a signal zero crossing to minimize audible artifacts. The requested level-change will occur after a timeout period between 512 and 1024 sample periods (10.7 ms to 21.3 ms at 48 kHz sample rate) if the signal does not encounter a zero crossing. The zero cross function is independently monitored and implemented for each channel.

#### Soft Ramp

Soft Ramp allows level changes, both muting and attenuation, to be implemented by incrementally ramping, in 1/8 dB steps, from the current level to the new level at a rate of 1 dB per 8 left/right clock periods.

## Soft Ramp on Zero Crossing

Soft Ramp and Zero Cross Enable dictates that signal level changes, either by attenuation changes or muting, will occur in 1/8 dB steps and be implemented on a signal zero crossing. The 1/8 dB level change will occur after a timeout period between 512 and 1024 sample periods (10.7 ms to 21.3 ms at 48 kHz sample rate) if the signal does not encounter a zero crossing. The zero cross function is independently monitored and implemented for each channel.



### **6.11.3 AUTO-MUTE (AMUTE)**

*Default = 1* 0 - Disabled 1 - Enabled Function:

> The digital-to-analog converters of the CS42518 will mute the output following the reception of 8192 consecutive audio samples of static 0 or -1. A single sample of non-static data will release the mute. Detection and muting is done independently for each channel. The quiescent voltage on the output will be retained, and the MUTEC pin will go active during the mute period. The muting function is affected, similar to volume control changes, by the Soft and Zero Cross bits (SZC[1:0]).

## **6.11.4 SERIAL AUDIO INTERFACE SERIAL PORT MUTE (MUTE SAI\_SP)**

*Default = 0* 0 - Disabled 1 - Enabled Function:

When enabled, the Serial Audio Interface port (SAI\_SP) will be muted.

## **6.11.5 SOFT VOLUME RAMP-UP AFTER ERROR (RMP\_UP)**

*Default = 0* 0 - Disabled 1 - Enabled Function:

> An un-mute will be performed after executing a filter mode change, after a MCLK/LRCK ratio change or error, and after changing the Functional Mode. When this feature is enabled, this un-mute is affected, similar to attenuation changes, by the Soft and Zero Cross bits (SZC[1:0]). When disabled, an immediate un-mute is performed in these instances.

**Note:** For best results, it is recommended that this bit be used in conjunction with the RMP\_DN bit.

## **6.11.6 SOFT RAMP-DOWN BEFORE FILTER MODE CHANGE (RMP\_DN)**

*Default = 0*

0 - Disabled

1 - Enabled

Function:

A mute will be performed prior to executing a filter mode or de-emphasis mode change. When this feature is enabled, this mute is affected, similar to attenuation changes, by the Soft and Zero Cross bits (SZC[1:0]). When disabled, an immediate mute is performed prior to executing a filter mode or de-emphasis mode change.

**Note:** For best results, it is recommended that this bit be used in conjunction with the RMP\_UP bit.



#### *6.12 Channel Mute (address 0Eh)*



#### **6.12.1 INDEPENDENT CHANNEL MUTE (XX\_MUTE)**

- *Default = 0*
- 0 Disabled
- 1 Enabled
- Function:

The digital-to-analog converter outputs of the CS42518 will mute when enabled. The quiescent voltage on the outputs will be retained. The muting function is affected, similar to attenuation changes, by the Soft and Zero Cross bits (SZC[1:0]).

## <span id="page-57-0"></span>*6.13 Volume Control (addresses 0Fh, 10h, 11h, 12h, 13h, 14h, 15h, 16h)*



## **6.13.1 VOLUME CONTROL (XX\_VOL)**

*Default = 0*

Function:

The Digital Volume Control registers allow independent control of the signal levels in 0.5 dB increments from 0 to -127 dB. Volume settings are decoded as shown in Table 15. The volume changes are implemented as dictated by the Soft and Zero Cross bits (SZC[1:0]). All volume settings less than -127 dB are equivalent to enabling the MUTE bit for the given channel.



**Table 15. Example Digital Volume Settings**

## *6.14 Channel Invert (address 17h)*



#### **6.14.1 INVERT SIGNAL POLARITY (INV\_XX)**

*Default = 0* 0 - Disabled 1 - Enabled Function:

When enabled, these bits will invert the signal polarity of their respective channels.

## *6.15 Mixing Control Pair 1 (Channels A1 & B1) (address 18h)*



## *Mixing Control Pair 2 (Channels A2 & B2) (address 19h) Mixing Control Pair 3 (Channels A3 & B3) (address 1Ah) Mixing Control Pair 4 (Channels A4 & B4) (address 1Bh)*



## **6.15.1 CHANNEL A VOLUME = CHANNEL B VOLUME (PX\_A=B)**

*Default = 0*

0 - Disabled

1 - Enabled

Function:

The AOUTAx and AOUTBx volume levels are independently controlled by the A and the B Channel Volume Control registers when this function is disabled. The volume on both AOUTAx and AOUTBx are determined by the A Channel Volume Control registers (per A-B pair), and the B Channel Volume Control registers are ignored when this function is enabled.



## **6.15.2 ATAPI CHANNEL-MIXING AND MUTING (PX\_ATAPIX)**

*Default = 01001*

Function:

The CS42518 implements the channel-mixing functions of the ATAPI CD-ROM specification. The AT-API functions are applied per A-B pair. Refer to Table 16 and Figure 8 for additional information.



**Table 16. ATAPI Decode** 



## *6.16 ADC Left Channel Gain (address 1Ch)*



### **6.16.1 ADC LEFT CHANNEL GAIN (LGAINX)**

*Default = 00h* Function:

> The level of the left analog channel can be adjusted in 1 dB increments as dictated by the Soft and Zero Cross bits (SZC[1:0]) from +15 to -15 dB. Levels are decoded in two's complement, as shown in Table 17.

## *6.17 ADC Right Channel Gain (address 1Dh)*



## **6.17.1 ADC RIGHT CHANNEL GAIN (RGAINX)**

*Default = 00h* Function:

> The level of the right analog channel can be adjusted in 1 dB increments as dictated by the Soft and Zero Cross bits (SZC[1:0]) from +15 to -15 dB. Levels are decoded in two's complement, as shown in [Table 17](#page-60-0).



**Table 17. Example ADC Input Gain Settings**

## <span id="page-60-0"></span>*6.18 Receiver Mode Control (address 1Eh)*



## **6.18.1 SERIAL PORT SYNCHRONIZATION (SP\_SYNC)**

*Default = 0 0 - CX & SAI Serial Port timings not in phase 1 - CX & SAI Serial Port timings are in phase* Function:

Forces the LRCK and SCLK from the *CX & SAI* Serial Ports to align and operate in phase. This function will operate when both ports are running at the same sample rate or when operating at different sample rates.



## **6.18.2 DE-EMPHASIS SELECT BITS (DE-EMPHX)**

*Default = 00 00 - Reserved 01 - De-Emphasis for 32 kHz sample rate. 10 - De-Emphasis for 44.1 kHz sample rate. 11 - De-Emphasis for 48 kHz sample rate.* Function:

Used to specify which de-emphasis filter to apply when the "Force PLL Lock (FRC\_PLL\_LK)" on page 53 is enabled.

## **6.18.3 INTERRUPT PIN CONTROL (INTX)**

*Default = 00*

*00 - Active high; high output indicates interrupt condition has occurred 01 - Active low; low output indicates an interrupt condition has occurred 10 - Open drain, active low. Requires an external pull-up resistor on the INT pin. 11 - Reserved* Function:

Determines how the interrupt pin (INT) will indicate an interrupt condition.

## **6.18.4 AUDIO SAMPLE HOLD (HOLDX)**

*Default = 00 00 - Hold the last valid audio sample 01 - Replace the current audio sample with 00 (mute) 10 - Do not change the received audio sample 11 - Reserved* Function:

Determines how received audio samples are affected when a receiver error occurs.



## *6.19 Receiver Mode Control 2 (address 1Fh)*



### **6.19.1 TXP MULTIPLEXER (TMUXX)**

*Default = 000* Function:

Selects which of the eight receiver inputs will be mapped directly to the TXP output pin.



**Table 18. TXP Output Selection**

### **6.19.2 RECEIVER MULTIPLEXER (RMUXX)**

*Default = 000* Function:

Selects which of the eight receiver inputs will be mapped to the internal receiver.



**Table 19. Receiver Input Selection**

## <span id="page-62-0"></span>*6.20 Interrupt Status (address 20h) (Read Only)*



For all bits in this register, a "1" means the associated interrupt condition has occurred at least once since the register was last read. A "0" means the associated interrupt condition has NOT occurred since the last reading of the register. Reading the register resets all bits to 0. Status bits that are masked off in the associated mask register will always be "0" in this register.



#### **6.20.1 PLL UNLOCK (UNLOCK)**

*Default = 0* Function:

PLL unlock status bit. This bit will go high if the PLL becomes unlocked.

### **6.20.2 NEW Q-SUBCODE BLOCK (QCH)**

*Default = 0* Function:

Indicates when the Q-Subcode block has changed.

#### **6.20.3 D TO E C-BUFFER TRANSFER (DETC)**

*Default = 0* Function:

Indicates when the channel status buffer has changed.

### **6.20.4 D TO E U-BUFFER TRANSFER (DETU)**

*Default = 0* Function:

Indicates when the user status buffer has changed.

## **6.20.5 ADC OVERFLOW (OVERFLOW)**

*Default = 0* Function:

Indicates that there is an over-range condition anywhere in the CS42518 ADC signal path.

#### **6.20.6 RECEIVER ERROR (RERR)**

*Default = 0* Function:

Indicates that a receiver error has occurred. The register "Receiver Errors (address 26h) (Read Only)" on page 67 may be read to determine the nature of the error which caused the interrupt.

#### *6.21 Interrupt Mask (address 21h)*



*Default = 00000000* Function:

The bits of this register serve as a mask for the interrupt sources found in the register "Interrupt Status" (address 20h) (Read Only)" on page 63. If a mask bit is set to 1, the error is unmasked, meaning that its occurrence will affect the INT pin and the status register. If a mask bit is set to 0, the error is masked, meaning that its occurrence will not affect the INT pin or the status register. The bit positions align with the corresponding bits in the Interrupt Status register.



## *6.22 Interrupt Mode MSB (address 22h) Interrupt Mode LSB (address 23h)*



*Default = 00000000* Function:

The two Interrupt Mode registers form a 2-bit code for each Interrupt Status register function. There are three ways to set the INT pin active in accordance with the interrupt condition. In the Rising edge active mode, the INT pin becomes active on the arrival of the interrupt condition. In the Falling edge active mode, the INT pin becomes active on the removal of the interrupt condition. In Level active mode, the INT interrupt pin becomes active during the interrupt condition. Be aware that the active level (Active High or Low) only depends on the INT[1:0] bits located in the register "Receiver Mode Control (address 1Eh)" on page 61.

- 00 Rising edge active
- 01 Falling edge active
- 10 Level active
- 11 Reserved

### *6.23 Channel Status Data Buffer Control (address 24h)*



#### **6.23.1 S/PDIF RECEIVER LOCKING MODE (LOCKMX)**

*Default = 01*

- *00 Revision C compatibility mode.*
- *01 Revision D default mode. Provides improved wideband jitter rejection in Double- and Quad-Speed modes.*
- *10 High update rate phase detector mode. Provides improved in-band jitter, but increased wideband jitter. Use this setting for best ADC and DAC performance with clocked from the PLL recovered clock.*
- *11 Reserved.*

Function:

Selects the mode used by the S/PDIF receiver to lock to the active RXP[7:0] input. Revision C compatibility mode is included for backward compatibility with Revision C.

#### **6.23.2 DATA BUFFER SELECT (BSEL)**

*Default = 0*

*0 - Data buffer address space contains Channel Status data 1 - Data buffer address space contains User data* Function:

Selects the data buffer register addresses to contain either User data or Channel Status data.



### **6.23.3 C-DATA BUFFER CONTROL (CAM)**

*Default = 0 0 - One byte mode 1 - Two byte mode* Function:

Sets the C-data buffer control port access mode.

#### **6.23.4 CHANNEL SELECT (CHS)**

*Default = 0* Function:

When set to '0', channel A information is displayed in the receiver channel status register. Channel A information is output during control port reads when CAM is set to '0' (one byte mode).

When set to '1', channel B information is displayed in the receiver channel status register. Channel B information is output during control port reads when CAM is set to '0' (one byte mode).

### *6.24 Receiver Channel Status (address 25h) (Read Only)*



The bits in this register can be associated with either channel A or B of the received data. The desired channel is selected with the CHS bit of the Channel Status Data Buffer Control register.

## **6.24.1 AUXILIARY DATA WIDTH (AUXX)**

*Default = xxxx* Function:

Displays the incoming auxiliary data field width, as indicated by the incoming channel status bits, decoded according to IEC60958.



**Table 20. Auxiliary Data Width Selection** 



## **6.24.2 CHANNEL STATUS BLOCK FORMAT (PRO)**

Default =  $x$ Function:

Indicates the channel status block format.

## **6.24.3 AUDIO INDICATOR (AUDIO)**

*Default = x* Function:

A '0' indicates that the received data is linearly coded PCM audio. A '1' indicates that the received data is not linearly coded PCM audio.

### **6.24.4 SCMS COPYRIGHT (COPY)**

*Default = x* Function:

A '0' indicates that copyright is not asserted, while a '1' indicates that copyright is asserted. If the category code is set to General in the incoming S/PDIF digital stream, copyright will always be indicated by COPY, even when the stream indicates no copyright.

### **6.24.5 SCMS GENERATION (ORIG)**

*Default = x* Function:

A '0' indicates that the received data is 1st generation or higher. A '1' indicates that the received data is original. COPY and ORIG will both be set to '1' if the incoming data is flagged as professional, or if the receiver is not in use.

## *6.25 Receiver Errors (address 26h) (Read Only)*



## **6.25.1 CRC ERROR (QCRC)**

*Default = x 0 - No error 1 - Error* Function:

Indicates a Q-subcode data CRC error. This bit is updated on Q-subcode block boundaries.

### **6.25.2 REDUNDANCY CHECK (CCRC)**

*Default = x 0 - No error 1 - Error* Function:

Indicates a channel status block cyclic redundancy. This bit is updated on CS block boundaries, valid in Professional mode.



#### **6.25.3 PLL LOCK STATUS (UNLOCK)**

*Default = x 0 - PLL locked 1 - PLL out of lock* Function:

Indicates the lock status of the PLL.

### **6.25.4 RECEIVED VALIDITY (V)**

*Default = x*

*0 - Data is valid and is normally linear coded PCM audio 1 - Data is invalid, or may be valid compressed audio* Function:

Indicates the received validity status. This bit is updated on sub-frame boundaries.

### **6.25.5 RECEIVED CONFIDENCE (CONF)**

*Default = x*

*0 - No error*

*1 - Confidence error. The logical OR of UNLOCK and BIP. The input data stream may be near an error condition due to jitter.*

Function:

Indicates the received confidence status. This bit is updated on sub-frame boundaries.

### **6.25.6 BI-PHASE ERROR (BIP)**

*Default = x*

*0 - No error*

*1 - Bi-phase error. This indicates an error in the received bi-phase coding.* Function:

Indicates a bi-phase coding error. This bit is updated on sub-frame boundaries.

#### **6.25.7 PARITY STATUS (PAR)**

*Default = x 0 - No error 1 - Parity Error* Function:

Indicates the Parity status. This bit is updated on sub-frame boundaries.

## *6.26 Receiver Errors Mask (address 27h)*



*Default = 00000000*

Function:

The bits in this register serve as masks for the corresponding bits of the Receiver Errors register. If a mask bit is set to 1, the error is unmasked, meaning that its occurrence will appear in the receiver errors register, will affect the RERR interrupt, and will affect the current audio sample according to



the status of the HOLD bit. If a mask bit is set to 0, the error is masked, meaning that its occurrence will not appear in the receiver error register, will not affect the RERR interrupt, and will not affect the current audio sample. The CCRC and QCRC bits behave differently from the other bits: they do not affect the current audio sample even when unmasked.

## *6.27 Mutec Pin Control (address 28h)*



## **6.27.1 MUTEC POLARITY SELECT (MCPOLARITY)**

*Default = 0 0 - Active low 1 - Active high* Function:

Determines the polarity of the MUTEC pin.

### **6.27.2 CHANNEL MUTES SELECT (M\_AOUTXX)**

*Default = 11111*

*0 - Channel mute is not mapped to the MUTEC pin 1 - Channel mute is mapped to the MUTEC pin* Function:

Determines which channel mutes will be mapped to the MUTEC pin. If no channel mute bits are mapped, then the MUTEC pin is driven to the "active" state as defined by the POLARITY bit. These Channel Mute Select bits are "ANDed" together in order for the MUTEC pin to go active. This means that if multiple Channel Mutes are selected to be mapped to the MUTEC pin, all corresponding channels must be muted before the MUTEC will go active.

## *6.28 RXP/General-Purpose Pin Control (addresses 29h to 2Fh)*



#### **6.28.1 MODE CONTROL (MODEX)**

*Default = 00 00 - RXP Input 01 - Mute Mode 10 - GPO/Overflow Mode 11 - GPO, Drive High Mode Function:*

RXP Input - The pin is configured as a receiver input which can then be muxed to either the TXP pin or to the internal receiver.

Mute Mode - The pin is configured as a dedicated mute pin. The muting function is controlled by the Function bits.

GPO, Drive Low / ADC Overflow Mode - The pin is configured as a general-purpose output driven low



or as a dedicated ADC overflow pin indicating an over-range condition anywhere in the ADC signal path for either the left or right channel. The Functionx bits determine the operation of the pin. When configured as a GPO with the output driven low, the driver is a CMOS driver. When configured to identify an ADC Overflow condition, the driver is an open drain driver requiring a pull-up resistor.

GPO, Drive High Mode - The pin is configured as a general purpose output driven high.

## **6.28.2 POLARITY SELECT (POLARITY)**

*Default = 0* Function:

RXP Input - If the pin is configured for an RXP input, the polarity bit is ignored. It is recommended that in this mode this bit be set to 0.

Mute Mode - If the pin is configured as a dedicated mute output pin, the polarity bit determines the polarity of the mapped pin according to the following

*0 - Active low 1 - Active high*

GPO, Drive Low / ADC Overflow Mode - If the pin is configured as a GPO, Drive Low / ADC Overflow Mode pin, the polarity bit is ignored. It is recommended that in this mode this bit be set to 0.

GPO, Drive High - If the pin is configured as a general-purpose output driven high, the polarity bit is ignored. It is recommended that in this mode this bit be set to 0.

### **6.28.3 FUNCTIONAL CONTROL (FUNCTIONX)**

*Default = 00000 Function:*

RXP Input - If the pin is configured for an RXP input, the functional bits are ignored. It is recommended that in this mode all the functional bits be set to 0.

Mute Mode - If the pin is configured as a dedicated mute pin, the functional bits determine which channel mutes will be mapped to this pin according to the following table.

*0 - Channel mute is not mapped to the RXPx/GPOx pin*

*1 - Channel mute is mapped to the RXPx/GPOx pin:*



GPO, Drive Low / ADC Overflow Mode - If the pin is configured as a GPO, Drive Low / ADC Overflow Mode pin, the Function1 and Function0 bits determine how the output will behave according to the



following table. It is recommended that in this mode the remaining functional bits be set to 0.



GPO, Drive High - If the pin is configured as a general-purpose output, the functional bits are ignored and the pin is driven high. It is recommended that in this mode all the functional bits be set to 0.

## *6.29 Q-Channel Subcode Bytes 0 to 9 (addresses 30h to 39h) (Read Only)*



These ten registers contain the decoded Q-channel subcode data.

## *6.30 C-Bit or U-Bit Data Buffer (addresses 3Ah to 51h) (Read Only)*



Either channel status data buffer E or user data buffer E is accessible through these register addresses.



## **7. PARAMETER DEFINITIONS**

## **Dynamic Range**

The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth. Dynamic Range is a signal-to-noise ratio measurement over the specified band width made with a -60 dBFS signal. 60 dB is added to resulting measurement to refer the measurement to full-scale. This technique ensures that the distortion components are below the noise level and do not effect the measurement. This measurement technique has been accepted by the Audio Engineering Society, AES17-1991, and the Electronic Industries Association of Japan, EIAJ CP-307. Expressed in decibels.

#### **Total Harmonic Distortion + Noise**

The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified band width (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels. Measured at -1 and -20 dBFS as suggested in AES17-1991 Annex A.

#### **Frequency Response**

A measure of the amplitude response variation from 10 Hz to 20 kHz relative to the amplitude response at 1 kHz. Units in decibels.

#### **Interchannel Isolation**

A measure of crosstalk between the left and right channels. Measured for each channel at the converter's output with no signal to the input under test and a full-scale signal applied to the other channel. Units in decibels.

#### **Interchannel Gain Mismatch**

The gain difference between left and right channels. Units in decibels.

## **Gain Error**

The deviation from the nominal full-scale analog output for a full-scale digital input.

#### **Gain Drift**

The change in gain value with temperature. Units in ppm/°C.

#### **Offset Error**

The deviation of the mid-scale transition (111...111 to 000...000) from the ideal. Units in mV.


## **8. APPENDIX A: EXTERNAL FILTERS**

#### **8.1 ADC Input Filter**

The analog modulator samples the input at 6.144 MHz (internal MCLK=12.288 MHz). The digital filter will reject signals within the stopband of the filter. However, there is no rejection for input signals which are  $(n \times 6.144$  MHz) the digital passband frequency, where n=0,1,2,... Refer to Figure 24 for a recommended analog input buffer that will attenuate any noise energy at 6.144 MHz, in addition to providing the optimum source impedance for the modulators. The use of capacitors that have a large voltage coefficient (such as general-purpose ceramics) must be avoided since these can degrade signal linearity.



**Figure 24. Recommended Analog Input Buffer**

#### **8.2 DAC Output Filter**

The CS42518 is a linear phase design and does not include phase or amplitude compensation for an external filter. Therefore, the DAC system phase and amplitude response will be dependent on the external analog circuitry.







## **9. APPENDIX B: S/PDIF RECEIVER**

#### **9.1 Error Reporting and Hold Function**

The UNLOCK bit indicates whether the PLL is locked to the incoming S/PDIF data. The V bit reflects the current validity bit status. The CONF (Confidence) bit indicates the amplitude of the eye pattern opening, indicating a link that is close to generating errors. The BIP (Bi-Phase) error bit indicates an error in incoming bi-phase coding. The PAR (Parity) bit indicates a received parity error.

The error bits are "sticky", meaning they are set on the first occurrence of the associated error and will remain set until the user reads the register through the control port. This enables the register to log all unmasked errors that occurred since the last time the register was read.

The Receiver Errors Mask register (See "Receiver Errors Mask (address 27h)" on page 68) allows masking of individual errors. The bits in this register serve as masks for the corresponding bits of the Receiver Error Register. If a mask bit is set to 1, the error is unmasked, which implies the following: its occurrence will be reported in the receiver error register, invoke the occurrence of a RERR interrupt, and affect the current audio sample according to the status of the HOLD bits. The HOLD bits allow a choice of holding the previous sample, replacing the current sample with zero (mute), or not changing the current audio sample. If a mask bit is set to 0, the error is masked, which implies the following: its occurrence will not be reported in the receiver error register, the RERR interrupt will not be generated, and the current audio sample will not be affected. The QCRC and CCRC errors do not affect the current audio sample, even if unmasked.

#### **9.2 Channel Status Data Handling**

The setting of the CHS bit in the register "Channel Status Data Buffer Control (address 24h)" on page 65 determines whether the channel status decodes are from the A channel (CHS = 0) or B channel (CHS = 1).

The PRO (professional) bit is extracted directly. For consumer data, the COPY (copyright) bit is extracted, and the category code and L bits are decoded to determine SCMS status, indicated by the ORIG (original) bit. If the category code is set to General on the incoming S/PDIF stream, copyright will always be indicated even when the stream indicates no copyright. Finally, the AUDIO bit is extracted and used to set an AUDIO indicator, as described in section 4.4.5, Non-Audio Auto-Detection.

If 50/15 µs pre-emphasis is detected, and the Receiver Auto De-emphasis control is enabled, then de-emphasis will automatically be applied to the incoming digital PCM data. See "Functional Mode (address 03h)" on page 47 for more details.

The encoded channel status bits which indicate sample word length are decoded according to IEC 60958. Audio data routed to the Serial Audio Interface port is unaffected by the word length settings; all 24 bits are passed on as received.

The CS42518 also contains sufficient RAM to store a full block of C data for both A and B channels (192 x 2 = 384 bits), and also 384 bits of User (U data) information. The user may read from these buffer RAMs through the control port.

The buffering scheme involves two block-sized buffers, named D and E, as shown in Figure 26. The MSB of each byte represents the first bit in the serial C data stream. For example, the MSB of byte 0 (which is at control port address 4Ah) is the consumer/professional bit for channel status block A.

The first buffer (D) accepts incoming C data from the S/PDIF receiver. The 2nd buffer (E) accepts entire blocks of data from the D buffer. The E buffer is also accessible from the control port, allowing reading of the C data.





**Figure 26. Channel Status Data Buffer Structure**

#### *9.2.1 Channel Status Data E Buffer Access*

The user can monitor the incoming Channel Status data by reading the E buffer, which is mapped into the register space of the CS42518 through the control port Data Buffer. The Data Buffer must first be configured to point to the address space of the C data. This is accomplished by setting the BSEL bit to '0' in the register "Channel Status Data Buffer Control (address 24h)" on page 65.

The user can configure the Interrupt Mask Register to cause an interrupt whenever any data-bit changes are detected when D to E Channel Status buffer transfers occur. If no data bits have changed within the current transfer of data from D to E, no interrupt will be generated. This allows determination of the acceptable time periods to interact with the E buffer. See "Interrupt Mask (address 21h)" on page 64 for more details.

The E buffer is organized as 24 x 16-bit words. For each word the MS Byte is the A channel data, and the LS Byte is the B channel data (see Figure 26). There are two methods of accessing this memory, known as One-Byte Mode and Two-Byte Mode. The desired mode is selected by setting the CAM bit in the Channel Status Data Buffer Control Register.

#### *9.2.1.1 One-Byte Mode*

In many applications, the channel status blocks for the A and B channels will be identical. In this situation, the user may read a byte from one of the channel's blocks since the corresponding byte for the other channel will likely be the same. One-Byte Mode takes advantage of the often identical nature of A and B channel status data. When reading data in One-Byte Mode, a single byte is returned, which can be from channel A or B data, depending on a register control bit.

One-Byte Mode saves the user substantial control port access time, as it effectively accesses two bytes worth of information in 1 byte's worth of access time. If the control port's auto-increment addressing is used in combination with this mode, multi-byte accesses, such as full-block reads, can be done especially efficiently.

#### *9.2.1.2 Two-Byte Mode*

There are those applications in which the A and B channel status blocks will not be the same, and the user is interested in accessing both blocks. In these situations, Two-Byte Mode should be used to access the E buffer.

In this mode, a read will cause the CS42518 to output two bytes from its control port. The first byte out will represent the A channel status data, and the second byte will represent the B channel status data.



#### *9.2.2 Serial Copy Management System (SCMS)*

The CS42518 allows read access to all the channel status bits. For consumer mode SCMS compliance, the host microcontroller needs to read and interpret the Category Code, Copy bit and L bit appropriately.

#### **9.3 User (U) Data E Buffer Access**

Entire blocks of U data are buffered using a cascade of two block-sized RAMs to perform the buffering as described in the Channel Status section. The user has access to the E buffer through the control port Data Buffer which is mapped into the register space of the CS42518. The Data Buffer must first be configured to point to the address space of the U data. This is accomplished by setting the BSEL bit to '1' in the register "Channel Status Data Buffer Control (address 24h)" on page 65.

The user can configure the Interrupt Mask Register to cause an interrupt whenever any data bit changes are detected when D to E Channel Status buffer transfers occur. If no data bits have changed within the current transfer of data from D to E, no interrupt will be generated. This allows determination of the acceptable time periods to interact with the E buffer. See "Interrupt Mask (address 21h)" on page 64 for more details.

The U buffer access only operates in Two-Byte Mode, since there is no concept of A and B blocks for user data. The arrangement of the data is as follows: Bit15[A7]Bit14[B7]Bit13[A6]Bit12[B6]...Bit1[A0]Bit0[B0]. The arrangement of the data in each byte is as follows: MSB is the first received bit and is the first transmitted bit. The first byte read is the first byte received, and the first byte sent is the first byte transmitted. When two bytes are read from the E buffer, the bits are presented in the following arrangement: A[7]B[7]A[6]B[6]....A[0]B[0].

#### *9.3.1 Non-Audio Auto-Detection*

The CS42518 S/PDIF receiver can detect non-audio data originating from AC-3 or MPEG encoders. This is accomplished by looking for a 96-bit sync code, consisting of 0x0000, 0x0000, 0x0000, 0x0000, 0xF872, and 0x4E1F. When the sync code is detected, an internal AUTODETECT signal will be asserted. If no additional sync codes are detected within the next 4096 frames, AUTODETECT will be de-asserted until another sync code is detected. The AUDIO bit in the Receiver Channel Status register is the logical OR of AUTODETECT and the received channel status bit 1. If non-audio data is detected, the data will be processed exactly as if it were normal audio. It is up to the user to mute the outputs as required.

#### *9.3.1.1 Format Detection*

The CS42518 can automatically detect various serial audio input formats. The Receiver Status register (08h) is used to indicate a detected format. The register will indicate if uncompressed PCM data, IEC61937 data, DTS-LD data, DTS-CD data, HDCD data, or digital silence was detected. Additionally, the IEC61937 Pc/Pd burst preambles are available in registers 09h-0Ch. See the register descriptions for more information.



## **10.APPENDIX C: PLL FILTER**

The PLL has been designed to only use the preambles of the S/PDIF stream to provide lock update information to the PLL. This results in the PLL being immune to data-dependent jitter effects because the S/PDIF preambles do not vary with the data.

The PLL has the ability to lock onto a wide range of input sample rates with no external component changes. The nominal center sample rate is the sample rate that the PLL first locks onto upon application of an S/PDIF data stream.



**Figure 27. PLL Block Diagram**

#### **10.1 External Filter Components**

#### *10.1.1 General*

The PLL behavior is affected by the external filter component values and the locking mode as configured by the LOCKM[1:0] bits in register 24h. Table 21 shows the supported configurations of PLL component values and their associated locking modes.



**Table 21. External PLL Component Values & Locking Modes**



The external PLL component values listed in Table 21 have a high corner-frequency jitter-attenuation curve, take a short time to lock, and offer good output jitter performance. It should be noted that the PLL component values shown must be used with their associated locking modes as shown in Table 21. Use of any other combinations of component values and locking modes may result in unstable PLL behavior.

Configuration 1 may be used for hardware and software backward-compatibility for designs originally made with the CS42518 Revision C.

Configuration 2 may be used for hardware-only backward-compatibility for designs originally made with the CS42518 Revision C. Using the Revision D default locking mode of '01' will provide improved wideband jitter rejection in Double- and Quad-Speed modes.

Configuration 3 may be used for new designs with the CS42518 Revision D, or for existing designs in which the hardware and software may be changed to use the specified PLL component values and LOCKM[1:0] register setting. This configuration provides the best DAC and ADC performance when clocked from the PLL recovered clock.

The Typical Connection Diagram, Figure 5, shows the recommended configuration of the two capacitors and one resistor that comprise the PLL filter. It is important to treat the LPFILT pin as a low-level analog input. It is suggested that the ground end of the PLL filter be returned directly to the AGND pin independently of the digital ground plane.



#### *10.1.2 Jitter Attenuation*

Figures 28 and 29 show the jitter-attenuation characteristics for the 32-192 kHz sample rate range when used with the external PLL component values and locking modes as specified in Table 21.

The AES3 and IEC60958-4 specifications do not have allowances for locking to sample rates less than 32 kHz or for locking to the SAI\_LRCK input. These specifications state a maximum of 2 dB jitter gain or peaking.



**Figure 29. Jitter-Attenuation Characteristics of PLL - Configuration 3**



#### *10.1.3 Capacitor Selection*

The type of capacitors used for the PLL filter can have a significant effect on receiver performance. Large or exotic film capacitors are not necessary because their leads, and the required longer circuit board traces, add undesirable inductance to the circuit. Surface-mount ceramic capacitors are a good choice because their own inductance is low, and they can be mounted close to the LPFLT pin to minimize trace inductance. For CRIP, a C0G or NPO dielectric is recommended; and for CFILT, an X7R dielectric is preferred. Avoid capacitors with large temperature co-coefficient, or capacitors with high dielectric constants, that are sensitive to shock and vibration. These include the Z5U and Y5V dielectrics.



#### *10.1.4 Circuit Board Layout*

Board layout and capacitor choice affect each other and determine the performance of the PLL. Figure 30 illustrates a suggested layout for the PLL filter components and for bypassing the analog supply voltage. The 10 µF bypass capacitor is an electrolytic in a surface-mount case A or thru-hole package. RFILT, CFILT, CRIP, and the 0.1 µF decoupling capacitor are in an 0805 form factor. The 0.01 µF decoupling capacitor is in the 0603 form factor. The traces are on the top surface of the board with the IC so that there is no via inductance. The traces themselves are short to minimize the inductance in the filter path. The VARX and AGND traces extend back to their origin and are shown only in truncated form in the drawing.



**Figure 30. Recommended Layout Example**



## **11.APPENDIX D: EXTERNAL AES3-S/PDIF-IEC60958 RECEIVER COMPONENTS**

#### **11.1 AES3 Receiver External Components**

The CS42518 AES3 receiver is designed to accept only consumer-standard interfaces. The standards call for an unbalanced circuit having a receiver impedance of 75  $\Omega$  ±5%. The connector is an RCA phono socket. The receiver circuit is shown in Figure 31. Figure 32 shows an implementation of the Input S/PDIF Multiplexer using the consumer interface.

In the configuration of systems, it is important to avoid ground loops and DC current flowing down the shield of the cable that could result when boxes with different ground potentials are connected. Generally, it is good practice to ground the shield to the chassis of the transmitting unit and connect the shield through a capacitor to chassis ground at the receiver. However, in some cases, it is advantageous to have the ground of two boxes held at the same potential and make the electrical connection through the cable shield. Generally, it may be a good idea to provide the option of grounding or capacitively coupling the shield to the chassis.

When more than one RXP pin is driven simultaneously, as shown in Figure 32, there is a potential for crosstalk between inputs. To minimize this crosstalk, provide as much trace separation as is reasonable and choose non-adjacent inputs when possible.

The circuit shown in Figure 33 may be used when external RS422 receivers, optical receivers or other TTL/CMOS logic outputs drive the CS42518 receiver input.



**Figure 31. Consumer Input Circuit Figure 32. S/PDIF MUX Input Circuit**





**Figure 33. TTL/CMOS Input Circuit**



## **12.APPENDIX E: ADC FILTER PLOTS**







**Figure 36. Single-Speed Mode Transition Band (Detail) Figure 37. Single-Speed Mode Passband Ripple**



**Figure 38. Double-Speed Mode Stopband Rejection Figure 39. Double-Speed Mode Transition Band**

Figure 34. Single-Speed Mode Stopband Rejection Figure 35. Single-Speed Mode Transition Band













0.10



Figure 42. Quad-Speed Mode Stopband Rejection Figure 43. Quad-Speed Mode Transition Band



**Figure 44. Quad-Speed Mode Transition Band (Detail) Figure 45. Quad-Speed Mode Passband Ripple**







## **13.APPENDIX F: DAC FILTER PLOTS**



**Figure 46. Single-Speed (fast) Stopband Rejection Figure 47. Single-Speed (fast) Transition Band**



**Figure 48. Single-Speed (fast) Transition Band (detail) Figure 49. Single-Speed (fast) Passband Ripple**



Figure 50. Single-Speed (slow) Stopband Rejection Figure 51. Single-Speed (slow) Transition Band











**Figure 52. Single-Speed (slow) Transition Band (detail) Figure 53. Single-Speed (slow) Passband Ripple**



**Figure 54. Double-Speed (fast) Stopband Rejection Figure 55. Double-Speed (fast) Transition Band**



**Figure 56. Double-Speed (fast) Transition Band (detail) Figure 57. Double-Speed (fast) Passband Ripple**











**Figure 58. Double-Speed (slow) Stopband Rejection Figure 59. Double-Speed (slow) Transition Band**



**Figure 60. Double-Speed (slow) Transition Band (detail) Figure 61. Double-Speed (slow) Passband Ripple**



Figure 62. Quad-Speed (fast) Stopband Rejection Figure 63. Quad-Speed (fast) Transition Band











**Figure 64. Quad-Speed (fast) Transition Band (detail) Figure 65. Quad-Speed (fast) Passband Ripple**



Figure 66. Quad-Speed (slow) Stopband Rejection Figure 67. Quad-Speed (slow) Transition Band



**Figure 68. Quad-Speed (slow) Transition Band (detail) Figure 69. Quad-Speed (slow) Passband Ripple**











# **64L LQFP PACKAGE DRAWING**





**A**

\* Nominal pin pitch is 0.50 mm

Controlling dimension is mm. JEDEC Designation: MS026

## **THERMAL CHARACTERISTICS**





### **15.ORDERING INFORMATION**



## **16.REFERENCES**

- 1) Cirrus Logic, Audio Quality Measurement Specification, Version 1.0, 1997. [http://www.cirrus.com/products/papers/meas/meas.html](http://www.cirrus.com/products/papers/meas/meas.html.92 .23999 .47998 re
f
345.3)
- 2) Cirrus Logic, AN18: Layout and Design Rules for Data Converters and Other Mixed Signal Devices, Version 6.0, February 1998.
- 3) Cirrus Logic, AN22: Overview of Digital Audio Interface Data Structures, Version 2.0, February 1998.; A useful tutorial on digital audio specifications.
- 4) Cirrus Logic, AN134: AES and S/PDIF Recommended Transformers, Version 2, April 1999.
- 5) Cirrus Logic, An Understanding and Implementation of the SCMS Serial Copy Management System for Digital Audio Transmission, by Clifton Sanchez.; an excellent tutorial on SCMS. It is available from the AES as preprint 3518.
- 6) Cirrus Logic, Techniques to Measure and Maximize the Performance of a 120 dB, 96 kHz A/D Converter Integrated Circuit, by Steven Harris, Steven Green and Ka Leung. Presented at the 103rd Convention of the Audio Engineering Society, September 1997.
- 7) Cirrus Logic, A Stereo 16-bit Delta-Sigma A/D Converter for Digital Audio, by D.R. Welland, B.P. Del Signore, E.J. Swanson, T. Tanaka, K. Hamashita, S. Hara, K. Takasuka. Paper presented at the 85th Convention of the Audio Engineering Society, November 1988.
- 8) Cirrus Logic, The Effects of Sampling Clock Jitter on Nyquist Sampling Analog-to-Digital Converters, and on Oversampling Delta Sigma ADC's, by Steven Harris. Paper presented at the 87th Convention of the Audio Engineering Society, October 1989.
- 9) Cirrus Logic, An 18-Bit Dual-Channel Oversampling Delta-Sigma A/D Converter, with 19-Bit Mono Application Example, by Clif Sanchez. Paper presented at the 87th Convention of the Audio Engineering Society, October 1989.
- 10) Cirrus Logic, How to Achieve Optimum Performance from Delta-Sigma A/D and D/A Converters,by Steven Harris. Presented at the 93rd Convention of the Audio Engineering Society, October 1992.
- 11) Cirrus Logic, A Fifth-Order Delta-Sigma Modulator with 110 dB Audio Dynamic Range, by I. Fujimori, K. Hamashita and E.J. Swanson. Paper presented at the 93rd Convention of the Audio Engineering Society, October 1992.
- 12) International Electrotechnical Commission, IEC60958, *http://www.ansi.org*
- 13) Philips Semiconductor, The I2C-Bus Specification: Version 2.1, January 2000. [http://www.semicon](http://www.semiconductors.philips.comp�   ��Q�   �p�   @
��)[ductors.philips.com](http://www.semiconductors.philips.com           ��
-�  )



#### **17.REVISION HISTORY**



#### **Contacting Cirrus Logic Support**

For all product questions and inquiries contact a Cirrus Logic Sales Representative.

To find the one nearest to you go to [www.cirrus.com/corporate/contacts/sales.cfm](http://www.cirrus.com 1 0 .117 c0�Z-�)

#### IMPORTANT NOTICE

Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject<br>to change without notice and is provided "AS IS" with parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROP-ERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE<br>IN AIRCRAFT SYSTEMS, MILITARY APPLICATIONS, PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE VICES, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE<br>IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRU TIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYSí FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, and the Cirrus Logic logo designs are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.

AC-3 is a registered trademark of Dolby Laboratories, Inc.

DTS is a registered trademark of Digital Theater Systems, Inc.

HDCD is a registered trademark of Microsoft Corporation. HDCD technology cannot be used or distributed without a license from Microsoft Licensing, Inc.

SPI is a trademark of Motorola, Inc.

I²C is a trademark of Philips Semiconductor.