

# **WAN PLL WITH DUAL REFERENCE INPUTS** *IDT82V3002A*

### FEATURES

- Supports AT&T TR62411 and Telcordia GR-1244-CORE Stra**tum 3, Stratum 4 Enhanced and Stratum 4 timing for DS1 interfaces**
- **ï Supports ITU-T G.813 Option 1 clocks for 2048 kbit/s interfaces**
- **ï Supports ITU-T G.812 Type IV clocks for 1544 kbit/s interface and 2048 kbit/s interfaces**
- **ï Supports ETSI ETS 300 011, TBR 4, TBR 12 and TBR 13 timing for E1 interface**
- **ï Selectable input reference signal: 8 kHz, 1.544 MHz or 2.048 MHz**
- **ï Accepts reference inputs from two independent sources**
- **ï Provides eight types of clock signals: C1.5o, C3o, C2o, C4o, C6o, C8o, C16o and C32o**
- **ï Provides six types of 8 kHz framing pulses: F0o, F8o, F16o, F32o, RSP and TSP**
- **ï Holdover frequency accuracy of 0.025 ppm**
- **ï Phase slope of 5 ns/125 µs**
- **ï Attenuates wander from 2.1 Hz**
- **Fast Lock mode**
- **ï Provides Time Interval Error (TIE) correction**
- **ï MTIE of 600 ns**
- **ï JTAG boundary scan**
- **ï Holdover status indication**
- **ï Freerun status indication**
- **ï Normal status indication**
- **ï Lock status indication**
- **ï Input primary reference quality indication**
- **ï 3.3 V operation with 5 V tolerant I/O**
- **ï Package available: 56-pin SSOP (Green option available)**

## DESCRIPTION

The IDT82V3002A is a WAN PLL with dual reference inputs. It contains a Digital Phase-Locked Loop (DPLL), which generates ST-BUS clocks and framing signals that are phase locked to a 2.048 MHz, 1.544 MHz or 8 kHz input reference.

The IDT82V3002A provides eight types of clock signals (C1.5o, C3o, C6o, C2o, C4o, C8o, C16o, C32o) and six types of framing signals (F0o, F8o, F16o, F32o, RSP, TSP) for the multitrunk T1 and E1 primary rate transmission links.

The IDT82V3002A is compliant with AT&T TR62411, Telcordia GR-1244-CORE Stratum 3, Stratum 4 Enhanced and Stratum 4, ETSI ETS 300 011, ITU-T G.813 Option 1 for 2048 kbit/s interface, and ITU-T G.812

Type IV clocks for 1544 kbit/s interface and 2048 kbit/s interface. It meets the jitter/wander tolerance, jitter/wander transfer, intrinsic jitter/wander, frequency accuracy, capture range, phase change slope, holdover frequency accuracy and MTIE (Maximum Time Interval Error) requirements for these specifications.

The IDT82V3002A can be used in synchronization and timing control for T1 and E1 systems, or used as ST-BUS clock and frame pulse sources. It can also be used in access switch, access routers, ATM edge switches, wireless base station controllers, or IADs (Integrated Access Devices), PBXs and line cards.

## FUNCTIONAL BLOCK DIAGRAM



<span id="page-1-1"></span><span id="page-1-0"></span>*Figure - 1 Block Diagram*

# **TABLE OF CONTENTS**



# **LIST OF FIGURES**



# **LIST OF TABLES**



### <span id="page-5-0"></span>1 IDT82V3002A PIN CONFIGURATION



<span id="page-5-1"></span>*Figure - 2 IDT82V3002A SSOP56 Package Pin Assignment*

# <span id="page-6-0"></span>2 PIN DESCRIPTION

### <span id="page-6-1"></span>**Table - 1 Pin Description**



### **Table - 1 Pin Description (Continued)**



### **Table - 1 Pin Description (Continued)**



## <span id="page-9-0"></span>3 FUNCTIONAL DESCRIPTION

The IDT82V3002A is a WAN PLL with dual reference inputs, providing timing (clock) and synchronization (framing) signals to interface circuits for T1 and E1 Primary Rate Digital Transmission links. See [Figure - 1.](#page-1-1) The detail is described in the following sections.

### <span id="page-9-1"></span>**3.1 STATE CONTROL CIRCUIT**

The State Control Circuit is an important part of the IDT82V3002A. As shown in [Figure - 3,](#page-9-2) the State Control Circuit outputs signals to enable/disable the TIE Control Block and control the operation mode of the DPLL Block based on MODE\_sel0 and MODE\_sel1, IN\_sel, TIE\_en pins and the result of the Invalid Input Signal Detection.



*Figure - 3 State Control Block*

<span id="page-9-2"></span>The IDT82V3002A has three possible modes of operation: Normal, Holdover and Freerun. The mode selection pins, MODE sel1 and MODE sel0, select the operation mode. See [Table - 2.](#page-9-3)

### <span id="page-9-4"></span><span id="page-9-3"></span>**Table - 2 Operating Modes and Status**



#### **Table - 2 Operating Modes and Status**



[Figure - 4](#page-10-3) shows the state control diagram. All state changes occur synchronously on the rising edge of F8o. Three operating modes, Normal (S1), Holdover (S3) and Freerun (S0), can be switched from one to another by changing the MODE sel0 and MODE sel1 logic levels.

The mode changes between Normal (S1) and Auto-Holdover (S2) are triggered by the Invalid Input Reference Detection Circuit and irrelative to the logic levels on MODE\_sel0 and MODE\_sel1 pins. That is, at the stage of S1, the operating mode will be changed automatically from Normal (S1) to Auto-Holdover (S2) if an invalid input reference is detected (input reference is out of the capture range). At the stage of S2, if a transient on the IN\_sel pin is detected, the device will change to the Short Time Holdover Mode (S4) with the TIE Control Block disabled; otherwise, the device will be changed back to Normal (S1) automatically if the input reference becomes valid. Refer to ["Invalid Input Signal](#page-11-4) [Detection"](#page-11-4) for more information.

The mode changes between Normal (S1) and Short Time Holdover (S4) is determined by whether there is a transient on the IN sel pin. If the input reference is switched from one to the other, a transient voltage will occur at the In sel pin, which makes the device change from Normal (S1) to Short Time Holdover (S4) automatically. See ["Reference Input](#page-11-2) [Switch"](#page-11-2) for details.

When the operating mode is changed from one to another, the TIE control block will be disabled automatically as shown in [Figure - 4,](#page-10-3) except the changes from Holdover (S3), Auto-Holdover (S2), or Short Time Holdover (S4) to Normal (S1).



\* Note: After reset, Mode\_sel1 and Mode\_sel0 should be initially set to '10' or '00'.

#### *Figure - 4 State Control Diagram*

#### <span id="page-10-3"></span><span id="page-10-0"></span>**3.1.1 NORMAL MODE**

Normal Mode is typically used when a slave clock source synchronized to the network is required.

In this mode, the IDT82V3002A provides timing (C1.5o, C3o, C2o, C4o, C6o, C8o, C16o and C32o) and synchronization (F0o, F8o, F16o, F32o, TSP, RSP) signals, which are synchronous to the input reference. The input reference signals have a nominal frequency of 8 kHz, 2.048 MHz or 1.544 MHz.

From a reset condition, the IDT82V3002A will take 30 seconds at most to make the output signals synchronous (phase locked) to the input reference.

Whenever the IDT82V3002A enters Normal Mode, it will give an indication by setting the NORMAL pin to high.

#### <span id="page-10-1"></span>**3.1.2 FAST LOCK MODE**

Fast Lock Mode is a submode of Normal Mode. It is used to allow the IDT82V3002A to lock to a reference more quickly than Normal Mode will do. Typically, the DPLL will lock to the input reference within 500 ms if the FLOCK pin is high.

#### <span id="page-10-2"></span>**3.1.3 HOLDOVER MODE**

Holdover Mode is typically used for short duration (e.g., 2 seconds) while network synchronization is temporarily disrupted.

In Holdover Mode, the IDT82V3002A provides timing and synchronization signals, which are not locked to the external reference signal but based on storage techniques. The storage value is determined while the device is in Normal Mode and locked to the external reference signal.

In Normal Mode, when the output signal is locked to the input reference signal, a numerical value corresponding to the output frequency is stored alternately in two memory locations every 30 ms. When the device is switched into Holdover Mode, the stored value in memory from between 30 ms and 60 ms is used to set the output frequency of the device.

The frequency accuracy in Holdover Mode is  $\pm 0.025$  ppm, which

corresponds to the worst case of 18 frame (125 µs per frame) slips in 24 hours. This meets AT&T TR62411 and Telcordia GR-1244-CORE Stratum 3 requirement of  $\pm 0.37$  ppm (255 frame slips per 24 hours).

The HOLDOVER pin will be set to logic high whenever the IDT82V3002A goes into Holdover Mode.

#### <span id="page-11-0"></span>**3.1.4 FREERUN MODE**

Freerun Mode is typically used when a master clock source is required, or a system is just powered up and the network synchronization has not been achieved.

In Freerun Mode, the IDT82V3002A provides timing and synchronization signals which are based on the master clock frequency (OSCi) only and not synchronized to the input reference signal.

The accuracy of the output clock is equal to the accuracy of the master clock (OSCi). So if a  $\pm 32$  ppm output clock is required, the master clock must also be  $\pm 32$  ppm. Refer to ["OSC"](#page-15-3) for more information.

The FREERUN pin will go high whenever the IDT82V3002A works in Freerun Mode.

### <span id="page-11-1"></span>**3.2 FREQUENCY SELECT CIRCUIT**

The input reference can be 8 kHz, 1.544 MHz or 2.048 MHz. As shown in [Table - 3](#page-11-6), the F\_sel1 and F\_sel0 pins determine which of the three frequencies is selected. Note that both the reference inputs Fref0 and Fref1 must have the same frequency applied to them. Every time the frequency is changed, the device must be reset to make the change effective.



#### <span id="page-11-9"></span><span id="page-11-6"></span>**Table - 3 Input Reference Frequency Selection**

### <span id="page-11-2"></span>**3.3 REFERENCE INPUT SWITCH**

The IDT82V3002A accepts two simultaneous reference input signals, Fref0 and Fref1, and operates on their falling edges. The reference is selected by the IN\_sel pin, as shown in [Table - 4.](#page-11-7) The selected reference signal is sent to the TIE control block, Reference Input Monitor and Invalid Input Signal Detection block to be further processed.

<span id="page-11-8"></span><span id="page-11-7"></span>**Table - 4 Reference Input Switch Control** 



When a transient voltage occurs at the IN\_sel pin, the IDT82V3002A will automatically switch to the Short Time Holdover Mode (S4) with the TIE Control Block disabled. At the S4 stage, if no transient occurs on the IN sel pin, the reference signal will be changed from one to the other and the device will switch back to Normal Mode (S1) automatically. During the change from S4 to S1, the TIE Control Block can be manually enabled or disabled. See [Figure - 4](#page-10-3) for details.

### <span id="page-11-3"></span>**3.4 REFERENCE INPUT MONITOR**

Telcordia GR-1244-CORE standard recommends that a DPLL should be able to reject the references that are off the nominal frequency by more than ±12 ppm. The IDT82V3002A monitors the TIE Control Block input frequency and outputs a signal on the MON\_out pin to indicate the result. Whenever the reference is off the nominal frequency by more than  $\pm$ 12 ppm, the MON\_out pin will go high. The MON\_out signal is updated every 2 seconds.

### <span id="page-11-4"></span>**3.5 INVALID INPUT SIGNAL DETECTION**

This circuit monitors the input reference signal into the IDT82V3002A. The IDT82V3002A will automatically enter Holdover Mode (Auto-Holdover) if the incoming reference signal is out of the capture range (See Table -  $8$ ), including a complete loss of input reference, or a large frequency shift in the input reference. When the input reference returns to normal, the DPLL will return to Normal Mode. In Holdover Mode, the output signal of the IDT82V3002A is based on the output signal 30 ms to 60 ms prior to entering Holdover Mode. The amount of phase drift in Holdover Mode is negligible because Holdover Mode is very accurate (e.g., 0.025 ppm). Consequently, the phase delay between the input and output after switching back to Normal Mode is preserved.

### <span id="page-11-5"></span>**3.6 TIE CONTROL BLOCK**

If the current reference is badly damaged or lost, it is necessary to use the other reference or the one generated by the storage techniques instead. But when switching the reference, a step change in phase on the input reference will occur. And a step change in phase at the input of the DPLL would lead to unacceptable phase changes in the output signals. The TIE control block, when enabled, prevents a step change in phase on the input reference signals from causing a step change in phase at the output of the DPLL block. [Figure - 5](#page-12-0) shows the TIE Control Block diagram.





<span id="page-12-0"></span>The TIE Control Block will work under the control of the Step Generation circuit when it is enabled manually or automatically (by the TIE en pin or TIE auto-enable logic generated by the State Control Circuit).

The selected reference signal is compared with the feedback signal (current output feedback from the Frequency Select Circuit) by the Measure Circuit. The phase difference between the input reference and the feedback signal is sent to the Storage Circuit for TIE correction. The Trigger Circuit generates a virtual reference with the phase corrected to the same position as the previous reference according to the value stored in the Storage Circuit. With this TIE correction mechanism, the reference is switched without generating a step change in phase.

[Figure - 6](#page-12-1) shows the phase transient that would result if a reference switch is performed with the TIE Control Block enabled.



*Figure - 6 Reference Switch with TIE Control Block Enabled*

<span id="page-12-1"></span>The phase difference in the Storage Circuit can be cleared by applying a logic low pulse to the TCLR pin. The reset pulse should be at least 300 ns.

When the IDT82V3002A primarily enters Holdover Mode for short time periods and then turns back to Normal Mode, the TIE Control Circuit should not be enabled. This will prevent undesired accumulated phase change between the input and output.

If the TIE Control Block is disabled manually or automatically during

the reference switching, the phase of the output signal will align with that of the new reference. The phase slope is limited to 5 ns per 125  $\mu$ s. [Figure - 7](#page-13-0) shows the phase transient resulting from a reference switch with the TIE Control Block disabled.



<span id="page-13-0"></span>*Figure - 7 Reference Switch with TIE Control Block Disabled*

a Limiter, a Loop Filter, a Digital Control Oscillator and Dividers.

<span id="page-14-0"></span>As shown in [Figure - 8,](#page-14-5) the DPLL Block consists of a Phase Detector,





### <span id="page-14-5"></span><span id="page-14-1"></span>**3.7.1 PHASE DETECTOR (PHD)**

In Normal Mode, the Phase Detector compares the virtual reference signal from the TIE Control Circuit with the feedback signal from the Frequency Select Circuit, and outputs an error signal corresponding to the phase difference between the two. This error signal is then sent to the Limiter circuit for phase slope control.

The feedback signal can be 8 kHz, 2.048 MHz or 1.544 MHz, as selected by F\_sel1 and F\_sel0 pins. Refer to [Table - 3](#page-11-6) for details.

In Freerun or Holdover Mode, the Frequency Select Circuit, the Phase Detector and the Limiter are not active and the input reference signals are not used.

#### <span id="page-14-2"></span>**3.7.2 LIMITER**

The Limiter is used to ensure that the DPLL responds to all input transient conditions with a maximum output phase slope of 5 ns per 125 µs. This well meets AT&T TR62411 and Telcordia GR-1244-CORE specifications, which specify the maximum phase slope of 7.6 ns per 125 µs and 81 ns per 1.326 ms respectively.

In Normal Mode, the Limiter receives the error signal from the Phase

Detector, limits the phase slope within 5 ns per 125 µs and sends the limited signal to the Loop Filter.

The fast lock mode is a submode of Normal Mode. By setting the FLOCK pin to high, the device will enter fast lock mode. In this mode, the Limiter is disabled and the DPLL will lock to the incoming reference within 500 ms.

#### <span id="page-14-3"></span>**3.7.3 LOOP FILTER**

The Loop Filter ensures that the jitter transfer meets ETS 300 011 and AT&T TR62411 requirements. This Loop Filter works similarly to a first order low pass filter with 2.1 Hz cutoff frequency for the three valid input reference signals (8 kHz, 2.048 MHz or 1.544 MHz).

The output of the Loop Filter goes to the Digital Control Oscillator directly or via the Fraction blocks, in which E1, T1 and C6 signals are generated.

#### <span id="page-14-4"></span>**3.7.4 FRACTION BLOCK**

By applying some algorithms to the incoming E1 signal, the Fraction C6 and Fraction T1 blocks generate C6 and T1 signals respectively.

#### <span id="page-15-0"></span>**3.7.5 DIGITAL CONTROL OSCILLATOR (DCO)**

In Normal Mode, the DCO receives three limited and filtered signals from Loop Filter or Fraction blocks. Based on the received signals, the DCO generates three digital outputs, 25.248 MHz, 32.768 MHz and 24.704 MHz for C6, E1 and T1 divider respectively.

In Holdover mode, the DCO is running at the same frequency which is generated by using the storage techniques.

In Freerun mode, the DCO is running at the same frequency as that of the master clock.

### <span id="page-15-1"></span>**3.7.6 LOCK INDICATOR**

In Normal Mode, the LOCK pin will be set to high only when the following equation is satisfied:

$$
|f_{out} - f_{in}| \leq 0.4 \text{ ppm}
$$

 $f_{\text{out}}$  = the average frequency of the output clock signal from the DPLL (within 2 seconds)

f in = the average frequency of the input reference (within 2 seconds) In other operation modes, the LOCK pin remains low.

### <span id="page-15-2"></span>**3.7.7 OUTPUT INTERFACE**

The Output Interface uses three output signals of the DCO to generate eight types of clock signals and six types of framing signals totally.

The 32.768 MHz signal is used by the E1\_divider to generate five types of clock signals (C2o,  $\overline{C40}$ , C8o,  $\overline{C160}$  and  $\overline{C320}$ ) with nominal 50% duty cycle and six types of framing signals (F0o, F8o, F16o, F32o, RSP and TSP).

The 24.704 MHz signal is used by the T1\_divider to generate two types of T1 signals (C1.5o and  $\overline{C30}$ ) with nominal 50% duty cycle.

The 25.248 MHz signal is used by the C6\_divider to generate a C6o signal with nominal 50% duty cycle.

All these output signals are synchronous to F8o.

### <span id="page-15-3"></span>**3.8 OSC**

The IDT82V3002A can use a clock as the master timing source.

In Freerun Mode, the frequency tolerance at the clock outputs is identical to that of the source at the OSCi pin. For applications not requiring an accurate Freerun Mode, the tolerance of the master timing source may be  $\pm 100$  ppm. For applications requiring an accurate Freerun Mode, such as AT&T TR62411, the tolerance of the master timing source must be no greater than ±32 ppm.

The desired capture range should be taken into consideration when determining the accuracy of the master timing source. The sum of the accuracy of the master timing source and the capture range of the IDT82V3002A will always equal 230 ppm. For example, if the master timing source is 100 ppm, the capture range will be 130 ppm.

#### <span id="page-15-4"></span>**3.8.1 CLOCK OSCILLATOR**

When selecting a clock oscillator, numerous parameters must be

considered, including absolute frequency, frequency change over temperature, output rise and fall times, output levels and duty cycle.

For applications requiring  $\pm 32$  ppm clock accuracy, the following clock oscillator module may be used.



The output clock should be connected directly (not AC coupled) to the OSCi input of the IDT82V3002A, and the OSCo output should be left open as shown in [Figure - 9](#page-15-7).





### <span id="page-15-7"></span><span id="page-15-5"></span>**3.9 JTAG**

The IDT82V3002A supports IEEE 1149.1 JTAG Scan.

### <span id="page-15-6"></span>**3.10 RESET CIRCUIT**

A simple power up reset circuit is shown in [Figure - 10](#page-15-8). Resistor Rp is used for protection only and limits current into the RST pin during power down conditions. The reset low time is not critical but should be greater than 300 ns. In [Figure - 10](#page-15-8), the reset low time is about 50  $\mu$ s.



<span id="page-15-8"></span>*Figure - 10 Power-Up Reset Circuit*

#### <span id="page-16-2"></span>**IDT82V3002A WAN PLL WITH DUAL REFERENCE INPUT**

### <span id="page-16-0"></span>**3.11 POWER SUPPLY FILTERING TECHNIQUES**

To achieve optimum jitter performance, power supply filtering is required to minimize supply noise modulation of the output clocks. The common sources of power supply noise are switching power supplies and the high switching noise from the outputs to the internal PLL. The 82V3002A provides separate power pins: V<sub>DDA</sub> and V<sub>DDD</sub>. V<sub>DDA</sub> pins are for the internal analog PLL, and  $V_{\text{DDD}}$  pins are for the core logic as well as I/O driver circuits.

To minimize switching power supply noise generated by the switching regulator, the power supply output should be filtered with sufficient bulk capacity to minimize ripple and 0.1 uF (0402 case size, ceramic) capacitors to filter out the switching transients.

For the 82V3002A, the decoupling for  $V_{DDA}$  and  $V_{DDD}$  are handled individually.  $V_{\text{DDD}}$  and  $V_{\text{DDA}}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. [Figure - 11](#page-16-1) illustrates how bypass capacitor and ferrite bead should be connected to each power pin.

The analog power supply  $V_{\text{DDA}}$  should have low impedance. This can be achieved by using one 10 uF (1210 case size, ceramic) and at least two 0.1 uF (0402 case size, ceramic) capacitors in parallel. The 0.1 uF (0402 case size, ceramic) capacitors must be placed next to the  $V<sub>DDA</sub>$  pins and as close as possible. Note that the 10 uF capacitor must be of 1210 case size, and it must be ceramic for lowest possible ESR (Effective Series Resistance). The 0.1 uF should be of case size 0402, which offers the lowest ESL (Effective Series Inductance) to achieve low impedance towards the high speed range.

For  $V_{\text{DDD}}$ , at least three 0.1 uF (0402 case size, ceramic) and one 10 uF (1210 case size, ceramic) capacitors are recommended. The 0.1 uF capacitors should be placed as close to the  $V_{\text{DDD}}$  pins as possible.

Please refer to evaluation board schematic for details.



<span id="page-16-1"></span>*Figure - 11 IDT82V3002A Power Decoupling Scheme*

### <span id="page-17-0"></span>4 MEASURES OF PERFOR-MANCE

The following are some synchronizer performance indicators and their corresponding definitions.

### <span id="page-17-1"></span>**4.1 INTRINSIC JITTER**

Intrinsic jitter is the jitter produced by the synchronizing circuit and is measured at its output. It is measured by applying a reference signal with no jitter to the input of the device, and measuring its output jitter. Intrinsic jitter may also be measured when the device is in a nonsynchronizing mode, such as free running or holdover, by measuring the output jitter of the device. Intrinsic jitter is usually measured with various band limiting filters depending on the applicable standards. In the IDT82V3002A, the intrinsic Jitter is limited to less than 0.02 UI on the 2.048 MHz and 1.544 MHz clocks.

### <span id="page-17-2"></span>**4.2 JITTER TOLERANCE**

Jitter tolerance is a measure of the ability of a DPLL to operate properly (i.e., remain in lock and or regain lock in the presence of large jitter magnitudes at various jitter frequencies) when jitter is applied to its reference. The applied jitter magnitude and jitter frequency depends on the applicable standards.

### <span id="page-17-3"></span>**4.3 JITTER TRANSFER**

Jitter transfer or jitter attenuation refers to the magnitude of jitter at the output of a device for a given amount of jitter at the input of the device. Input jitter is applied at various amplitudes and frequencies, and output jitter is measured with various filters depending on the applicable standards.

For the IDT82V3002A, two internal elements determine the jitter attenuation. This includes the internal 2.1 Hz low pass loop filter and the phase slope limiter. The phase slope limiter limits the output phase slope to 5 ns/125 µs. Therefore, if the input signal exceeds this rate, such as for very large amplitude low frequency input jitter, the maximum output phase slope will be limited (i.e., attenuated) to 5 ns/125 µs.

The IDT82V3002A has fourteen outputs with three possible input frequencies for a total of 42 possible jitter transfer functions. Since all outputs are derived from the same signal, the jitter transfer values for three cases, 8 kHz to 8 kHz, 1.544 MHz to 1.544 MHz and 2.048 MHz to 2.048 MHz can be applied to all outputs.

It should be noted that 1 UI at 1.544 MHz is 644 ns, which is not equal to 1 UI at 2.048 MHz, which is 488 ns. Consequently, a transfer value using different input and output frequencies must be calculated in common units (e.g., seconds).

Using the above method, the jitter attenuation can be calculated for all combinations of inputs and outputs based on the three jitter transfer functions provided. Note that the resulting jitter transfer functions for all combinations of inputs (8 kHz, 1.544 MHz, 2.048 MHz) and outputs (8 kHz, 1.544 MHz, 3.088 MHz, 6.312 MHz, 2.048 MHz, 4.096 MHz, 8.192 MHz, 16.384 MHz, 32.768 MHz) for a given input signal (jitter frequency and jitter amplitude) are the same.

Since intrinsic jitter is always present, jitter attenuation will appear to be lower for small input jitter signals than for large ones. Consequently, accurate jitter transfer function measurements are usually made with

large input jitter signals (e.g., 75% of the specified maximum jitter tolerance).

### <span id="page-17-4"></span>**4.4 FREQUENCY ACCURACY**

Frequency accuracy is defined as the absolute tolerance of an output clock signal when it is not locked to an external reference, but is operating in a free running mode. For the IDT82V3002A, the Freerun accuracy is equal to the Master Clock (OSCi) accuracy.

### <span id="page-17-5"></span>**4.5 HOLDOVER ACCURACY**

Holdover accuracy is defined as the absolute tolerance of an output clock signal, when it is not locked to an external reference signal, but is operating using storage techniques. For the IDT82V3002A, the storage value is determined while the device is in Normal Mode and locked to an external reference signal.

The absolute Master Clock (OSCi) accuracy of the IDT82V3002A does not affect Holdover accuracy, but the change in OSCi accuracy while in Holdover Mode does.

### <span id="page-17-6"></span>**4.6 CAPTURE RANGE**

Also referred to as pull-in range. This is the input frequency range over which the synchronizer must be able to pull into synchronization. The IDT82V3002A capture range is equal to  $\pm 230$  ppm minus the accuracy of the master clock (OSCi). For example, a 32 ppm master clock results in a capture range of 198 ppm.

The Telcordia GR-1244-CORE standard, recommends that the DPLL should be able to reject references that are off the nominal frequency by more than ±12 ppm. The IDT82V3002A provides one pin, MON\_out, to indicate whether the primary reference are within  $\pm 12$  ppm of the nominal frequency.

### <span id="page-17-7"></span>**4.7 LOCK RANGE**

This is the input frequency range over which the synchronizer must be able to maintain synchronization. The lock range is equal to the capture range for the IDT82V3002A.

### <span id="page-17-8"></span>**4.8 PHASE SLOPE**

Phase slope is measured in seconds per second and is the rate at which a given signal changes phase with respect to an ideal signal. The given signal is typically the output signal. The ideal signal is of constant frequency and is nominally equal to the value of the final output signal or final input signal.

### <span id="page-17-9"></span>**4.9 TIME INTERVAL ERROR (TIE)**

TIE is the time delay between a given timing signal and an ideal timing signal.

### <span id="page-17-10"></span>**4.10 MAXIMUM TIME INTERVAL ERROR (MTIE)**

MTIE is the maximum peak to peak delay between a given timing signal and an ideal timing signal within a particular observation period.

### **IDT82V3002A WAN PLL WITH DUAL REFERENCE INPUT**

### <span id="page-18-0"></span>**4.11 PHASE CONTINUITY**

Phase continuity is the phase difference between a given timing signal and an ideal timing signal at the end of a particular observation period. Usually, the given timing signal and the ideal timing signal are of the same frequency. Phase continuity applies to the output of the synchronizer after a signal disturbance due to a mode change. The observation period is usually the time from the disturbance, to just after the synchronizer has settled to a steady state.

In the case of the IDT82V3002A, the output signal phase continuity is maintained to within  $\pm 5$  ns at the instance (over one frame) of all mode changes. The total phase shift, depending on the type of mode change, may accumulate up to 200 ns over many frames. The rate of change of the 200 ns phase shift is limited to a maximum phase slope of approximately 5 ns/125 µs. This meets AT&T TR62411 maximum phase slope requirement of 7.6 ns/125 µs and Telcordia GR-1244-CORE (81 ns/1.326 ms).

### <span id="page-18-1"></span>**4.12 PHASE LOCK TIME**

This is the time it takes the synchronizer to phase lock to the input

signal. Phase lock occurs when the input signal and output signal are not changing in phase with respect to each other (not including jitter).

Lock time is very difficult to determine because it is affected by many factors, which include:

- i) Initial input to output phase difference
- ii) Initial input to output frequency difference
- iii) Synchronizer loop filter
- iv) Synchronizer limiter

Although a short lock time is desirable, it is not always possible to achieve due to other synchronizer requirements. For instance, better jitter transfer performance is achieved with a lower frequency loop filter which increases lock time. And better (smaller) phase slope performance (limiter) results in longer lock times. The IDT82V3002A loop filter and limiter were optimized to meet the AT&T TR62411 jitter transfer and phase slope requirements. Consequently, phase lock time, which is not a standards requirement, may be longer than in other applications. See [Table - 8](#page-20-3) for Maximum Phase Lock Time.

The IDT82V3002A provides a fast lock pin (FLOCK), which enables the DPLL to lock to an incoming reference within approximately 500 ms when set high.

# <span id="page-19-0"></span>5 TEST SPECIFICATIONS

### <span id="page-19-1"></span>**Table - 5 Absolute Maximum Ratings\*\***



#### **Note:**

Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### <span id="page-19-2"></span>**Table - 6 Recommended DC Operating Conditions\*\***



### <span id="page-19-3"></span>**Table - 7 DC Electrical Characteristics\*\***



### <span id="page-20-0"></span>**5.1 AC ELECTRICAL CHARACTERISTICS**

### <span id="page-20-3"></span><span id="page-20-1"></span>**Table - 8 Performance\*\***



**\*\*Note:**

Voltages are with respect to ground  $(V_{ss})$  unless otherwise stated.

### <span id="page-20-2"></span>**Table - 9 Intrinsic Jitter Unfiltered**



### <span id="page-21-0"></span>**Table - 10 C1.5o (1.544 MHz) Intrinsic Jitter Filtered**



#### <span id="page-21-1"></span>**Table - 11 C2o (2.048 MHz) Intrinsic Jitter Filtered**



### <span id="page-21-2"></span>**Table - 12 8 kHz Input to 8 kHz Output Jitter Transfer**



### <span id="page-21-3"></span>**Table - 13 1.544 MHz Input to 1.544 MHz Output Jitter Transfer**



### <span id="page-22-0"></span>**Table - 14 2.048 MHz Input to 2.048 MHz Output Jitter Transfer**



### <span id="page-22-1"></span>**Table - 15 8 kHz Input Jitter Tolerance**



### <span id="page-22-2"></span>**Table - 16 1.544 MHz Input Jitter Tolerance**



### <span id="page-23-0"></span>**Table - 17 2.048 MHz Input Jitter Tolerance**



#### **\*Notes:**

Voltages are with respect to ground  $(V_{SS})$  unless otherwise stated.

Supply voltage and operating temperature are as per Recommended Operating Conditions.

Timing parameters are as per AC Electrical Characteristics - Timing Parameter Measurement Voltage Levels

- 1. Fref0 reference input selected.
- 2. Fref1 reference input selected.
- 3. Normal Mode selected.
- 4. Holdover Mode selected.
- 5. Freerun Mode selected.
- 6. 8 kHz Frequency Mode selected.
- 7. 1.544 MHz Frequency Mode selected.
- 8. 2.048 MHz Frequency Mode selected.
- 9. Master clock input OSCi at 20 MHz ±0 ppm.
- 10. Master clock input OSCi at 20 MHz ±32 ppm.
- 11. Master clock input OSCi at 20 MHz ±100 ppm.
- 12. Selected reference input at  $\pm 0$  ppm.
- 13. Selected reference input at  $\pm 32$  ppm.
- 14. Selected reference input at  $\pm 100$  ppm.
- 15. For Freerun Mode of  $\pm 0$  ppm.
- 16. For Freerun Mode of ±32 ppm.
- 17. For Freerun Mode of  $\pm 100$  ppm.
- 18. For capture range of  $\pm 230$  ppm.
- 19. For capture range of  $\pm$ 198 ppm.
- 20. For capture range of  $\pm 130$  ppm.
- 21. 25 pF capacitive load.
- 22. OSCi Master Clock jitter is less than 2 nspp, or 0.04 UIpp where 1 UIpp = 1/20 MHz.
- 23. Jitter on reference input is obtained at slightly higher input jitter amplitudes.
- 24. Applied jitter is sinusoidal.
- 25. Minimum applied input jitter magnitude to regain synchronization.
- 26. Loss of synchronization is obtained at slightly higher input jitter amplitudes.
- 27. Within 10 ms of the state, reference or input change.
- 28. 1 UIpp = 125 µs for 8 kHz signals.
- 29. 1 UIpp = 648 ns for 1.544 MHz signals.
- 30. 1 UIpp = 488 ns for 2.048 MHz signals.
- 31. 1 UIpp = 323 ns for 3.088 MHz signals.
- 32. 1 UIpp = 244 ns for 4.096 MHz signals.
- 33. 1 UIpp = 122 ns for 8.192 MHz signals.
- 34. 1 UIpp = 61 ns for 16.484 MHz signals.
- 35. 1 UIpp = 30 ns for 32.968 MHz signals.
- 36. No filter.
- 37. 40 Hz to 100 kHz bandpass filter.
- 38. With respect to reference input signal frequency.
- 39. After chip reset or TIE reset.
- 40. Master clock duty 40% to 60%.
- 41. Prior to Holdover Mode, device as in Normal Mode and phase locked.
- 42. With input frequency offset of 100 ppm.

# <span id="page-24-0"></span>6 TIMING CHARACTERISTICS

### <span id="page-24-1"></span>**Table - 18 Timing Parameter Measurement Voltage Levels**



#### **Notes:**

- 1. Voltages are with respect to ground ( $V_{ss}$ ) unless otherwise stated.
- 2. Supply voltage and operating temperature are as per Recommended Operating Conditions.
- 3. Timing for input and output signals is based on the worst case result of the CMOS thresholds



#### <span id="page-24-2"></span>**Table - 19 Input / Output Timing**



### **Table - 19 Input / Output Timing (Continued)**





<span id="page-25-0"></span>*Figure - 12 Input to Output Timing (Normal Mode)*



<span id="page-26-0"></span>



<span id="page-27-1"></span><span id="page-27-0"></span>

*Figure - 15 Input Control Setup and Hold Timing*

# <span id="page-28-0"></span>7 ORDERING INFORMATION

DATASHEET DOCUMENT HISTORY



### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

**Corporate Headquarters**<br>
TOYOSU FORESIA, 3-2-24 Toyosu,<br>
Koto-ku, Tokyo 135-0061, Japan<br>
Koto-ku, Tokyo 135-0061, Japan www.renesas.com office, please visit:

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales www.renesas.com/contact/