





Support & training



OPA210, OPA2210 SBOS924H – SEPTEMBER 2018 – REVISED AUGUST 2021

## **OPAx210 2.2-nV**/ $\sqrt{\text{Hz}}$ Precision, Low-Power, 36-V Operational Amplifiers

### 1 Features

- Precision super beta input performance:
  - Low offset voltage: 5 µV (typical)
  - Ultra-low drift: 0.1 µV/°C (typical)
  - Low input bias current: 0.3 nA (typical)
- · Ultra-low noise:
  - Low 0.1-Hz to 10-Hz noise: 90 nV<sub>PP</sub>
  - Low voltage noise: 2.2 nV/ $\sqrt{\text{Hz}}$  at 1 kHz
- High CMRR: 132 dB (minimum)
- Gain bandwidth product: 18 MHz
- Slew rate: 6.4 V/µs
- Low quiescent current: 2.5 mA/channel (maximum)
- Short-circuit current: ±65 mA
- Wide supply range: ±2.25 V to ±18 V
- No phase reversal
- Rail-to-rail output
- · Industry-standard packages

## 2 Applications

- Ultrasound scanner
- Multiparameter patient monitor
- Merchant network and server PSU
- Semiconductor test
- Spectrum analyzer
- Lab and field instrumentation
- Data acquisition (DAQ)
- Professional microphone and wireless systems

## **3 Description**

The OPA210 and OPA2210 (OPAx210) are the next generation of OPAx209 operational amplifier (op amp). The OPAx210 precision op amps are built on TI's precision, super-beta, complementary bipolar semiconductor process, which offers ultra-low flicker noise, low offset voltage, and low offset voltage temperature drift.

The OPAx210 achieve very low voltage noise density (2.2 nV/ $\sqrt{Hz}$ ) while consuming only 2.5 mA (maximum) per amplifier. These devices also offer rail-to-rail output swing, which helps maximize dynamic range.

In precision data-acquisition applications, the OPAx210 provide fast settling time to 16-bit accuracy, even for 10-V output swings. Excellent ac performance, combined with only 35  $\mu$ V (maximum) of offset and 0.6  $\mu$ V/°C (maximum) drift over temperature, makes the OPAx210 an excellent choice for high-speed, high-precision applications.

The OPAx210 are specified over a wide dual powersupply range of  $\pm 2.25$  V to  $\pm 18$  V, or single-supply operation from 4.5 V to 36 V, are specified from  $-40^{\circ}$ C to  $\pm 125^{\circ}$ C.

| Device information |                        |                   |  |  |  |
|--------------------|------------------------|-------------------|--|--|--|
| PART NUMBER        | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |  |
|                    | SOIC (8)               | 2.90 mm × 1.60 mm |  |  |  |
| OPA210             | SOT-23 (5)             | 2.90 mm × 1.60 mm |  |  |  |
|                    | VSSOP (8)              | 3.00 mm × 3.00 mm |  |  |  |
|                    | SOIC (8)               | 4.90 mm × 3.91 mm |  |  |  |
| OPA2210            | VSSOP (8)              | 3.00 mm × 3.00 mm |  |  |  |
|                    | WSON (8)               | 3.00 mm × 3.00 mm |  |  |  |

#### **Device Information**

(1) For all available packages, see the package option addendum at the end of the data sheet.



**OPAx210 Offset Voltage Drift Distribution** 



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



## **Table of Contents**

| 1 Features                           | 1  |
|--------------------------------------|----|
| 2 Applications                       | 1  |
| 3 Description                        | 1  |
| 4 Revision History                   | 2  |
| 5 Pin Configuration and Functions    | 3  |
| 6 Specifications                     | 4  |
| 6.1 Absolute Maximum Ratings         | 4  |
| 6.2 ESD Ratings                      | 4  |
| 6.3 Recommended Operating Conditions |    |
| 6.4 Thermal Information: OPA210      |    |
| 6.5 Thermal Information: OPA2210     | 5  |
| 6.6 Electrical Characteristics       | 6  |
| 6.7 Typical Characteristics          | 8  |
| 7 Detailed Description               | 15 |
| 7.1 Overview                         |    |
| 7.2 Functional Block Diagram         | 15 |
| 7.3 Feature Description              | 16 |
| 7.4 Device Functional Modes          | 18 |
|                                      |    |

| 8 Application and Implementation                      | . 19 |
|-------------------------------------------------------|------|
| 8.1 Application Information                           |      |
| 8.2 Typical Application                               |      |
| 8.3 System Example                                    |      |
| 9 Power Supply Recommendations                        |      |
| 10 Layout                                             | .23  |
| 10.1 Layout Guidelines                                |      |
| 10.2 Layout Example                                   |      |
| 11 Device and Documentation Support                   |      |
| 11.1 Device Support                                   | .24  |
| 11.2 Documentation Support                            |      |
| 11.3 Receiving Notification of Documentation Updates. |      |
| 11.4 Support Resources                                | . 25 |
| 11.5 Trademarks                                       |      |
| 11.6 Electrostatic Discharge Caution                  | . 25 |
| 11.7 Glossary                                         |      |
| 12 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 25 |
|                                                       |      |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision G (April 2021) to Revision H (August 2021)                                                                                                        | Page |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Changed OPA210 DBV (SOT-23-5) and DGK (VSSOP-8) packages from advanced information (prev production data (active)                                                      |      |
| С | hanges from Revision F (January 2021) to Revision G (April 2021)                                                                                                       | Page |
| • | Changed OPA210 D (SOIC-8) package from advanced information (preview) to production data (active Added OPA210 DBV (SOT-23-5) package as advanced information (preview) |      |
| С | hanges from Revision E (Novembver 2020) to Revision F (January 2021)                                                                                                   | Page |
| • | Added OPA210 device with D and DGK packages as advanced information (preview)                                                                                          | 1    |
| С | hanges from Revision D (January 2020) to Revision E (November 2020)                                                                                                    | Page |
| • | Changed OPA2210 DRG package from advanced information (preview) to production data (active)                                                                            | 1    |
| С | hanges from Revision C (September 2019) to Revision D (January 2020)                                                                                                   | Page |
| • | Added OPA2210 DRG package to data sheet as advanced information (preview)                                                                                              | 1    |
| С | changes from Revision B (March 2019) to Revision C (September 2019)                                                                                                    | Page |
| • | Changed super-ß to super beta for easier searching<br>Added SOIC package                                                                                               | 1    |
| С | hanges from Revision A (December 2018) to Revision B (February 2019)                                                                                                   | Page |
| • | Changed "OPAx145" to "OPA2210"                                                                                                                                         | 19   |
| • | Fixed link to TIDA-01427                                                                                                                                               |      |
| c | hanges from Revision * (September 2018) to Revision A (December 2018)                                                                                                  | Page |
| • | First release of production-data data sheet                                                                                                                            |      |
| _ |                                                                                                                                                                        |      |



## **5** Pin Configuration and Functions





Top View

# Figure 5-1. OPA210: D (8-Pin SOIC) and DGK (8-Pin VSSOP) Packages, Top View

|                        | PIN     |        | 1/0 | DESCRIPTION                     |  |
|------------------------|---------|--------|-----|---------------------------------|--|
| NAME SOIC, VSSOP SOT-2 |         | SOT-23 | I/O | DESCRIPTION                     |  |
| –IN                    | 2       | 4      | I   | Inverting input                 |  |
| +IN                    | 3       | 3      | I   | pninverting input               |  |
| NC                     | 1, 5, 8 | _      | _   | lo internal connection          |  |
| OUT                    | 6       | 1      | 0   | Output                          |  |
| V-                     | 4       | 2      | _   | legative (lowest) power supply  |  |
| V+                     | 7       | 5      | _   | Positive (highest) power supply |  |

#### Table 5-1. Pin Functions: OPA210



## Figure 5-3. OPA2210: D (SOIC-8), DGK (VSSOP-8), and DRG (WSON-8) Packages, Top View

Table 5-2. Pin Functions: OPA2210

| PIN   |     | I/O | DESCRIPTION                     |  |  |
|-------|-----|-----|---------------------------------|--|--|
| NAME  | NO. | //U | DESCRIPTION                     |  |  |
| –IN A | 2   | I   | nverting input, channel A       |  |  |
| +IN A | 3   | I   | oninverting input, channel A    |  |  |
| –IN B | 6   | I   | erting input, channel B         |  |  |
| +IN B | 5   | I   | ninverting input, channel B     |  |  |
| OUT A | 1   | 0   | Output, channel A               |  |  |
| OUT B | 7   | 0   | Output, channel B               |  |  |
| V–    | 4   | —   | Negative (lowest) power supply  |  |  |
| V+    | 8   | —   | Positive (highest) power supply |  |  |

Copyright © 2021 Texas Instruments Incorporated



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                       |              | MIN           | MAX | UNIT |
|-------------|---------------------------------------|--------------|---------------|-----|------|
| Voltage     | Supply voltage, $V_S = (V+) - (V-)$   |              |               | 40  |      |
|             | Signal input pins <sup>(2)</sup>      |              | (V–) – 0.5 (V |     | V    |
|             | Signal input pins                     | Differential |               | 1   |      |
| Current     | Signal input pins <sup>(2)</sup>      |              | -10           | 10  | mA   |
| Current     | Output short circuit <sup>(3)</sup>   |              | Continuo      | us  |      |
| Temperature | Junction, T <sub>J</sub>              |              |               | 150 | °C   |
|             | Storage temperature, T <sub>stg</sub> |              | -65           | 150 | C    |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the de vice. Theseare stress ratings only, which do not imply functional operation of the device at these or anyother conditions beyond those indicated under Recommended OperatingConditions. Exposure to absolute-maximum-rated conditions for extended periods mayaffect device reliability.

(2) For input voltages beyond the power-supply rails, voltage orcurrent must be limited.

(3) Short circuit to ground, one amplifier per package.

#### 6.2 ESD Ratings

|        |                         |                                                                                | VALUE | UNIT |
|--------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V      | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 | V    |
| V(ESD) | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safemanufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safemanufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                       | MIN   | MAX | UNIT |
|---------------------------------------|-------|-----|------|
| Specified voltage, V <sub>S</sub>     | ±2.25 | ±18 | V    |
| Specified temperature                 | -40   | 125 | °C   |
| Operating temperature, T <sub>A</sub> | -55   | 150 | °C   |



### 6.4 Thermal Information: OPA210

|                               |                                              |          | OPA210      |              |      |
|-------------------------------|----------------------------------------------|----------|-------------|--------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | D (SOIC) | DGK (VSSOP) | DBV (SOT-23) | UNIT |
|                               |                                              | 8 PINS   | 8 PINS      | 5 PINS       |      |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance       | 131.2    | 171.3       | 180.4        | °C/W |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 71.6     | 64.7        | 67.9         | °C/W |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 74.6     | 92.4        | 102.1        | °C/W |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter   | 22.4     | 10.4        | 10.4         | °C/W |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 73.8     | 90.9        | 100.3        | °C/W |
| R <sub>0JC(bottom)</sub>      | Junction-to-case (bottom) thermal resistance | N/A      | N/A         | N/A          | °C/W |

(1) For more information about traditional and new thermalmetrics, see the Semiconductor and ICPackage Thermal Metrics application report.

#### 6.5 Thermal Information: OPA2210

|                       |                                              |        | OPA2210     |           |      |
|-----------------------|----------------------------------------------|--------|-------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                |        | DGK (VSSOP) | DRG (SON) | UNIT |
|                       |                                              | 8 PINS | 8 PINS      | 8 PINS    |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 126.1  | 132.7       | 52.1      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 65.7   | 38.5        | 51.8      | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 69.5   | 52.1        | 24.8      | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 17.4   | 2.4         | 1.1       | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 68.9   | 52.8        | 24.8      | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a    | n/a         | 9.0       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### **6.6 Electrical Characteristics**

at  $V_S = \pm 15 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ ,  $R_L = 10 \text{ k}\Omega$  connected to midsupply, and  $V_{CM} = V_{OUT}$  = midsupply (unless otherwise noted)

|                               | PARAMETER                     | TEST COND                                                               |                                                 | MIN        | TYP                    | MAX        | UNIT             |  |
|-------------------------------|-------------------------------|-------------------------------------------------------------------------|-------------------------------------------------|------------|------------------------|------------|------------------|--|
| OFFSET                        | VOLTAGE                       |                                                                         |                                                 |            |                        |            |                  |  |
| V <sub>OS</sub>               | Input offset voltage          | V <sub>S</sub> = ±15 V, V <sub>CM</sub> = 0 V                           |                                                 |            | ±5                     | ±35        | μV               |  |
| dV <sub>OS</sub> /dT          | Input offset voltage drift    | $T_A = -40^{\circ}C$ to 125°C                                           |                                                 |            | ±0.1                   | ±0.5       | µV/°C            |  |
| V <sub>OS -</sub><br>matching | Input offset voltage matching |                                                                         |                                                 |            | ±5                     | ±35        | μV               |  |
| PSRR                          | vs power supply               | V <sub>S</sub> = ±2.25 V to ±18 V                                       | T <sub>A</sub> = 25°C                           |            | 0.05                   | 0.5        | μV/V             |  |
|                               |                               |                                                                         | $T_{A} = -40^{\circ}C \text{ to } 125^{\circ}C$ |            |                        | ±1         |                  |  |
|                               | Channel separation            | DC                                                                      |                                                 |            | ±0.1                   |            | μV/V             |  |
| INPUT BI                      | AS OPERATION                  | 1                                                                       |                                                 |            |                        |            |                  |  |
|                               |                               |                                                                         | T <sub>A</sub> = 25°C                           |            | ±0.3                   | ±2         |                  |  |
| IB                            | Input bias current            | V <sub>CM</sub> = 0 V                                                   | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$    |            |                        | ±4         | nA               |  |
|                               |                               |                                                                         | $T_{A} = -40^{\circ}C \text{ to } 125^{\circ}C$ |            |                        | ±7         |                  |  |
|                               |                               |                                                                         | T <sub>A</sub> = 25°C                           |            | ±0.1                   | ±2         |                  |  |
| los                           | Input offset current          | V <sub>CM</sub> = 0 V                                                   | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$    |            |                        | ±4         | nA               |  |
|                               |                               |                                                                         | $T_A = -40^{\circ}C$ to $125^{\circ}C$          |            |                        | ±7         |                  |  |
| NOISE                         |                               | 1                                                                       |                                                 |            |                        |            |                  |  |
| e <sub>n p-p</sub>            | Input voltage noise           | f = 0.1 Hz to 10 Hz                                                     |                                                 |            | 0.09                   |            | μV <sub>PP</sub> |  |
|                               |                               | f = 10 Hz                                                               |                                                 |            | 2.5                    |            |                  |  |
| e <sub>n</sub>                | Noise density                 | f = 100 Hz                                                              |                                                 |            | 2.25                   |            | nV/√Hz           |  |
|                               |                               | f = 1 kHz                                                               |                                                 |            | 2.2                    |            |                  |  |
| In                            | Input current noise density   | f = 1 kHz                                                               |                                                 |            | 400                    |            | fA/√Hz           |  |
| INPUT VC                      | DLTAGE RANGE                  | 1                                                                       |                                                 | 1          |                        |            |                  |  |
| V <sub>CM</sub>               | Common-mode voltage range     |                                                                         |                                                 | (V–) + 1.5 |                        | (V+) – 1.5 | V                |  |
|                               | Common-mode rejection         | $(V-) + 1.5 V < V_{CM} < (V+) - 1.5$                                    |                                                 | 132        | 140                    |            |                  |  |
| CMRR                          | ratio                         | $(V-) + 1.5 V < V_{CM} < (V+) - 1.5$<br>T <sub>A</sub> = -40°C to 125°C | V,                                              | 120        | 130                    |            | dB               |  |
| INPUT IM                      | PEDANCE                       |                                                                         |                                                 | _          |                        |            |                  |  |
|                               | Differential                  |                                                                         |                                                 |            | 400    9               |            | kΩ    pF         |  |
|                               | Common-mode                   |                                                                         |                                                 |            | 10 <sup>9</sup>    0.5 |            | Ω    pF          |  |
| OPEN-LO                       | OP GAIN                       |                                                                         |                                                 | _          |                        |            |                  |  |
|                               |                               | $(V-) + 0.2 V < V_0 < (V+) - 0.2$                                       | T <sub>A</sub> = 25°C                           | 126        | 132                    |            | dB               |  |
| A <sub>OL</sub>               | Open-loop voltage gain        | V, R <sub>L</sub> = 10 kΩ                                               | $T_A = -40^{\circ}C$ to $125^{\circ}C$          | 120        |                        |            |                  |  |
| NOL                           | open-loop voltage gain        | $(V-) + 0.6 V < V_0 < (V+) - 0.6$                                       | T <sub>A</sub> = 25°C                           | 114        | 120                    |            | чD               |  |
|                               |                               | V, $R_L = 600 \ \Omega^{(1)}$                                           | $T_A = -40^{\circ}C$ to $85^{\circ}C$           | 110        |                        |            |                  |  |
| FREQUE                        | NCY RESPONSE                  |                                                                         |                                                 |            |                        |            |                  |  |
| GBW                           | Gain bandwidth product        |                                                                         |                                                 |            | 18                     |            | MHz              |  |
| SR                            | Slew rate                     |                                                                         |                                                 |            | 6.4                    |            | V/µs             |  |
|                               | Phase margin (Φm)             | R <sub>L</sub> = 10 kΩ, C <sub>L</sub> = 25 pF                          |                                                 | 80         |                        | degree     |                  |  |
| <b>t</b> .                    | Sottling time                 | 0.1%, G = -1, 10-V step, C <sub>L</sub> = 1                             | 00 pF                                           |            | 2.1                    |            |                  |  |
| t <sub>S</sub>                | Settling time                 | 0.0015% (16-bit), G = -1, 10-V s                                        | step, C <sub>L</sub> = 100 pF                   | 2.6        |                        |            | μs               |  |
|                               | Overload recovery time        | G = -10                                                                 |                                                 |            | 0.5                    |            | μs               |  |
|                               | Total harmonic distortion +   |                                                                         | 600 Ω                                           |            |                        |            | %                |  |



### 6.6 Electrical Characteristics (continued)

at V<sub>S</sub> = ±15 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 10 k $\Omega$  connected to midsupply, and V<sub>CM</sub> =V<sub>OUT</sub> = midsupply (unless otherwise noted)

|                   | <u> </u>                                 |                                               |                                                 | 11 2 (     |                          |      | ·    |
|-------------------|------------------------------------------|-----------------------------------------------|-------------------------------------------------|------------|--------------------------|------|------|
|                   | PARAMETER                                | TE                                            | ST CONDITIONS                                   | MIN        | TYP                      | MAX  | UNIT |
| OUTPUT            |                                          |                                               |                                                 |            |                          | ·    |      |
|                   |                                          | $R_{L} = 10 \text{ k}\Omega, A_{OL} > 130$    | ) dB                                            | (V–) + 0.2 | (V+) – 0.2               |      |      |
|                   | Voltage output swing                     | R <sub>L</sub> = 600 Ω, A <sub>OL</sub> > 114 | (V–) + 0.6                                      |            | (V+) - 0.6<br>(V+) - 0.2 | V    |      |
|                   |                                          | $R_L = 10 \text{ k}\Omega, A_{OL} > 120$      | (V–) + 0.2                                      |            |                          |      |      |
| I <sub>SC</sub>   | Short-circuit current                    | V <sub>S</sub> = ±18 V                        |                                                 |            |                          | mA   |      |
| C <sub>LOAD</sub> | Capacitive load drive (stable operation) |                                               |                                                 | See 3      | Section 6.7              |      |      |
| Z <sub>O</sub>    | Open-loop output impedance               |                                               |                                                 | See        | Section 6.7              |      |      |
| POWER             | SUPPLY                                   | 1                                             |                                                 | 1          |                          |      |      |
| I <sub>Q</sub>    | Quiescent current                        |                                               | T <sub>A</sub> = 25°C                           |            | 2.2                      | 2.5  | 0    |
|                   | (per amplifier)                          | I <sub>O</sub> = 0 A                          | $T_{A} = -40^{\circ}C \text{ to } 125^{\circ}C$ |            |                          | 3.25 | mA   |

(1) Temperature range limited by thermal performance of the package.



### **6.7 Typical Characteristics**

at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15 V, R<sub>L</sub> = 10 kΩ connected to midsupply, and V<sub>CM</sub> = V<sub>OUT</sub> = midsupply (unless otherwise noted)





at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15 V, R<sub>L</sub> = 10 k $\Omega$  connected to midsupply, and V<sub>CM</sub> = V<sub>OUT</sub> = midsupply (unless otherwise noted)





at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15 V, R<sub>L</sub> = 10 kΩ connected to midsupply, and V<sub>CM</sub> = V<sub>OUT</sub> = midsupply (unless otherwise noted)





at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15 V, R<sub>L</sub> = 10 k $\Omega$  connected to midsupply, and V<sub>CM</sub> = V<sub>OUT</sub> = midsupply (unless otherwise noted)





at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15 V, R<sub>L</sub> = 10 kΩ connected to midsupply, and V<sub>CM</sub> = V<sub>OUT</sub> = midsupply (unless otherwise noted)











at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15 V, R<sub>L</sub> = 10 k $\Omega$  connected to midsupply, and V<sub>CM</sub> = V<sub>OUT</sub> = midsupply (unless otherwise noted)





## 7 Detailed Description

### 7.1 Overview

The OPAx210 are the next generation of the OPAx209 operational amplifiers. The OPAx210 offer improved input offset voltage, offset voltage temperature drift, input bias current, and lower 1/f noise corner frequency. In addition, these devices offer excellent overall performance with high CMRR, PSRR, and  $A_{OL}$ . The OPAx210 precision operational amplifiers are unity-gain stable, and free from unexpected output and phase reversal. Applications with noisy or high-impedance power supplies require decoupling capacitors placed close to the device pins. In most cases, 0.1-µF capacitors are adequate. *Section 7.2* shows a simplified schematic of the OPAx210. The die uses a SiGe bipolar process and contains 180 transistors.

#### 7.2 Functional Block Diagram





### 7.3 Feature Description

#### 7.3.1 Operating Voltage

The OPAx210 op amps can be used with single or dual supplies within an operating range of  $V_S$  = 4.5 V (±2.25 V) up to 36 V (±18 V).

**CAUTION** Supply voltages greater than 40 V total can permanently damage the device.

In addition, key parameters are specified over the temperature range of  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$ . Parameters that vary significantly with operating voltage or temperature are shown in *Section 6.7*.

#### 7.3.2 Input Protection

The input pins of the OPAx210 are protected from excessive differential voltage with back-to-back diodes, as shown in Figure 7-1. In most circuit applications, the input protection circuitry has no consequence. However, in low-gain or G = 1 circuits, fast-ramping input signals can forward-bias these diodes because the output of the amplifier cannot respond rapidly enough to the input ramp. This effect is illustrated in Figure 6-35 and Figure 6-36 in Section 6.7. If the input signal is fast enough to create this forward-bias condition, the input signal current must be limited to 10 mA or less. If the input signal current is not inherently limited, an input series resistor can be used to limit the signal input current. This input series resistor degrades the low-noise performance of the OPAx210. See Section 7.3.3 for further information on noise performance.

Figure 7-1 shows an example configuration that implements a current-limiting feedback resistor.



Figure 7-1. Pulsed Operation

#### 7.3.3 Noise Performance

Figure 7-2 shows the total circuit noise for varying source impedances with the op amp in a unity-gain configuration (no feedback resistor network, and therefore, no additional noise contributions). Two different op amps are shown with the total circuit noise calculated. The OPAx210 have very low voltage noise, making these devices a great choice for low source impedances (less than 2 k $\Omega$ ). As a comparable, precision FET-input op amp (very low current noise), the OPA827 has somewhat higher voltage noise, but lower current noise. The device provides excellent noise performance at moderate to high source impedance (10 k $\Omega$  and up). For source impedance lower than 300  $\Omega$ , the OPA211 may provide lower noise.

The equation in Figure 7-2 shows the calculation of the total circuit noise, with these parameters:

- e<sub>n</sub> = voltage noise,
- i<sub>n</sub> = current noise,
- R<sub>S</sub> = source impedance,
- k = Boltzmann's constant =  $1.38 \times 10^{-23}$  J/K, and
- T = temperature in kelvins

For more details on calculating noise, see Section 8.1.1.





#### Figure 7-2. Noise Performance of the OPAx210 and OPA827 in Unity-Gain Buffer Configuration

#### 7.3.4 Phase-Reversal Protection

The OPAx210 have internal phase-reversal protection. Many FET- and bipolar-input op amps exhibit a phase reversal when the input is driven beyond the linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The input circuitry of the OPAx210 prevents phase reversal with excessive common-mode voltage; instead, the output limits into the appropriate rail (see Figure 6-30).

#### 7.3.5 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

It is helpful to have a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event. See Figure 7-3 for an illustration of the ESD circuits contained in the OPAx210 (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where they meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.

An ESD event produces a short duration, high-voltage pulse that is transformed into a short duration, highcurrent pulse as it discharges through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent it from being damaged. The energy absorbed by the protection circuitry is then dissipated as heat.

When an ESD voltage develops across two or more of the amplifier device pins, current flows through one or more of the steering diodes. Depending on the path that the current takes, the absorption device may activate. The absorption device has a trigger, or threshold voltage, that is greater than the normal operating voltage of the OPAx210 but less than the device breakdown voltage level. After this threshold is exceeded, the absorption device quickly activates and clamps the voltage across the supply rails to a safe level.

When the operational amplifier connects into a circuit such as the one Figure 7-3 shows, the ESD protection components are intended to remain inactive and not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. If this condition occur, there is a risk that some of the internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through steering diode paths and rarely involves the absorption device.

Figure 7-3 depicts a specific example where the input voltage,  $V_{IN}$ , exceeds the positive supply voltage,  $+V_S$ , by 500 mV or more. Much of what happens in the circuit depends on the supply characteristics. If  $+V_S$  can sink the current, one of the upper input steering diodes conducts and directs current to  $+V_S$ . Excessively high



current levels can flow with increasingly higher  $V_{IN}$ . As a result, the data sheet specifications recommend that applications limit the input current to 10 mA.

If the supply is not capable of sinking the current,  $V_{IN}$  may begin sourcing current to the operational amplifier, and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings.

Another common question involves what happens to the amplifier if an input signal is applied to the input while power supplies  $+V_S$ ,  $-V_S$ , or both are at 0 V.

Again, the answer depends on the supply characteristic while at 0 V, or at a level less than the input signal amplitude. If the supplies appear as high impedance, then the operational amplifier supply current may be supplied by the input source through the current steering diodes. This state is not a normal bias condition; the amplifier will not operate normally. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current, and any resistance in the input path.

If there is an uncertainty about the ability of the supply to absorb this current, external transient voltage suppressor (TVS) diodes may be added to the supply pins as shown in Figure 7-3. The breakdown voltage must be selected so that the diode does not turn on during normal operation. However, the breakdown voltage must be low enough so that the TVS diode conducts if the supply pin begins to rise to greater than the safe operating supply voltage level.



(1)  $V_{IN}$  = + $V_S$  + 500 mV.

(2) TVS:  $+V_{S(max)} > V_{TVSBR (Min)} > +V_{S}$ .

(3) Suggested value approximately 1 k $\Omega$ .

#### Figure 7-3. Equivalent Internal ESD Circuitry and Relation to a Typical Circuit Application

#### 7.4 Device Functional Modes

The OPAx210 are operational when the power-supply voltage is greater than 4.5 V ( $\pm$ 2.25 V). The maximum power-supply voltage for the OPAx210 is 36 V ( $\pm$ 18 V).



### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The OPAx210 are unity-gain stable, precision operational amplifiers with very low noise. Applications with noisy or high-impedance power supplies require decoupling capacitors close to the device pins. In most cases, 0.1-µF capacitors are adequate.

#### 8.1.1 Basic Noise Calculations

Low-noise circuit design requires careful analysis of all noise sources. External noise sources can dominate in many cases; consider the effect of source resistance on overall op amp noise performance. Total noise of the circuit is the root-sum-square combination of all noise components.

The resistive portion of the source impedance produces thermal noise proportional to the square root of the resistance. This function is plotted in Figure 7-2. The source impedance is usually fixed; consequently, select the op amp and the feedback resistors to minimize the respective contributions to the total noise.

Figure 8-1 illustrates both noninverting (A) and inverting (B) op amp circuit configurations with gain. In circuit configurations with gain, the feedback network resistors also contribute noise. In general, the current noise of the op amp reacts with the feedback resistors to create additional noise components. However, the extremely low current noise of the OPAx210 means that the device current noise contribution can be neglected.

Generally, the feedback resistor values are chosen to make these noise sources negligible. Low impedance feedback resistors load the output of the amplifier. The equations for total noise are shown for both configurations.



#### (A) Noise in Noninverting Gain Configuration

Noise at the output is given as E<sub>o</sub>, where



(B) Noise in Inverting Gain Configuration

Noise at the output is given as E<sub>0</sub>, where

$$\begin{array}{c} \mathsf{R}_{1} & \mathsf{R}_{2} \\ \mathsf{R}_{5} & \mathsf{R}_{1} & \mathsf{R}_{2} \\ \mathsf{R}$$

Copyright © 2017, Texas Instruments Incorporated

Where  $e_N$  is the voltage noise of the amplifier. For the OPAx210 op amp,  $e_N = 2.2 \text{ nV}/\sqrt{\text{Hz}}$  at 1 kHz. Where  $i_N$  is the current noise of the amplifier. For the OPAx210 op amp,  $i_N = 400 \text{ fA}/\sqrt{\text{Hz}}$  at 1 kHz. NOTE: For additional resources on noise calculations visit the *TI Precision Labs Series*.

#### Figure 8-1. Noise Calculation in Gain Configurations



### 8.2 Typical Application



Figure 8-2. Low-Pass Filter

#### 8.2.1 Design Requirements

Low-pass filters are commonly used in signal processing applications to reduce noise and prevent aliasing. The OPAx210 are designed to construct high-speed, high-precision active filters. Figure 8-2 shows a second-order, low-pass filter commonly encountered in signal-processing applications.

Use the following parameters for this design example:

- Gain = 5 V/V (inverting gain)
- Low-pass cutoff frequency = 25 kHz
- Second-order Chebyshev filter response with 3-dB gain peaking in the pass band

#### 8.2.2 Detailed Design Procedure

The infinite-gain, multiple-feedback circuit for a low-pass network function is shown in Figure 8-2. Use Equation 1 to calculate the voltage transfer function.

$$\frac{\text{Output}}{\text{Input}}(s) = \frac{-1/R_1R_3C_2C_5}{s^2 + (s/C_2)(1/R_1 + 1/R_3 + 1/R_4) + 1/R_3R_4C_2C_5}$$
(1)

This circuit produces a signal inversion. For this circuit, the gain at dc and the low-pass cutoff frequency are calculated by Equation 2:

$$Gain = \frac{R_4}{R_1}$$
$$f_c = \frac{1}{2\pi} \sqrt{(1/R_3R_4C_2C_5)}$$

8.2.3 Application Curve



Figure 8-3. OPAx210 Second-Order, 25-kHz, Chebyshev, Low-Pass Filter

(2)



#### 8.3 System Example

#### 8.3.1 Time Gain Control System for Ultrasound Applications

During an ultrasound send-receive cycle, the magnitude of reflected signal depends on the depth of penetration. The ultrasound signal incident on the receiver decreases in amplitude as a function of the time elapsed since transmission. The time gain control (TGC) system helps achieve the best possible signal-to-noise ratio (SNR), even with the decreasing signal amplitude. When the image is displayed, similar materials have similar brightness, regardless of depth. *Linear-in-dB* gain, which means the decibel gain is a linear function of the control voltage ( $V_{CNTL}$ ), is used to generate this image.

There are multiple approaches for a TGC control circuit that are based on the type of DAC. Figure 8-4 shows a high-level block diagram for the topology using a current-output multiplying DAC (MDAC) to generate the drive for V<sub>CNTL</sub>. The op amp used for current-to-voltage (I-to-V) conversion must have low-voltage noise, as well as low-current noise density. The current density helps reduce the overall noise performance because of the DAC output configuration. The DAC output can go up to ±10 V; therefore, the op amp must have bipolar operation. The OPAx210 is used here because of the low-voltage noise density of 2.2 nV/ $\sqrt{Hz}$ , low-current noise density of 500 fA/ $\sqrt{Hz}$ , rail-to-rail output, and the ability to accept a wide supply range of ±2.25 V to ±18 V and provide rail-to-rail output. The low offset voltage and offset drift of the OPAx210 facilitate excellent dc accuracy for the circuit.

The OPAx210 is used to filter and buffer the 10-V reference voltage generated by the REF5010. The REF5010 serves as the reference voltage for the DAC8802, which generates a current output on  $I_{OUT}$  corresponding to the digital input code. The  $I_{OUT}$  pin of the DAC8802 is connected to the virtual ground (negative terminal) of the OPAx210; the feedback resistor (R<sub>FB</sub> is internal to the DAC8802) is connected to the output of the OPAx210, and results in a current-to-voltage conversion. The output of the OPAx210 has a range of -10 V to 0 V, which is fed to the THS4130 configured as a Sallen-Key filter. Finally, the 10-V range is attenuated down to a 1.5-V range, with a common-mode voltage of 0.75 V using a resistive attenuator. See the 2.3-nV/\Hz, Differential, Time Gain Control DAC Reference Design for Ultrasound for an in-depth analysis of Figure 8-4.



Figure 8-4. Block Diagram for Time Gain Control System for Ultrasound



### 9 Power Supply Recommendations

The OPAx210 are specified for operation from 4.5 V to 36 V ( $\pm 2.25$  V to  $\pm 18$  V); many specifications apply from – 40°C to +125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in Section 6.7.

### 10 Layout

#### **10.1 Layout Guidelines**

For best operational performance of the device, use good printed circuit board (PCB) layout practices, including the following guidelines:

- Noise from the amplifier can propagate into other analog circuits through the power pins of the amplifiers. Use bypass capacitors to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
- Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single-supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better than running in parallel with the noisy trace.
- · Place the external components as close to the device as possible.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- For best performance, clean the PCB following board assembly.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, bake the PCB to remove moisture introduced into the device packaging during the cleaning process. A low-temperature, post-cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.

### 10.2 Layout Example







### 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 TINA-TI™ Simulation Software (Free Download)

TINA<sup>™</sup> is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI<sup>™</sup> simulation software is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI simulation software provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI simulation software offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### Note

These files require that either the TINA software or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI software folder.

#### 11.1.1.2 DIP Adapter EVM

The DIP Adapter EVM tool provides an easy, low-cost way to prototype small, surface-mount integrated circuits (ICs). The EVM includes footprint options for the following TI packages:

- D or U (SOIC-8)
- PW (TSSOP-8)
- DGK (VSSOP-8)
- DBV (SOT23-6, SOT23-5 and SOT23-3)
- DCK (SC70-6 and SC70-5)
- DRL (SOT563-6)

The DIP Adapter EVM may also be used with terminal strips or may be wired directly to existing circuits.

#### 11.1.1.3 Universal Operational Amplifier EVM

The Universal Op Amp evalutaion module (EVM) is a series of general-purpose, blank circuit boards that simplify prototyping circuits for a variety of IC package types. The EVM board design allows many different circuits to be constructed easily and quickly. Five models are offered, with each model intended for a specific package type. The PDIP, SOIC, VSSOP, TSSOP, and SOT-23 packages are all supported.

#### Note

These boards are unpopulated, so users must provide their own ICs. TI recommends requesting several op amp device samples when ordering the Universal Op Amp EVM.

#### 11.1.1.4 TI Precision Designs

TI Precision Designs are analog solutions created by TI's precision analog applications experts. These designs offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

#### 11.1.1.5 WEBENCH® Filter Designer

The WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH® Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

Available as a web-based tool from the WEBENCH® Design Center, the WEBENCH® Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes.



#### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

The following documents are relevant to using the OPAx210 and recommended for reference. All are available for download at www.ti.com (unless otherwise noted):

- Texas Instruments, OPA827 Low-Noise, High-Precision, JFET-Input Operational Amplifier data sheet
- Texas Instruments, OPA2x11 1.1-nv/\/Hz Noise, Low-Power, Precision Operational Amplifier data sheet
- Texas Instruments, OPA210, OPA2210, OPA4210 EMI Immunity Performance technical brief
- Texas Instruments, OPAx209 2.2-nV/\(\vert Hz, Low-Power, 36-V Operational Amplifier data sheet)
- Texas Instruments, Microcontroller PWM to 12-Bit Analog Out design guide
- Texas Instruments, Capacitive Load Drive Solution Using an Isolation Resistor design guide
- Texas Instruments, Noise Measurement Post Amp design guide

#### **11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.4 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.5 Trademarks

TINA<sup>™</sup> is a trademark of DesignSoft, Inc. TINA-TI<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. WEBENCH<sup>®</sup> is a registered trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### **11.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| OPA210IDBVR      | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 26T2                    | Samples |
| OPA210IDBVT      | ACTIVE        | SOT-23       | DBV                | 5    | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 26T2                    | Samples |
| OPA210IDGKR      | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 2D5J                    | Samples |
| OPA210IDGKT      | ACTIVE        | VSSOP        | DGK                | 8    | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 2D5J                    | Samples |
| OPA210IDR        | ACTIVE        | SOIC         | D                  | 8    | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OPA210                  | Samples |
| OPA210IDT        | ACTIVE        | SOIC         | D                  | 8    | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OPA210                  | Samples |
| OPA2210ID        | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OP2210                  | Samples |
| OPA2210IDGKR     | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAUAG   SN                 | Level-2-260C-1 YEAR | -40 to 125   | 10HQ                    | Samples |
| OPA2210IDGKT     | ACTIVE        | VSSOP        | DGK                | 8    | 250            | RoHS & Green    | NIPDAUAG   SN                 | Level-2-260C-1 YEAR | -40 to 125   | 10HQ                    | Samples |
| OPA2210IDR       | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OP2210                  | Samples |
| OPA2210IDRGR     | ACTIVE        | SON          | DRG                | 8    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | O2210                   | Samples |
| OPA2210IDRGT     | ACTIVE        | SON          | DRG                | 8    | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | O2210                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.



www.ti.com

## PACKAGE OPTION ADDENDUM

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com

TEXAS

NSTRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA210IDBVR  | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA210IDBVT  | SOT-23          | DBV                | 5 | 250  | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA210IDGKR  | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA210IDGKT  | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA210IDR    | SOIC            | D                  | 8 | 3000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA210IDT    | SOIC            | D                  | 8 | 250  | 180.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2210IDGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2210IDGKT | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2210IDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2210IDRGR | SON             | DRG                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| OPA2210IDRGT | SON             | DRG                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

9-Aug-2022



| All dimensions are nominal |              |                 |      |      |             |            |             |
|----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| OPA210IDBVR                | SOT-23       | DBV             | 5    | 3000 | 213.0       | 191.0      | 35.0        |
| OPA210IDBVT                | SOT-23       | DBV             | 5    | 250  | 213.0       | 191.0      | 35.0        |
| OPA210IDGKR                | VSSOP        | DGK             | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA210IDGKT                | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA210IDR                  | SOIC         | D               | 8    | 3000 | 356.0       | 356.0      | 35.0        |
| OPA210IDT                  | SOIC         | D               | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA2210IDGKR               | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| OPA2210IDGKT               | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| OPA2210IDR                 | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA2210IDRGR               | SON          | DRG             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| OPA2210IDRGT               | SON          | DRG             | 8    | 250  | 210.0       | 185.0      | 35.0        |

## TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA2210ID | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |

## **DBV0005A**



## **PACKAGE OUTLINE**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



## **DBV0005A**

## **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## **DBV0005A**

## **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## **D0008A**



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- This dimension does not include interlead flash.
  Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D> Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



## DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **MECHANICAL DATA**



E. JEDEC MO-229 package registration pending.



## **DRG0008B**



## **PACKAGE OUTLINE**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **DRG0008B**

## **EXAMPLE BOARD LAYOUT**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **DRG0008B**

## **EXAMPLE STENCIL DESIGN**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated