

# *MP4436/MP4436A*

45V, 6A, Low IQ.

# **Synchronous Step-Down Converter**

#### **DESCRIPTION**

The MP4436/MP4436A is a synchronous, stepdown switching regulator with a configurable frequency and integrated internal high-side and low-side power MOSFETs. It provides a maximum 6A of highly efficient output, as well as current mode control for a fast loop response.

The wide 3.3V to 45V input range of accommodates variety step-down а applications in an automotive input environment. A 1.7µA shutdown mode quiescent current allows the part to be used in battery-powered applications.

High power conversion efficiency across a wide load range is achieved by scaling down the switching frequency in light-load conditions to reduce the switching and gate driver losses.

An open-drain power good signal indicates that the output is within 93% to 106% of its nominal voltage.

Frequency foldback helps prevent inductor current runaway during start-up. Thermal provides shutdown reliable, fault-tolerant operation.

High duty cycle and low-dropout mode are provided for automotive cold crank conditions.

The MP4436/MP4436A is available in a QFN-20 (4mmx4mm) package.

#### **FEATURES**

- Wide 3.3V to 45V Operating Voltage Range
- 6A Continuous Output Current
- 1.7µA Low Shutdown Supply Current
- 18µA Sleep Mode Quiescent Current
- Internal  $48m\Omega$  High-Side and  $20m\Omega$  Low-Side MOSFET
- 350kHz to 530kHz Configurable Switching Frequency for Car Battery Applications
- Synchronize to External Clock
- Multi-Phase Capability
- Out-of-Phase Synchronized Clock Output
- MP4436A: Frequency Spread Spectrum (FSS) Option for Low EMI
- Symmetric V<sub>IN</sub> for Low EMI
- **Power Good Output**
- External Soft Start
- 100ns Minimum On Time
- Selectable Advanced Asynchronous Mode (AAM) or Forced Continuous Conduction Mode (FCCM)
- Low-Dropout Mode
- Hiccup Mode for Over-Current Protection
- Available in a QFN-20 (4mmx4mm) Package

#### **APPLICATIONS**

- Automotive Infotainment
- **Automotive Clusters**
- Advanced Driver Assistance Systems (ADAS)
- **Industrial Power Systems**

All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



## TYPICAL APPLICATION







#### ORDERING INFORMATION

| Part Number* | Package          | Top Marking | MSL Rating** |
|--------------|------------------|-------------|--------------|
| MP4436GR     | QFN-20 (4mmx4mm) | See Below   | 1            |
| MP4436AGR    | QFN-20 (4mmx4mm) | See Below   | 1            |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP4436GR-Z). \*\*Moisture Sensitivity Level Rating.

# **TOP MARKING (MP4436GR and MP4436AGR)**

MPSYWW MP4436 LLLLLL

MPS: MPS prefix Y: Year code WW: Week code MP4436: Part number LLLLL: Lot number

## **PACKAGE REFERENCE**





## **PIN FUNCTIONS**

| Pin#            | Name   | Description                                                                                                                                                                                                                                                                                                     |
|-----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1               | MODE   | <b>AAM or FCCM select pin.</b> Pull the MODE pin high to force the part into forced continuous conduction mode (FCCM). Pull MODE low for advanced asynchronous mode (AAM) under light-load conditions. Do not float MODE.                                                                                       |
| 2               | SYNCIN | SYNC input. Connect a $51k\Omega$ resistor between SYNCIN and GND. Apply a $350kHz$ to $530kHz$ clock signal to this pin to synchronize the internal oscillator frequency to the external clock. This pin is also used for multi-phase operation. Connect SYNCIN to GND if it is not used. Do not float SYNCIN. |
| 3, 12           | VIN    | <b>Input supply.</b> VIN supplies power to all the internal control circuitry and to the power switch connected to SW. To minimize switching spikes, it is recommended to place a decoupling capacitor to ground close to VIN.                                                                                  |
| 4, 5,<br>10, 11 | PGND   | Power ground.                                                                                                                                                                                                                                                                                                   |
| 6               | BST    | <b>Bootstrap.</b> BST is the positive power supply for the high-side MOSFET driver connected to SW. Connect a bypass capacitor between BST and SW. See the Setting the BST Capacitor section on page 31 to calculate the size of this capacitor.                                                                |
| 7, 8            | SW     | Switch node. SW is the output of the internal power switch.                                                                                                                                                                                                                                                     |
| 9               | EN     | <b>Enable.</b> Pull this pin below the specified threshold (0.85V) to shut down the chip. Pull EN above the specified threshold (1V) to enable the chip.                                                                                                                                                        |
| 13              | SYNCO  | <b>SYNC output.</b> Output a clock signal 180° out of phase with the internal oscillator signal or opposite to the clock signal applied at the SYNCIN pin. Float SYNCO if it is not used.                                                                                                                       |
| 14              | PG     | <b>Power good indicator.</b> The output of PG is an open drain. If PG is used, connect a pull-up resistor to the power source. PG goes high if the output voltage is within 93% to 106% of the nominal voltage, and goes low if the output voltage is above 107.5% or below 91% of the nominal voltage.         |
| 15              | ICS    | <b>Current sharing pin.</b> In a multi-phase application, connect the ICS pins of the ICs in parallel to improve current sharing between different phases. Do not float ICS. In a single-phase application, connect ICS to the VCC or VOUT pin, and ensure that the voltage is above 3V.                        |
| 16              | VCC    | <b>Bias supply.</b> VCC supplies power to the internal control circuit and gate drivers. A decoupling capacitor to ground must be placed close to this pin. See the Setting the VCC Capacitor section on page 31 to calculate the size of this capacitor.                                                       |
| 17              | AGND   | Analog ground.                                                                                                                                                                                                                                                                                                  |
| 18              | FB     | <b>Feedback input.</b> Connect FB to the center point of the external resistor divider from the output to AGND to set the output voltage. The feedback threshold voltage is 0.815V. Place the resistor divider as close to FB as possible. Avoid placing vias on the FB traces.                                 |
| 19              | SS     | <b>Soft start input.</b> Place a capacitor from SS to GND to set the soft-start period. The MP4436/MP4436A sources 6µA from the SS pin to the soft-start capacitor during start-up. As the SS voltage rises, the feedback threshold voltage increases to limit inrush current during start-up.                  |
| 20              | FREQ   | <b>Switching frequency program.</b> Connect a resistor from this pin to ground to set the switching frequency. To set the frequency, see the fsw vs. Rfreq curve in the Typical Performance Characteristics (TPC) section on page 14.                                                                           |



## 

Operating junction temp (T<sub>J</sub>) -40°C to +125°C (3)

| Thermal Resistance      | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |
|-------------------------|-------------------------|-------------------------|
| QFN-20 (4mmx4mm)        |                         |                         |
| JESD51-7 <sup>(4)</sup> | 44                      | 9°C/W                   |
| EVQ4436-R-00A (5)       | 23                      | 2.5°C/W                 |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can lead to excessive die temperature, and the regulator may into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device may be able to support an operating junction temperature above 125°C. Contact MPS for details.

5

- 4) Measured on JESD51-7, 4-layer PCB.
- 5) Measured on EVQ4436-R-00A, 9cmx9cm, 4-layer PCB.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 12V$ ,  $V_{EN} = 2V$ ,  $T_J = -40$ °C to +125°C (6), typical values are at  $T_J = 25$ °C, unless otherwise noted.

| Devemeter                             | ı                          | Condition                                                                                   |       | T     | NA    | 11644 |
|---------------------------------------|----------------------------|---------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| Parameter                             | Symbol                     | Condition                                                                                   | Min   | Тур   | Max   | Units |
| VIN UVLO rising threshold             | INuvlo_rising              |                                                                                             | 2.8   | 3.0   | 3.2   | V     |
| VIN UVLO falling threshold            | IN <sub>UVLO_FALLING</sub> |                                                                                             | 2.45  | 2.65  | 2.85  | ٧     |
| VIN UVLO<br>hysteresis                | INuvlo_HYS                 |                                                                                             |       | 250   |       | mV    |
| VCC voltage                           | Vcc                        | Ivcc = 0A                                                                                   | 4.6   | 4.9   | 5.2   | V     |
| VCC regulation                        |                            | Ivcc = 30mA                                                                                 |       | 1     | 4     | %     |
| VCC current limit                     | ILIMIT_VCC                 | Vcc = 4V                                                                                    | 100   |       |       | mA    |
| VIN quiescent current                 | ΙQ                         | FB = 0.85V, no load (sleep mode)                                                            |       | 18    | 26    | μΑ    |
|                                       |                            | MODE = GND (AAM), switching, no load, $R_{FB\_UP} = 1M\Omega$ , $R_{FB\_DOWN} = 316k\Omega$ |       | 20    |       | μA    |
| VIN quiescent current (switching) (7) | IQ_ACTIVE                  | MODE = high (FCCM), switching,<br>fsw = 2MHz, no load                                       |       | 40    |       | mA    |
|                                       |                            | MODE = high (FCCM), switching,<br>fsw = 470kHz, no load                                     |       | 9.5   |       | mA    |
| VIN shutdown current                  | Ishdn                      | EN = 0V                                                                                     |       | 1.7   | 2.5   | μΑ    |
| FB voltage                            | $V_{FB}$                   | VIN = 3.3V to 45V, T <sub>J</sub> = 25°C                                                    | 0.807 | 0.815 | 0.823 | V     |
| 1 b voitage                           | A LR                       | VIN = 3.3V to 45V                                                                           | 0.799 | 0.815 | 0.831 | V     |
| FB current                            | I <sub>FB</sub>            | $V_{FB} = 0.85V$                                                                            | -50   | 0     | +50   | nA    |
| Switching frequency                   | f <sub>SW</sub>            | $R_{FREQ} = 62k\Omega$                                                                      | 420   | 470   | 520   | kHz   |
| Minimum on time (7)                   | ton_min                    |                                                                                             |       | 100   |       | ns    |
| Minimum off time (7)                  | toff_min                   |                                                                                             |       | 80    |       | ns    |
| SYNCIN voltage rising threshold       | Vsync_rising               |                                                                                             | 1.8   |       |       | ٧     |
| SYNCIN voltage falling threshold      | V <sub>SYNC_FALLING</sub>  |                                                                                             |       |       | 0.4   | ٧     |
| SYNCIN clock range                    | f <sub>SYNC</sub>          | External clock                                                                              | 350   |       | 530   | kHz   |
| SYNCO high voltage                    | Vsynco_High                | Isynco = -1mA                                                                               | 3.3   | 4.5   |       | V     |
| SYNCO low voltage                     | Vsynco_low                 | Isynco = 1mA                                                                                |       |       | 0.4   | V     |
| SYNCO phase shift                     |                            | SYNCIN or FREQ sets the switching frequency                                                 |       | 180   |       | deg   |
| HS current limit                      | I <sub>LIMIT</sub>         | Duty cycle = 30%                                                                            | 10    | 13    | 16    | Α     |
| LS valley current limit               | ILIMIT_VALLEY              |                                                                                             | 8     | 10    | 12    | Α     |
| ZCD current                           | I <sub>ZCD</sub>           | AAM                                                                                         | -0.15 | 0.1   | +0.35 | Α     |
| LS reverse current limit              | ILIMIT_REVERSE             | FCCM                                                                                        | 2     | 4.5   | 6.5   | Α     |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 12V,  $V_{EN}$  = 2V,  $T_J$  = -40°C to +125°C  $^{(6)}$ , typical values are at  $T_J$  = 25°C, unless otherwise noted.

| Parameter                             | Symbol                     | Condition                               | Min    | Тур    | Max    | Units            |
|---------------------------------------|----------------------------|-----------------------------------------|--------|--------|--------|------------------|
| Switch leakage current                | I <sub>SW_LKG</sub>        |                                         |        | 0.01   | 1      | μΑ               |
| HS switch on resistance               | Ron_hs                     | V <sub>BST</sub> - V <sub>SW</sub> = 5V |        | 48     | 80     | mΩ               |
| LS switch on resistance               | R <sub>ON_LS</sub>         | V <sub>CC</sub> = 5V                    |        | 20     | 40     | mΩ               |
| Soft-start current                    | I <sub>SS</sub>            | $V_{SS} = 0V$                           | 4      | 6      | 8      | μΑ               |
| EN rising threshold                   | V <sub>EN_RISING</sub>     |                                         | 0.8    | 1      | 1.2    | V                |
| EN falling threshold                  | V <sub>EN_FALLING</sub>    |                                         | 0.65   | 0.85   | 1.05   | V                |
| EN hysteresis voltage                 | V <sub>EN_HYS</sub>        |                                         |        | 180    |        | mV               |
| MODE rising threshold                 | V <sub>MODE_RISING</sub>   |                                         | 1.8    |        |        | V                |
| MODE falling threshold                | V <sub>MODE_</sub> FALLING |                                         |        |        | 0.4    | V                |
| PG rising threshold                   | PGRISING                   | V <sub>FB</sub> rising                  | 88.5%  | 93%    | 97.5%  | V <sub>REF</sub> |
| (V <sub>FB</sub> / V <sub>REF</sub> ) |                            | V <sub>FB</sub> falling                 | 101.5% | 106%   | 110.5% |                  |
| PG falling threshold                  | PG <sub>FALLING</sub>      | V <sub>FB</sub> falling                 | 86.5%  | 91%    | 95.5%  |                  |
| (V <sub>FB</sub> / V <sub>REF</sub> ) |                            | V <sub>FB</sub> rising                  | 103%   | 107.5% | 112%   |                  |
| PG output voltage low                 | $V_{PG\_LOW}$              | Isink = 1mA                             |        | 0.1    | 0.3    | V                |
| PG rising delay                       | tpg_r_delay                |                                         |        | 30     |        | μs               |
| PG falling delay                      | tpg_f_delay                |                                         |        | 30     |        | μs               |
| Thermal shutdown (7)                  | t <sub>SD</sub>            |                                         |        | 170    |        | °C               |
| Thermal shutdown hysteresis (7)       | t <sub>SD_HYS</sub>        |                                         |        | 20     |        | °C               |

#### Notes:

<sup>6)</sup> Guaranteed by over-temperature correlation. Not tested in production.

<sup>7)</sup> Derived from bench characterization. Not tested in production.

### TYPICAL CHARACTERISTICS

 $V_{IN}$  = 12V,  $T_J$  = -40°C to +125°C, unless otherwise noted.















# TYPICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 12V,  $T_J$  = -40°C to +125°C, unless otherwise noted.















## **TYPICAL CHARACTERISTICS** (continued)

 $V_{IN} = 12V$ ,  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted.









### TYPICAL PERFORMANCE CHARACTERISTICS













 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 4.7 $\mu$ H,  $f_{SW}$  = 470kHz, AAM,  $T_A$  = 25°C, unless otherwise noted.





## **Low-Dropout Mode**





 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $I_{OUT}$  = 6A, L = 4.7 $\mu$ H,  $f_{SW}$  = 410kHz,  $T_A$  = 25°C, with FSS (MP4436A only), unless otherwise noted. (8)

# **CISPR25 Class 5 Peak Conducted Emissions**

150kHz to 108MHz



# CISPR25 Class 5 Average Conducted Emissions

150kHz to 108MHz



### CISPR25 Class 5 Peak Radiated Emissions

150kHz to 30MHz



# CISPR25 Class 5 Average Radiated Emissions

150kHz to 30MHz



# CISPR25 Class 5 Peak Radiated Horizontal

30MHz to 1GHz



# CISPR25 Class 5 Average Radiated Horizontal

30MHz to 1GHz





 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $I_{OUT}$  = 6A, L = 4.7 $\mu$ H,  $f_{SW}$  = 410kHz,  $T_A$  = 25°C, with FSS (MP4436A only), unless otherwise noted. (8)

### CISPR25 Class 5 Peak Radiated Emissions

Vertical, 30MHz to 1GHz



# **CISPR25 Class 5 Average Radiated Emissions**

Vertical, 30MHz to 1GHz



#### Note:

8) The EMC test results are based on the application circuit with EMI filters (see Figure 13 on page 34).

























## **FUNCTION BLOCK DIAGRAM**



Figure 1: Functional Block Diagram

## **TIMING SEQUENCE DIAGRAM**



Figure 2: Timing Sequence Diagram



### **OPERATION**

The MP4436/MP4436A is a synchronous, step-down switching regulator with integrated internal high-side and low-side power MOSFETs. It provides 6A of highly efficient output with current mode control.

The device features a wide input voltage range, configurable switching frequency, external soft start, and precision current limiting. Its low operational quiescent current makes it ideal for battery-powered applications.

#### **PWM Control**

At moderate to high output currents, the MP4436/MP4436A operates in fixed-frequency, peak current control mode to regulate the output voltage. A PWM cycle is initiated by the internal clock. At the rising edge of the clock, the high-side MOSFET (HS-FET) turns on and remains on until its current reaches the value set by the internal COMP voltage (V<sub>COMP</sub>). Once the HS-FET is on, it remains on for at least 100ns.

When the high-side power switch is off, the lowside MOSFET (LS-FET) turns on immediately and remains on until the next cycle starts. Once the LS-FET is on, it remains on for at least 80ns before the next cycle starts.

If the current in the HS-FET does not reach the value set by COMP within one PWM period, the HS-FET remains on, saving a turn-off operation. The HS-FET is forced off if the on time lasts about 10µs, even if the current value is not reached.

#### **Light-Load Operation**

Under light-load conditions, the MP4436/MP4436A can work in two different operation modes based on the status of the MODE pin.

The MP4436/MP4436A works in forced continuous conduction mode (FCCM) when the MODE pin is pulled above 1.8V. The part works with fixed frequency from no load to full load in this mode. The advantage of FCCM is the controllable frequency and lower output ripple at light load.

The MP4436/MP4436A works in advanced asynchronous mode (AAM) when the MODE pin

is pulled below 0.4V. AAM optimizes efficiency under light-load and no-load conditions.

When AAM is enabled, the MP4436/MP4436A first enters asynchronous operation while the inductor current approaches 0A at light load. If the load is further decreased, or there is no load and  $V_{\text{COMP}}$  drops to the set value, then the MP4436/MP4436A enters AAM. In AAM, the internal clock is reset every time  $V_{\text{COMP}}$  crosses over the set value. The crossover time is used as the benchmark for the next clock. When the load increases and  $V_{\text{COMP}}$  exceeds the set value, the operation mode is DCM or CCM, which has a constant switching frequency (see Figure 3).



Figure 3: AAM and FCCM

## **Error Amplifier**

The error amplifier compares the FB pin voltage  $(V_{FB})$  with the internal reference (0.815V) and outputs a current proportional to the difference between the two values. This output current is then used to charge the compensation network to form  $V_{COMP}$ , which controls the power MOSFET current. During operation, the minimum  $V_{COMP}$  is clamped to 0.9V, and the maximum is clamped to 2.0V. COMP is internally pulled down to GND in shutdown mode.

### Internal Regulator (VCC)

Most of the internal circuitry is powered by the internal 4.9V VCC regulator. This regulator takes  $V_{\text{IN}}$  as the input and operates in the full  $V_{\text{IN}}$  range. If  $V_{\text{IN}}$  exceeds 4.9V,  $V_{\text{CC}}$  is in full regulation. When  $V_{\text{IN}}$  is below this point, the output  $V_{\text{CC}}$  degrades.

#### **Bootstrap Charging**

The bootstrap capacitor is charged and regulated to about 5V by the dedicated internal bootstrap regulator. If the voltage between the BST and SW nodes is below its regulation, a

PMOS pass transistor connected from VCC to BST turns on to charge the bootstrap capacitor. External circuitry should provide sufficient headroom voltage to facilitate the charging.

If the HS-FET is on, BST is above VCC, and the bootstrap capacitor cannot be charged.

Under operation conditions with higher duty cycles, there is less time to charge the bootstrap, so the bootstrap capacitor may not charge sufficiently. If the external circuit does not have a sufficient voltage or enough time to charge the bootstrap capacitor, extra external circuitry can be used to ensure that the bootstrap voltage is in the normal operation range.

### **Low-Dropout Operation and BST Refresh**

To improve dropout, the MP4436/MP4436A is designed to operate at close to 100% duty cycle as long as the BST-to-SW voltage exceeds 2.5V. When the voltage from BST to SW drops below 2.5V, the HS-FET turns off using an undervoltage lockout (UVLO) circuit, which allows the LS-FET to conduct and refresh the charge on the BST capacitor. In DCM mode or PSM mode, the LS-FET is forced on to refresh the BST voltage.

Since the supply current sourced from the BST capacitor is low, the HS-FET remains on for more switching cycles than are required to refresh the capacitor. Therefore, the effective duty cycle of the switching regulator is high.

The effective duty cycle during regulator dropout is mainly influenced by the voltage drops across the power MOSFET, inductor resistance, low-side diode, and PCB resistance.

#### **Enable Control**

EN is a digital control pin that turns the regulator on and off (see Figure 4). It offers two main features:

- Enabled by external logic H/L signal: If EN is pulled below the falling voltage threshold (0.85V), the chip goes into the lowest shutdown current mode. Force the EN pin above the EN rising threshold voltage (1V) to turn the part on.
- 2. Configurable V<sub>IN</sub> under-voltage lockout (UVLO): With a sufficient V<sub>IN</sub>, the chip can be enabled and disabled by the EN pin. With the internal current source, this circuit can

generate a configurable V<sub>IN</sub> UVLO threshold and hysteresis.



**Figure 4: Enable Divider Circuit** 

# Configurable Frequency and Frequency Foldback

The MP4436/MP4436A oscillating frequency is configured either by an external resistor (R<sub>FREQ</sub>) from the FREQ pin to ground, or by a logic level SYNC signal.

For an expected switching frequency ( $f_{SW}$ ), select the  $R_{FREQ}$  value following the  $f_{SW}$  vs.  $R_{FREQ}$  curve in the Typical Performance Characteristics section on page 14. Note that if  $f_{SW}$  is set to a high value, it will fold back at high a  $V_{IN}$  to avoid triggering the minimum on time and forcing the output out of regulation.

The  $f_{SW}$  vs.  $V_{IN}$  curve in the Typical Performance Characteristics section on page 14 shows an example when  $R_{FREQ}$  is 12k $\Omega$ . The corresponding  $f_{SW}$  is about 2.1MHz when  $V_{IN}=12V$ , and drops below 1.5MHz when  $V_{IN}=12V$ , and drops into the AM band (<1.8MHz), which should be avoided for car battery applications due to EMI compliance.

For applications, the car battery MP4436/MP4436A's recommended  $f_{SW}$ is between 350kHz and 530kHz. Higher frequencies may be supported for applications that do not have critical limits on the switching frequency or have relatively low, stable input voltages.

#### Frequency Spread Spectrum (MP4436A Only)

The MP4436A uses a 12kHz modulation frequency with a 128-step triangular profile to spread the internal oscillator frequency across a 20% (±10%) window. The steps are fixed and independent of the set oscillator frequency to optimize frequency spread spectrum (FSS) performance (see Figure 5).



Figure 5: Spread Spectrum Scheme

Side bands are created by modulating the switching frequency with the triangle modulation waveform. The emission power of the fundamental switching frequency and its harmonics is distributed into smaller pieces, which significantly reduces peak EMI noise.

#### **Soft Start**

Soft start is implemented to prevent the converter output voltage from overshooting during start-up.

When the soft-start period starts, an internal current source begins charging the external soft-start capacitor. When the soft-start voltage ( $V_{SS}$ ) is below the internal reference ( $V_{REF}$ ),  $V_{SS}$  overrides  $V_{REF}$ , so the error amplifier uses  $V_{SS}$  as the reference. When  $V_{SS}$  exceeds  $V_{REF}$ ,  $V_{REF}$  is used as the reference.  $C_{SS}$  can be calculated with Equation (1):

$$C_{SS}(nF) = \frac{t_{SS}(ms) \times I_{SS}(\mu A)}{V_{DEF}(V)} = 6.25 \times t_{SS}(ms) (1)$$

The SS pin can be used for tracking and sequencing.

#### **Pre-Biased Start-Up**

If  $V_{\text{FB}} > V_{\text{SS}}$  - 150mV at start-up (which means the output has a pre-biased voltage), neither the HS-FET nor LS-FET turn on until  $V_{\text{SS}}$  exceeds  $V_{\text{FB}}$ .

#### **Thermal Shutdown**

Thermal shutdown is implemented to prevent the chip from thermal runaway. If the silicon die temperature exceeds its upper threshold, it shuts down the power MOSFETs. If the temperature falls below its lower threshold, the chip is enabled again.

#### **Current Comparator and Current Limit**

The power MOSFET current is accurately sensed via a current-sense MOSFET. It is then fed to the high-speed current comparator for

current mode control. The current comparator uses this sensed current as one of its inputs.

When the HS-FET turns on, the comparator is blanked until the end of start-up to prevent the noise. Then the comparator compares the power switch current with  $V_{\text{COMP}}$ . If the sensed current exceeds  $V_{\text{COMP}}$ , the comparator outputs low to turn off the HS-FET. The maximum current of the internal power MOSFET is internally limited cycle by cycle.

## **Hiccup Protection**

If the output is shorted to ground and the output voltage drops below 70% of its nominal output, the IC shuts down momentarily and begins discharging the soft-start capacitor. It restarts with a full soft start when the soft-start capacitor is fully discharged. This hiccup process repeats until the fault is removed.

#### Start-Up and Shutdown

If both VIN and EN exceed their respective thresholds, the chip starts. The reference block starts first, generating a stable reference voltage and current. Then the internal regulator is enabled; the regulator provides a stable supply for the remaining circuitries.

While the internal supply rail is up, an internal timer holds the power MOSFET off for about 50µs to blank the start-up glitches. When the soft-start block is enabled, it first holds its SS output low to ensure the remaining circuitries are ready, then slowly ramps up.

Three events shut down the chip: EN going low, VIN going low, and thermal shutdown. During shutdown, the signaling path is blocked first to avoid any fault triggering. V<sub>COMP</sub> and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command, but its charging path is disabled.

#### Power Good (PG) Output

The MP4436/MP4436A has power good (PG) indication. The PG pin is the open drain of a MOSFET. Connect a pull-up resistor to the power source if the PG pin is used. PG goes high if the output voltage is within 93% to 106% of the nominal voltage, and goes low when the output voltage is above 107.5% or below 91% of the nominal voltage.



#### SYNCIN and SYNCO

The switching frequency can be synced to the rising edge of the clock signal applied at SYNCIN. The recommended SYNCIN frequency range is between 350kHz and 530kHz. Ensure that the off time for SYNCIN is shorter than the internal oscillator period, otherwise the internal clock may turn on the HS-FET before the rising edge of SYNCIN.

There is no other special limit on SYNCIN's pulse width, but there is always parasitic capacitance on the pad. If the pulse width is too short, a clear rising and falling edge may not be seen due to the parasitic capacitance. A pulse longer than 100ns is recommended in the application.

When applying SYNCIN in AAM, drive SYNCIN below its specified threshold (0.4V) or leave SYNCIN floating before the MP4436/MP4436A starts up and enters AAM. Then add the external SYNCIN clock. The SYNCO pin provides a default 180° phase-shifted clock to the internal oscillator when there is no SYNCIN signal. If an external clock signal is applied at SYNCIN, the SYNCO pin provides a default 180° phase-shifted clock to the SYNCIN signal (see Figure 6).



Figure 6: SYNCIN and SYNCO Scheme

Figure 7 shows a dual-phase, interleaved configuration. For multi-phase applications, the VOUT, FB, and ICS pins of parallel ICs must be connected together. The SYNCO of the master is connected to the SYNCIN pin of the slave for

phase-interleaved configurations (see Figure 8).



Figure 7: Dual-Phase Configuration



Figure 8: Four-Phase Configuration

#### **APPLICATION INFORMATION**

#### **Setting the BST Capacitor**

If using the MP4436/MP4436A in FCCM only, use a minimum  $0.2\mu F$  BST capacitor. If using AAM, the external BST capacitor should be greater than  $0.2\mu F$ . The BST capacitance can be calculated with Equation (2) or Equation (3):

$$C_{BST}(\mu F) \ge \frac{75 \times C_{OUT}(\mu F) \times 10^{-3}}{I_{MIN}(\mu A)}$$
 (2)

$$C_{BST}(\mu F) \ge \frac{80}{I_{MIN}(\mu A) \times L(\mu H)}$$
(3)

If the calculated  $C_{\text{BST}}$  exceeds 6.8 $\mu$ F, contact an MPS FAE to verify the design.

#### **Setting the VCC Capacitor**

The VCC capacitance should be 10 times greater than the boost capacitance (typically at least  $4.7\mu F$ ). A VCC capacitance greater than  $68\mu F$  is not recommended.

### **Setting the Output Voltage**

The external resistor divider connected to FB sets the output voltage (see Figure 9).



Figure 9: Feedback Network

Calculate R<sub>FB2</sub> with Equation (4):

$$R_{FB2} = \frac{R_{FB1}}{\frac{V_{OUT}}{0.815V} - 1}$$
 (4)

Table 1 lists the recommended feedback resistor values for common output voltages.

**Table 1: Resistor Selection for Output Voltages** 

| V <sub>OUT</sub> (V) | R <sub>FB1</sub> (kΩ) | R <sub>FB2</sub> (kΩ) |
|----------------------|-----------------------|-----------------------|
| 3.3                  | 100 (1%)              | 32.4 (1%)             |
| 5                    | 100 (1%)              | 19.6 (1%)             |

#### Selecting the Input Capacitor

The step-down converter has a discontinuous input current, and requires a capacitor to supply AC current to the converter while maintaining the DC input voltage. For the best performance, use low-ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients.

For most applications, use a  $4.7\mu\text{F}$  to  $10\mu\text{F}$  capacitor. It is strongly recommended to use another, lower-value capacitor (e.g.  $0.1\mu\text{F}$ ) with a small package size (0603) to absorb high-frequency switching noise. Place the smaller capacitor as close to VIN and GND as possible.

Since  $C_{IN}$  absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated with Equation (5):

$$I_{CIN} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$
 (5)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , calculated with Equation (6):

$$I_{CIN} = \frac{I_{LOAD}}{2} \tag{6}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g. 0.1µF) as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent excessive voltage ripple at the input. The input voltage ripple caused by the capacitance can be estimated with Equation (7):

$$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (7)

#### **Selecting the Output Capacitor**

The output capacitor maintains the DC output voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. For the best results, use low-ESR capacitors to keep the output voltage ripple low. The output voltage ripple can be estimated with Equation (8):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8f_{\text{SW}} \times C_{\text{OUT}}}) \quad (8)$$

Where L is the inductor value, and  $R_{\text{ESR}}$  is the equivalent series resistance (ESR) value of the output capacitor.

For ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes the majority of the output voltage ripple. For simplification, the output voltage ripple can be estimated with Equation (9):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \quad (9)$$

For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be estimated with Equation (10):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}} \quad (10)$$

The characteristics of the output capacitor also affect the stability of the regulation system. The MP4436/MP4436A can be optimized for a wide range of capacitance and ESR values.

#### Selecting the Inductor

A  $1\mu H$  to  $10\mu H$  inductor with a DC current rating at least 25% higher than the maximum load current is recommended for most applications. For higher efficiency, choose an inductor with a lower DC resistance.

A larger-value inductor results in less ripple current and a lower output ripple voltage, but also has a larger physical size, higher series resistance, and lower saturation current. A good rule to determine the inductor value is to allow the inductor ripple current to be approximately 30% of the maximum load current.

The inductance value can be calculated with Equation (11):

$$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (11)

Where  $\Delta I_{\perp}$  is the peak-to-peak inductor ripple current.

Choose the inductor ripple current to be approximately 30% of the maximum load current. The maximum inductor peak current can be calculated with Equation (12):

$$I_{LP} = I_{LOAD} + \frac{V_{OUT}}{2f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (12)

### VIN Under-Voltage Lockout (UVLO) Setting

The MP4436/MP4436A has an internal, fixed under-voltage lockout (UVLO) threshold. The rising threshold is 3V, and the falling threshold is about 2.65V. For applications that require a higher UVLO point, place an external resistor divider between VIN and EN to achieve a higher equivalent UVLO threshold (see Figure 10).



Figure 10: Adjustable UVLO Using EN Divider

The UVLO rising and falling thresholds can be calculated with Equation (13) and Equation (14), respectively:

$$INUV_{RISING} = (1 + \frac{R_{UP}}{R_{DOMN}}) \times V_{EN\_RISING}$$
 (13)

$$INUV_{FALLING} = (1 + \frac{R_{UP}}{R_{DOWN}}) \times V_{EN\_FALLING}$$
 (14)

Where  $V_{\text{EN\_RISING}}$  is 1V, and  $V_{\text{EN\_FALLING}}$  is 0.85V.



### PCB Layout Guidelines (9)

Efficient PCB layout, especially input capacitor placement, is critical for stable operation. A 4-layer layout is strongly recommended to improve thermal performance. For the best results, refer to Figure 11 and follow the guidelines below:

- 1. Place the symmetric input capacitors as close to VIN and GND as possible.
- 2. Use a large ground plane to connect directly to PGND.
- 3. Add vias near PGND if the bottom layer is a ground plane.
- 4. Ensure that the high-current paths at GND and VIN have short, direct, and wide traces.
- Place the ceramic input capacitor, as well as the small package size (0603) input bypass capacitor, as close to VIN and PGND as possible to minimize high-frequency noise.
- Keep the connection between the input capacitor and VIN as short and wide as possible.
- 7. Place the VCC capacitor as close to VCC and GND as possible.
- 8. Route SW and BST away from sensitive analog areas, such as FB.
- Place the feedback resistors close to the chip to ensure the trace that connects to FB is as short as possible.
- 10. Use multiple vias to connect the power planes to the internal layers.

#### Note:

9) The recommended PCB layout is based on Figure 12.



**Top Layer** 



Inner Layer 1



**Inner Layer 2** 



Figure 11: Recommended PCB Layout

## TYPICAL APPLICATION



Figure 12: Single-Phase, Vout = 3.3V, fsw = 470kHz



Figure 13: Vout = 5V, fsw = 410kHz with EMI Filters



## **TYPICAL APPLICATION** (continued)



Figure 14: Dual-Phase, Vout = 3.3V, fsw = 470kHz



Figure 15: Four-Phase, Vout = 3.3V, fsw = 470kHz



## **PACKAGE INFORMATION**

## QFN-20 (4mmx4mm)





**TOP VIEW** 



#### **SIDE VIEW**



## RECOMMENDED LAND PATTERN

#### **NOTE:**

- 1) ALL DIMENSIONS ARE IN MILLIMETERS. 2) LEAD COPLANARITY SHALL BE 0.80
- MILLIMETERS MAX.
  3) JEDEC REFERENCE IS MO-220.
- 4) DRAWING IS NOT TO SCALE.

## **CARRIER INFORMATION**



| Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Reel<br>Diameter | Carrier Tape<br>Width | Carrier<br>Tape Pitch |
|-------------|------------------------|-------------------|-------------------|------------------|-----------------------|-----------------------|
| MP4436GR-Z  | QFN-20                 | 5000              | N/A               | 13in             | 12mm                  | 0mm                   |
| MP4436AGR-Z | (4mmx4mm)              | 3000              | IN/A              | 13111            | 1211111               | 8mm                   |





## **Revision History**

| Revision # | Revision<br>Date | Description     | Pages<br>Updated |
|------------|------------------|-----------------|------------------|
| 1.0        | 8/24/2020        | Initial Release | -                |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.